

# MULTI-INNO TECHNOLOGY CO., LTD.

# **LCD MODULE SPECIFICATION**

Model : MI128128SK

| Revision      |  |
|---------------|--|
| Engineering   |  |
| Date          |  |
| Our Reference |  |



# **DOCUMENT REVISION HISTORY**

| DOCUMENT | DATE       | DESCRIPTION    | CHANGED | CHECKED |
|----------|------------|----------------|---------|---------|
| REVISION |            |                | BY      | BY      |
| FROM TO  |            |                |         |         |
| Α        | 2007.06.06 | First Release  | ZHANG   |         |
| 11       | 2007.00.00 | Thist Release. |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          |            |                |         |         |
|          | 1          |                |         |         |



# **CONTENTS**

Page No.

| 1.                             | GENERAL DESCRIPTION                                                                                                                                              | 4                       |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| 2.                             | MECHANICAL SPECIFICATIONS                                                                                                                                        | 4                       |
| 3.                             | INTERFACE SIGNALS                                                                                                                                                | 7                       |
| 4.<br>4.1.<br>4.2.             | ABSOLUTE MAXIMUM RATINGS<br>ELECTRICAL MAXIMUM RATINGS FOR IC ONLY<br>ENVIRONMENTAL CONDITIONS                                                                   | 8<br>8<br>8             |
| 5.<br>5.1<br>5.2<br>5.3<br>5.4 | ELECTRICAL SPECIFICATIONS<br>TYPICAL ELECTRICAL CHARACTERISTICS<br>TIMING CHARACTERISTICS<br>POWER ON/OFF SEQUENCE<br>POWER FLOW CHART FOR DIFFERENT POWER MODES | 9<br>9<br>9<br>12<br>13 |
| 6.                             | ELECTRICAL & OPTICAL CHARACTERISTICS                                                                                                                             | 14                      |
| 7.                             | CSTN PANEL INSPECTION SPECIFICATIONS                                                                                                                             | 14                      |
| 8.                             | REMARK                                                                                                                                                           | 16                      |



# Preliminary Specification of LCD Module Type Model No.: MI128128SK

# 1. General Description

- 1.44" color STN, 128 x RGB x 128 dots, 65K,Negative, Transmissive, dot matrix LCD module.
- Driving scheme: 1/128 duty, 1/11 bias.
- Viewing angle: 6 O'clock.
- Driving IC: 'Sitronix' ST7637 (COG) LCD Controller with Seg. & Com. Driver.
- Data interface: 8080 system 8-bit parallel bus.
- FPC connection.
- Normally white.
- Low power.
- Thin thickness.
- White LED backlight.
- "RoHS" compliance.

# 2. Mechanical Specifications

The mechanical detail is shown in Fig.1 and summarized in Table 1 below.

| Table 1            |                     |                                           |      |  |  |
|--------------------|---------------------|-------------------------------------------|------|--|--|
| Para               | meter               | Specifications                            | Unit |  |  |
| Outline dimensions |                     | 32.36 (W) x 51.8 (H) x 3.25 (D)           |      |  |  |
|                    |                     | (Include FPC and terminals of backlight & | mm   |  |  |
|                    |                     | component area.)                          |      |  |  |
| Color STN          | Viewing area        | 28.10(W) x 28.20(H)                       | mm   |  |  |
| 128 x RGB x 128    | Active area         | 25.49(W) x 26.49(H)                       | mm   |  |  |
|                    | Display format      | 128 x RGB x 128                           | dots |  |  |
|                    | Color configuration | RGB stripe                                | -    |  |  |
|                    | Dot size            | 0.1892 (RGB)(W) x 0.197 (H)               | mm   |  |  |
|                    | Dot spacing         | 0.01 (W) x 0.01 (H)                       | mm   |  |  |
| Dot pitch          |                     | 0.2092(RGB)(W) x 0.207(H)                 | mm   |  |  |
| Weight             |                     | Approx. TBD                               | gram |  |  |













# 3. Interface signals

Table 2

|         |                 | <u></u>                                                                                |  |  |  |  |  |  |
|---------|-----------------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Pin No. | Symbol          | Description                                                                            |  |  |  |  |  |  |
| 1,29    | NC              | No connection.                                                                         |  |  |  |  |  |  |
| 2       | LED+            | Anode of backlight input.                                                              |  |  |  |  |  |  |
| 3       | LED-            | Cathode of backlight input.                                                            |  |  |  |  |  |  |
|         |                 | Bias LCD driver supply voltages.                                                       |  |  |  |  |  |  |
| 4       | Vg              | Vg <sub>OUT</sub> is the output voltage of Vg generated by ST7637.                     |  |  |  |  |  |  |
|         |                 | Vg <sub>IN</sub> is the input pin of power supply to generate Vg voltage for LCD.      |  |  |  |  |  |  |
| 5       | VX0             | $Vg_S$ is the input pin of power supply to sense the Vg voltage.                       |  |  |  |  |  |  |
|         |                 | $Vg_{OUT}, Vg_{IN} \& Vg_S$ should be connected together.                              |  |  |  |  |  |  |
|         |                 | Vm is the I/O pin of LCD bias supply voltage Voltages should have the                  |  |  |  |  |  |  |
| 6       |                 | following relationship;                                                                |  |  |  |  |  |  |
|         |                 | $V0 \ge Vg \ge Vm \ge VSS \ge XV0.$                                                    |  |  |  |  |  |  |
|         |                 | When the internal power circuit is active, these voltages are generated as             |  |  |  |  |  |  |
| 7       | Vm              | following table according to the state of LCD bias.                                    |  |  |  |  |  |  |
| /       | V III           | LCD bias Vg Vm                                                                         |  |  |  |  |  |  |
|         |                 | $1/N \text{ bias} (2/N) \times V0 (1/N) \times V0 \text{ Note: } N = 5 \text{ to } 12$ |  |  |  |  |  |  |
| 8 10 17 | VDD             | Power supply                                                                           |  |  |  |  |  |  |
| 9       | VDD             | Ground                                                                                 |  |  |  |  |  |  |
| ,       | 100             | Instruction selection Pin                                                              |  |  |  |  |  |  |
|         |                 | There is a null-high resistor between /FXT & VDD in ST7637                             |  |  |  |  |  |  |
| 11      | /EXT            | When using normal instruction table, please let it open.                               |  |  |  |  |  |  |
|         |                 | When using extension instruction table, please add an external VSS on /EXT.            |  |  |  |  |  |  |
|         | $\overline{CS}$ | Chin select input pins Data / Instruction I/O is enabled only when /CS is "L"          |  |  |  |  |  |  |
| 12      |                 | When chip select is non-active. D0 to D7 become high impedance.                        |  |  |  |  |  |  |
|         | (/CS)           |                                                                                        |  |  |  |  |  |  |
| 13      | IF2             | IF2 IF1 MPU interface type                                                             |  |  |  |  |  |  |
| 14      | IE1             | H H 80 series 16-bit parallel                                                          |  |  |  |  |  |  |
| 14      |                 | H L 80 series 8-bit parallel                                                           |  |  |  |  |  |  |
| 15      | /RST            | Reset input pin. When RST is "L", initialization is executed.                          |  |  |  |  |  |  |
|         |                 | E_RD pin is only used in parallel interface.                                           |  |  |  |  |  |  |
| 16      | E_RD            | MPU Type E_RD Description                                                              |  |  |  |  |  |  |
| 10      | (/RD)           | Read enable clock input pin The data on D0 to D7                                       |  |  |  |  |  |  |
|         |                 | are latched at the falling edge of the /WR signal.                                     |  |  |  |  |  |  |
| 18~25   | D7~D0           | Data pins.                                                                             |  |  |  |  |  |  |
|         |                 | RW WR pin is only used in parallel interface.                                          |  |  |  |  |  |  |
| •       | RW_WR           | MPU Type RW WR Description                                                             |  |  |  |  |  |  |
| 26      | (/WR)           | Write enable clock input pin The data on D0 to D7                                      |  |  |  |  |  |  |
|         |                 | are latched at the rising edge of the /WR signal.                                      |  |  |  |  |  |  |
|         |                 | Register select input pin. In parallel interface:                                      |  |  |  |  |  |  |
| 27      | A0              | A0 = "H": D0  to  D7  are display data                                                 |  |  |  |  |  |  |
|         |                 | A0 = "L": D0  to  D7  are control Command                                              |  |  |  |  |  |  |
| 20      | UDD             | When writing MTP,                                                                      |  |  |  |  |  |  |
| 28      |                 | it needs external power supply voltage 7.5V input to write successfully.               |  |  |  |  |  |  |



### 4. Absolute Maximum Ratings

### 4.1 Electrical Maximum Ratings for IC Only

| Table 3             |                     |      |         |      |  |  |  |
|---------------------|---------------------|------|---------|------|--|--|--|
| Parameter           | Symbol              | Min. | Max.    | Unit |  |  |  |
| Supply Voltage (2)  | VDD,VDD1            | -0.3 | +3.0    | V    |  |  |  |
| Supply Voltage (2)  | VDD2,VDD3,VDD4,VDD5 | -0.3 | +4.2    | V    |  |  |  |
| Supply Voltage (3)  | VLCD (V0-VSS)       | -0.3 | +20.0   | V    |  |  |  |
| Supply Voltage (4)  | Vmax (V0-XV0)       | -0.3 | +20.0   | V    |  |  |  |
| Input voltage range | Vin                 | -0.3 | VDD+0.5 | V    |  |  |  |

Note: 1. The modules may be destroyed if they are used beyond the absolute maximum ratings.

- 2. Voltages are all based on VSS = 0V.
- 3. Voltage relationship: V0. Vg. Vm. VSS. XV0 must always be satisfied.
- 4. For External Supply

### 4.2 Environmental Conditions

|                                                                            | <u>Table 4</u>                                                                     |                                                       |                  |              |     |  |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------|------------------|--------------|-----|--|
| Item                                                                       | Operating<br>temperature<br>(Topr)<br>Storage<br>temperature<br>(Tstg)<br>(Note 1) |                                                       | Remark           |              |     |  |
|                                                                            | Min.                                                                               | Max.                                                  | Min.             | Max.         |     |  |
| Ambient temperature (Ta)                                                   | -20°C                                                                              | +70°C                                                 | -30°C            | +80°C        | Dry |  |
| Humidity (Note 1)                                                          | 90% max.<br>< 50% RH<br>operating to                                               | RH for Ta<br>for 40°C <<br>emperature                 | No condensation  |              |     |  |
| Vibration (IEC 68-2-6)<br>cells must be mounted on a<br>suitable connector | Frequency:<br>Amplitude:<br>Duration: 2                                            | 10 ~ 55 I<br>0.75 mm<br>0 cycles in                   | ction.           | 3 directions |     |  |
| Shock (IEC 68-2-27)<br>Half-sine pulse shape                               | Pulse durat<br>Peak accele<br>Number of<br>perpendicu                              | ion: 11 ms<br>eration: 98<br>shocks: 3 s<br>lar axes. | 0g<br>6 mutually | 3 directions |     |  |

Note 1: Product cannot sustain at extreme storage conditions for long time.



# 5. Electrical Specifications

# 5.1 Typical Electrical Characteristics

# At Ta = 25 °C, VDD = 2.8V, VSS=0V.

|                                                         | Table 5           |                                     |        |       |        |                   |  |  |
|---------------------------------------------------------|-------------------|-------------------------------------|--------|-------|--------|-------------------|--|--|
| Parameter                                               | Symbol            | Conditions                          | Min.   | Тур.  | Max.   | Unit              |  |  |
| Supply voltage (logic)                                  | VDD-VSS           |                                     | 2.7    | 2.8   | 2.9    | V                 |  |  |
| Supply voltage (LCD)                                    | VLCD              | At Ta = -20 °C,<br>VDD=2.8V, Note 1 | -      | TBD   | -      | V                 |  |  |
|                                                         |                   | At Ta =25 °C,<br>VDD=2.8V,Note 1    | -      | ~14.0 | -      | V                 |  |  |
|                                                         |                   | At Ta =70 °C,<br>VDD=2.8V, Note 1   | -      | TBD   | -      | V                 |  |  |
| Input signal voltage                                    | $V_{\mathrm{IH}}$ | "H" level                           | 0.7VDD | -     | VDD    | V                 |  |  |
|                                                         | V <sub>IL</sub>   | "L" level                           | VSS    | -     | 0.3VDD | V                 |  |  |
| Supply Current<br>(Logic & LCD)                         | IDD               |                                     | -      | TBD   | -      | mA                |  |  |
| Supply voltage of white LED backlight                   | VLED              | Forward current<br>=20mA            | 3.0    | 3.2   | 3.4    | V                 |  |  |
| Luminance of backlight<br>(on the backlight<br>surface) |                   | Number of LED<br>dies=1             | 2500   | -     | -      | cd/m <sup>2</sup> |  |  |

Note (1): There is tolerance in optimum LCD driving voltage during production and it will be within the specified range.

# 5.2 Timing Characteristics

# 5.2.1 Reset Timing

At Ta =-20 °C To +70 °C, VDD = 2.8V, VSS=0V.

Table 6

|                            | <b>.</b>        |                  | a          | Rating |                                   |                 |
|----------------------------|-----------------|------------------|------------|--------|-----------------------------------|-----------------|
| tem                        | Signal          | Symbol Condition |            | Min.   | Max.                              | Units           |
| Reset "L" pulse width      | /RST            | tRW              |            | 10     | _                                 | us              |
| Posot time                 |                 | +DT              |            | _      | 5                                 | ma              |
| veset unie                 |                 |                  |            |        | (*note 5)                         | 1115            |
|                            |                 |                  |            | _      | 120                               | me              |
|                            |                 |                  |            |        | (*note 6,7)                       | 1115            |
| Shoi<br>than<br>/ RST      | ter<br>5us<br>→ | -                | -tRW       |        |                                   |                 |
| Display Norm<br>statusNorm | al operati      | on               | During res | -tRT   | Initial condi<br>(Default for H/\ | tion<br>V reset |



Notes:

- 1. The reset cancel includes also required time for loading ID bytes, VCOM setting and other settings from EEPROM (or similar device) to registers. This loading is done every time when there is HW reset cancel time (tRT) within 5 ms after a rising edge of RST
- 2. Spike due to an electrostatic discharge on RST line does not cause irregular system reset according to the table below:

| RST Pulse           | Action         |
|---------------------|----------------|
| Shorter than 5µs    | Reset Rejected |
| Longer than 9µs     | Reset          |
| Between 5µs and 9µs | Reset starts   |

- During the Resetting period, the display will be blanked (The display is entering blanking sequence, which maximum time is 120 ms, when Reset Starts in Sleep Out –mode. The display remains the blank state in Sleep In -mode.) and then return to Default condition for Hardware Reset.
- 4. Spike Rejection also applies during a valid reset pulse as shown below:



- 5. When Reset applied during Sleep In Mode.
- 6. When Reset applied during Sleep Out Mode.
- It is necessary to wait 5msec after releasing RST before sending commands. Also Sleep Out command cannot be sent for 120msec.



# 5.2.2 System Bus Read / Write Characteristics (8080-series MPU) At Ta =-20 °C To +70 °C, VDD = 2.8V, VSS=0V.

### Table 7

| Signal  | Symbol           | Parameter                          | MIN | MAX | Unit | Description          |
|---------|------------------|------------------------------------|-----|-----|------|----------------------|
| A0      | T <sub>AST</sub> | Address setup time                 | 10  | -   | ns   |                      |
| 70      | TAHT             | Address hold time (Write/Read)     | 10  | -   | ns   | -                    |
|         | T <sub>CHW</sub> | Chip select "H" pulse width        | 0   | -   | ns   |                      |
|         | T <sub>CS</sub>  | Chip select setup time (Write)     | 35  | -   | ns   |                      |
| /CS     | T <sub>RCS</sub> | Chip select setup time (Read ID)   | 45  | -   | ns   |                      |
|         | TRCSFM           | Chip select setup time (Read FM)   | 355 | -   | ns   |                      |
|         | T <sub>CSF</sub> | Chip select wait time (Write/Read) | 10  | -   | ns   |                      |
|         | Twc              | Write cycle                        | 100 | -   | ns   |                      |
| WR      | T <sub>WRH</sub> | Control pulse "H" duration         | 35  | -   | ns   |                      |
|         | TWRL             | Control pulse "L" duration         | 35  | -   | ns   |                      |
|         | T <sub>RC</sub>  | Read cycle (ID)                    | 160 | -   | ns   |                      |
| RD (ID) | T <sub>RDH</sub> | Control pulse "H" duration (ID)    | 90  | -   | ns   | When read ID data    |
|         | T <sub>RDL</sub> | Control pulse "L" duration (ID)    | 45  | -   | ns   |                      |
|         | TRCFM            | Read cycle (FM)                    | 450 | -   | ns   | When read from frame |
| RD (FM) | TRDHFM           | Control pulse "H" duration (FM)    | 90  | -   | ns   | memory               |
|         | TRDLFM           | Control pulse "L" duration (FM)    | 355 | -   | ns   | memory               |
|         | T <sub>DST</sub> | Data setup time                    | 10  | -   | ns   |                      |
| D[17:0] | TDHT             | Data hold time                     | 10  | -   | ns   | For maximum CL =20nE |
|         | T <sub>RAT</sub> | Read access time (ID)              | -   | 40  | ns   | For minimum CL=S0PF  |
|         | TRATEM           | Read access time (FM)              | -   | 340 | ns   |                      |
|         | TODH             | Output disable time                | 20  | 80  | ns   |                      |



Figure 3: Parallel Interface Characteristics bus (8080-series MCU)



### 5.3 Power ON/OFF sequence

VDDI and VDDA can be applied in any order.

(VDDI=VDD, VDD1, VDDA=VDD2, VDD3, VDD4, VDD5) VDDI and VDDA can be powered down in any order. During power off, if LCD is in the Sleep Out mode, VDDA and VDDI must be powered down minimum 120msec after /RST has been released. During power off, if LCD is in the Sleep In mode, VDDI or VDDA can be powered down minimum 0msec after /RST has been released. /CS can be applied at any timing or can be permanently grounded. /RST has priority over /CS. There will be no damage to the display module if the power sequences are not met. There will be no abnormal visible effects on the display panel during the Power On/Off Sequences. There will be no abnormal visible effects on the display between end of Power On Sequence and before receiving Sleep Out command. Also between receiving Sleep In command and Power Off Sequence. If /RST line is not held stable by host during Power On Sequence as defined in Sections case1 and case2, then it will be necessary to apply a Hardware Reset (/RST) after Host Power On Sequence is complete to ensure correct operation. Otherwise function is not guaranteed.



### 5.4 Power Flow Chart For Different Power Modes



- Note 1: There is not any abnormal visual effect when there is changing from one power mode to another power mode.
  - 2: There is not any limitation, which is not specified by this spec, when there is changing from one power mode to another power mode.



# 6. Electrical & Optical Characteristics (TBD)

# 7. CSTN Panel Inspection Specifications

| T-lless and                                                                                        | Pollow and the state |    | Catagory (Unit: mm)        |                                                                                                                                                                                     | Acceptable count |  |  |
|----------------------------------------------------------------------------------------------------|----------------------|----|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|
| Failure mode                                                                                       | Illustration         | Ca | tegory (Unit: mm)          | Viewing area                                                                                                                                                                        | Non-Viewing area |  |  |
|                                                                                                    | Width                | А  | Φ≦0.10                     | Not count                                                                                                                                                                           |                  |  |  |
| Black spot<br>White spot Φ=(Length+width)/2                                                        |                      | В  | 0. 10< Φ ≤ 0. 15           | The gap between<br>the two spots<br>should be 5 mm<br>and above.After<br>divided the display<br>into 9 zones with<br>equal area, only 2<br>spots are<br>acceptable in each<br>zone. | Not count        |  |  |
|                                                                                                    |                      | С  | 0. $15 \le \Phi \le 0.25$  | 2                                                                                                                                                                                   | _                |  |  |
|                                                                                                    |                      | D  | 0. 25< Φ                   | 0                                                                                                                                                                                   |                  |  |  |
| Bright spot<br>(Red spot,<br>green spot<br>and blue spot<br>caused by<br>damaged<br>colour filter) | R G B R G            | А  | Area≦1 sub-pixel           | The gap between<br>the two spots<br>should 5 mm and<br>above.                                                                                                                       | N/A              |  |  |
|                                                                                                    | L W                  | А  | ₩≦0.05                     | Not count                                                                                                                                                                           |                  |  |  |
|                                                                                                    | <b>V</b> "           | В  | $0.05 \le 0.08, L \le 8.0$ | 2                                                                                                                                                                                   |                  |  |  |
| Black line<br>White line                                                                           |                      | С  | 0.08 <w l="" or="">8.0</w> | Judged by spot<br>spec                                                                                                                                                              | Not count        |  |  |



Below are cosmetic inspection specifications

| Excess glass                                                                                              | ъ<br>>                                                   | $b \leq 1.0$ , this defect shall not affect the outline dimension or assembly process.(Remarks: For COG process, the defect size is decided by the dimension of LCD panel.) |                                                                                        |
|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
|                                                                                                           |                                                          | This defect shall not affect the outline dimension or assembly process.                                                                                                     |                                                                                        |
| The depth of<br>UV glue<br>entered in<br>LCD cell                                                         |                                                          | <ul> <li>a. D1≥0.2, not enter into viewing area</li> <li>b. D2≤0.8,</li> <li>c. W=End mouth width + (2~6 mm)</li> </ul>                                                     |                                                                                        |
| Glass defect<br>(scratch,<br>damage)                                                                      | 1.) LCD ledge damage                                     | Category                                                                                                                                                                    |                                                                                        |
|                                                                                                           | u t c                                                    | А                                                                                                                                                                           | The defect shall not affect the outline dimension or assembly process at non ITO zone. |
|                                                                                                           |                                                          | В                                                                                                                                                                           | $\mathrm{b}\!\leq\!1/4\mathrm{w}\!,$ a & c not count (at ITO zone)                     |
|                                                                                                           |                                                          | С                                                                                                                                                                           | Alignment mark on LCD ledge shall not be damaged.                                      |
|                                                                                                           | 2.) Outside of perimeter<br>damage<br>边框架(Perimeter)<br> | b can't reach inside of perimeter.                                                                                                                                          |                                                                                        |
|                                                                                                           | 3.) Joint glass damage<br>边框架(Perimeter).                | b can't reach outside of perimeter or ITO layout.                                                                                                                           |                                                                                        |
|                                                                                                           | 4.)Corner damage                                         | А                                                                                                                                                                           | $a \leq t$ , $b \leq 3.0$ , $c \leq 3.0$                                               |
|                                                                                                           | w b c                                                    | B. Alignment mark on LCD ledge shall not be damaged.                                                                                                                        |                                                                                        |
| Remark: A stands for thickness of damage, b for width, c for length and t for glass thickness. (Unit: mm) |                                                          |                                                                                                                                                                             |                                                                                        |



#### 8. Remark

be taken when handling:

scrub hard.

(1)

(2)

(3)

(4)

(5)

(6)

(7)

(8)

(1)

(2)

(3)

frame.

reflow soldering.

2.1 Mechanical Considerations

2. Liquid Crystal Display Modules (MDL)

### HANDLING LCD AND LCD MODULES 1. Liquid Crystal Display (LCD)

LCD is made up of glass, organic sealant, organic fluid and

olymer based polarizers. The following precautions should

Keep the temperature within range for use and

storage. Excessive temperature and humidity could cause polarization degredation, polarizer peel-off or bubble generation. When storage for a long period over 40° C is required, the relative humidity should

be kept below 60%. Do not contact the exposed polarizers with anything

harder than an HB pencil lead. To clean dust off the display surface, wipe gently with cotton, chamois or other soft material soaked in petroleum benzin. Never

Varitronix does not responsible for any polarizer defect after the protective film has been removed

Wipe off saliva or water drops immediately. Contact with water over a long period of time may cause polarizer deformation or color fading, while an active LCD with water condensation on its surface will

LCD with water condensation on its surface will cause corrosion of ITO electrodes. PETROLEUM BENZIN is recommended to remove adhesives used to attach front/rear polarizers and reflectors, while chemicals like acetone, toluene, ethanol and isopropyl alcohol will cause damage to the polarizer. Avoid oil and fats. Avoid lacquer and

The point 2er. Avoid on and rais. Avoid nacquer and epoxies which might contain solvents and hardeners to cause electrode errosion. Some solvents will also soften the epoxy covering the DIL pins and thereby weakening the adhesion of the epoxy on glass. This will cause the exposed electrodes to erode electrochemically when operating in high humidity and conducing artiferement.

and condensing environment. Glass can be easily chipped or cracked from rough handling, especially at corners and edges. Do not drive LCD with DC voltage.

When soldering DL pins, avoid excessive heat and keep soldering temperature between 260°C to 300°C for no more than 5 seconds. Never use wave or

MDL's are assembled and adjusted with a high degree of

precision. Avoid excessive shocks and do not make any alterations or modifications. The following should be noted

Do not tamper in any way with the tabs on the metal

Do not modify the PCB by drilling extra holes, changing its outline, moving its components or modifying its pattern.

Do not touch the elastomer connector (conductive rubber), especially when inserting an EL panel.

When mounting a MDL make sure that the PCB is not under any stress such as bending or twisting. Elastomer contacts are very delicate and missing pixels could result from slight dislocation of any of

- the elements. Avoid pressing on the metal bezel, otherwise the elastomer connector could be deformed and lose (5)
- contact, resulting in missing pixels. If FPCA need to be bent, please refer the suggested bending area on the specification. The stiffener and component area on FPC/FFC/COF must not be bent (6) during or after assembly (Note: for those models with FPC/FFC/COF +stiffener). Sharp bending should be avoided on FPC to prevent
- (7)track cracking.

#### 2.2 Static Electricity

MDL contains CMOS LSI's and the same precaution for such devices should apply, namely:

- The operator should be grounded whenever he comes into contact with the module. Never touch any of the conductive parts such as the LSI pads, the copper leads on the PCB and the interface terminals with any part of the human body. The modules should be kept in antistatic bags or
- (2)other containers resistant to static for storage (3) Only properly grounded soldering irons should be
- used. If an electric screwdriver is used it should be well (4)
- If an other is a set of a local of the set of a local of the set of a local shielded from commutator sparks. The normal static prevention measures should be observed for work clothes and working benches; for (5)
- the latter conductive (rubber) mat is recommended. Since dry air is inducive to statics, a relative humidity of 50 60% is recommended. (6)

#### 2.3 Soldering

- Solder only to the I/O terminals.
- Use only soldering irons with proper grounding and no leakage. (2)
- Soldering temperature is  $280^{\circ}C \pm 10^{\circ}C$ (3)
- (4)
- Soldering time: 3 to 4 seconds. Use eutectic solder with resin flux fill. If flux is used. the LCD surface should be covered to (6)
- avoid flux spatters. Flux residue should be removed afterwards.
- Use proper de-soldering methods (e.g. suction type (7)desoldering irons) to remove lead wires from the I/O terminals when necessary. Do not repeat the soldering/desoldering process more than three times as the pads and plated through holes may be damaged.

#### 2.4 Label

Identification labels will be stuck on the module without

3. Operation

(1) The viewing angle can be adjusted by varying the CD driving voltage Vo

obstructing the viewing area of display.

- Driving voltage should be kept within specified range excess voltage shortens display life. Response time increases with decrease in (2) (3)
- temperature. (4)
- Display may turn black or dark Blue at temperatures above its operational range; this is however not destructive and the display will return to normal once
- acstructive and the outputs with return to normal once the temperature fails back to range. Mechanical disturbance during operation (such as pressing on the viewing area) may cause the segments to appear "fractured". They will recover once the display is turned off. Condensation at terminals will cause malfunction and corrible least networking leasting. Belotize humidin
- (6) possible electrochemical reaction. Relative humidity of the environment should therefore be kept below
- Display performance may vary out of viewing area If there is any special requirement on performance out of viewing area, please consult Varitronix. (7)

#### 4. Storage and Reliability

- LCD's should be kept in sealed polyethylene bags while MDL's should use antistatic ones. If properly sealed, there is no need for desiccant. (1)
- Store in dark places and do not expose to sunlight or fluorescent light. Keep the temperature between °C and 35°C and the relative humidity low. Please consult MULTI-INNO for other storage (2) requirements. Water condensation
- (3) will affect reliability
- performance of the display and is not allowed. Semi-conductor device on the display is sensitive to light and should be protected properly. (4)
- (5) Power up/down sequence.
  - Power Up: in general, LCD supply voltage, Vo must be supplied after logic voltage, VDD becomes steady. Please refer to related IC data sheet for details.
  - Power Down: in general, LCD supply voltage, Vo must be removed before logic voltage, VDD turns off. Please refer to related IC data sheet for details

#### 5. Safety

If any fluid leaks out of a damaged glass cell, wash off any human part that comes into contact with soap and water. Never swallow the fluid. The toxicity is extremely low but caution should be exercised at all times.

MULTI-INNO LCDs and modules are not consumer products, but may be incorporated by MULTI-INNO's customers into consumer products or components thereof. MULTI-INNO does not warrant that its LCDs and components are fit for any such particular purpose.

The liability of MULTI-INNO is limited to repair or replacement for any subsequent or consequential events or injury or damage to any personnel or user including third party personnel and/or user.

Unless otherwise agreed in writing between MULTI-INNO and the customer, MULTI-INNO will only replace or repair any of its LCD which is found defective electrically or visually when inspected in

### IMPORTANT NOTICE

LIMITED WARRANTY

accordance with MULTI-INNO LCD Acceptance Standards (copies available on request), for a period of one year from the date of shipment. Confirmation of such date shall be based on freight documents.

- No warranty can be granted if any of the precautions stated in HANDLING LCD and LCD Modules above have been disregarded Broken glass, scratches on polarizers, mechanical damages as well as defects that are caused by accelerated environmental tests are excluded from warranty. In returning the LCD and Modules, they must be properly packaged and there should be detailed description of the failures or defects.
- 3.

The information presented in this document has been carefully checked and is believed to be accurate, however, no responsibility is assumed for inaccuracies. MULTI-INNO reserves the right to make changes to any specifications without further notice for performance, reliability, production technique and other considerations, MULTI-INNO does not assume any liability arising out of the application or use of products herein. Please see Limited Warranty in the previous section.