# TMS320F28069, TMS320F28068, TMS320F28067, TMS320F28066, TMS320F28065, TMS320F28064, TMS320F28063, TMS320F28062 Piccolo MCU

# Silicon Errata



Literature Number: SPRZ342F January 2011-Revised January 2013



## **Contents**

| 1 | Introduction                                                         | 4 |
|---|----------------------------------------------------------------------|---|
| 2 | Device and Development Support Tool Nomenclature                     | 4 |
| 3 | Device Markings                                                      | 5 |
| 4 | Known Design Marginality and Exceptions to Functional Specifications | 6 |
| 5 | Documentation Support                                                | 4 |
| 6 | Revision History 2                                                   | 5 |



### List of Figures

| 1 | Example of Device Markings     | 5 |
|---|--------------------------------|---|
| 2 | Example of Device Nomenclature | 5 |

### List of Tables

| 1 | Determining Silicon Revision From Lot Trace Code | 5  |
|---|--------------------------------------------------|----|
| 2 | Advisory List                                    | 6  |
| 3 | Instructions Affected                            | 7  |
| 4 | Get-Mode Boot Option Selection                   | 11 |
| 5 | PERINTSEL Field of Mode Register (MODE)          | 20 |



# TMS320F2806x Piccolo MCU Silicon Errata

#### 1 Introduction

This document describes the silicon updates to the functional specifications for the TMS320F2806x microcontrollers (MCUs).

The updates are applicable to:

- 80-pin PowerPAD<sup>™</sup> Thermally Enhanced Thin Quad Flatpack, PFP Suffix
- 80-pin Low-Profile Quad Flatpack, PN Suffix
- 100-pin PowerPAD<sup>™</sup> Low-Profile Quad Flatpack, PZP Suffix
- 100-pin Low-Profile Quad Flatpack, PZ Suffix

#### 2 Device and Development Support Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all [TMS320] DSP devices and support tools. Each TMS320<sup>™</sup> DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (for example, **TMS**320F28069). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (with TMX for devices and TMDX for tools) through fully qualified production devices and tools (with TMS for devices and TMDS for tools).

- **TMX** Experimental device that is not necessarily representative of the final device's electrical specifications
- **TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification
- **TMS** Fully qualified production device

Support tool development evolutionary flow:

- **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing
- TMDS Fully qualified development-support product

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PZP) and temperature range (for example, S).

PowerPAD, TMS320, Piccolo are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.



#### 3 Device Markings

Figure 1 provides an example of the 2806x device markings and defines each of the markings. The device revision can be determined by the symbols marked on the top of the package as shown in Figure 1. Some prototype devices may have markings different from those illustrated. Figure 2 shows an example of the device nomenclature.



(Blank indicates Revision 0)

Figure 1. Example of Device Markings

| SECOND LETTER<br>IN PREFIX OF<br>LOT TRACE CODE | SILICON REVISION     | REVISION ID<br>(0x0883) | COMMENTS                                   |
|-------------------------------------------------|----------------------|-------------------------|--------------------------------------------|
| Blank<br>(no second letter in prefix)           | Indicates Revision 0 | 0x0000                  | This silicon revision is available as TMX. |
| A                                               | Indicates Revision A | 0x0001                  | This silicon revision is available as TMS. |



#### Figure 2. Example of Device Nomenclature



#### Known Design Marginality and Exceptions to Functional Specifications

#### Table 2. Advisory List

| Title F                                                                                                        | Page |
|----------------------------------------------------------------------------------------------------------------|------|
| Advisory —VCU: Overflow Flags Not Set Properly                                                                 | 7    |
| Advisory —VCU: First CRC Calculation May Not be Correct                                                        | 7    |
| Advisory — FPU32 and VCU Back-to-Back Memory Accesses                                                          | 8    |
| Advisory — FPU: FPU Register Read Following MPYF32, ADDF32, SUBF32, or MACF32                                  | 9    |
| Advisory — FPU: FPU Register Write Followed by F32TOUI32, FRACF32, UI16TOF32, or F32TOUI32                     | 10   |
| Advisory — Boot ROM: Boot ROM GetMode() Boot Option Selection                                                  | 11   |
| Advisory — ADC: Initial Conversion                                                                             | 12   |
| Advisory — ADC: Temperature Sensor Minimum Sample Window Requirement                                           | 12   |
| Advisory — ADC: ADC Result Conversion When Sampling Ends on 14th Cycle of Previous Conversion, ACQPS = 6       |      |
| -                                                                                                              | 13   |
| Advisory — ADC: Offset Self-Recalibration Requirement                                                          |      |
| Advisory — ADC: ADC Revision Register (ADCREV) Limitation                                                      |      |
| Advisory — Memory: Prefetching Beyond Valid Memory                                                             |      |
| Advisory — GPIO: GPIO Qualification                                                                            |      |
| Advisory —eCAN: Abort Acknowledge Bit Not Set                                                                  |      |
| Advisory —eQEP: Missed First Index Event                                                                       |      |
| Advisory —eQEP: eQEP Inputs in GPIO Asynchronous Mode                                                          | 17   |
| Advisory —eQEP: Incorrect Operation of EQEP2B Function on GPIO25 Pin (This advisory is applicable for the 100- | 47   |
| pin packages only.)                                                                                            |      |
| Advisory — Watchdog: Incorrect Operation of CPU Watchdog When WDCLK Source is OSCCLKSRC2                       |      |
| Advisory —Oscillator: CPU Clock Switching to INTOSC2 May Result in Missing Clock Condition After Reset         |      |
| Advisory — DMA: ePWM Interrupt Trigger Source Selection via PERINTSEL is Incorrect                             |      |
| Advisory —USB: End-of-Packet Symbol Not Generated                                                              |      |
| Advisory —USB: Host Mode — Cannot Communicate With Low-Speed Device Through a Hub                              |      |
|                                                                                                                | 22   |
| Advisory —ePWM: SWFSYNC Does Not Properly Propagate to Subsequent ePWM Modules or Output on<br>EPWMSYNCO Pin   | 23   |

| www.u.com            | Thown Design marginality and Exceptions to Functional Opeonioutions                                                                                                                                                                                                                                                                             |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advisory             | VCU: Overflow Flags Not Set Properly                                                                                                                                                                                                                                                                                                            |  |  |
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                               |  |  |
| Details              | The instructions listed in Table 3 do not set the VSTATUS OVFR and OVFI flags for the expected conditions. For instructions not listed in Table 3, the OVFR and OVFI flags are set as described in the <i>TMS320x2806x Piccolo Viterbi</i> , <i>Complex Math and CRC Unit (VCU) Type 0 Reference Guide</i> (literature number <u>SPRUGI7</u> ). |  |  |

| Table | 3. | Instructions | Affected |
|-------|----|--------------|----------|
|-------|----|--------------|----------|

| INSTRUCTIONS                                        | DESCRIPTION                             | COMMENTS                                                                                                        |
|-----------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| VCADD VR5, VR4, VR3, VR2                            | 32-bit complex addition                 | <b>Expected behavior:</b> OVFI and OVFR should be set if the final result overflows 32 bits.                    |
| VCADD VR5, VR4, VR3, VR2<br>   VMOV32 VRa, mem32    |                                         | Actual behavior: If the shift-right operation (before the addition) overflows 16 bits, then OVFI or OVR is set. |
| VCADD VR7, VR6, VR5, VR4                            |                                         | If the imaginary-part addition overflows 16 bits, OVFI is set. $^{(\mathrm{t})}$                                |
| VCDADD16 VR5, VR4, VR3, VR2                         | 16 + 32 = 16-bit<br>complex addition    | <b>Expected behavior:</b> OVFI and OVFR should be set if the final 16-bit result overflows.                     |
| VCDADD16 VR5, VR4, VR3, VR2<br>   VMOV32 VRa, mem32 |                                         | Actual behavior: OVFR and OVFI are only set if the intermediate 32-bit calculation overflows.                   |
| VCDSUB16 VR6, VR4, VR3, VR2                         | 16 + 32 = 16-bit<br>complex subtraction | If only the final 16-bit result overflows, then OVFR and OVFI are not set.                                      |
| VCDSUB16 VR6, VR4, VR3, VR2<br>   VMOV32 VRa, mem32 |                                         |                                                                                                                 |

(1) If the real-part addition overflows 16 bits, OVFR is not set. This is the expected behavior.

| Workaround | Algorithms using these instructions should not rely on the state of the OVFR and OVFI flags to determine if overflow has occurred. Algorithms should use techniques, such as scaling, to avoid overflow. This erratum does not affect the behavior of saturation when performed by these instructions. If saturation is enabled, results that overflow will still be properly saturated. |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |                                                                                                                                                                                                                                                                                                                                                                                          |

This issue has been fixed on the Revision A silicon.

#### Advisory VCU: First CRC Calculation May Not be Correct

Revision(s) Affected 0, A

**Details** Due to the internal power-up state of the VCU module, it is possible that the first CRC result will be incorrect. This condition applies to the first result from each of the eight CRC instructions. This *rare* condition can only occur after a power-on reset, but will not necessarily occur on every power on. A warm reset will not cause this condition to reappear.

Workaround(s) The application can reset the internal VCU CRC logic by performing a CRC calculation of a single byte in the initialization routine. This routine only needs to perform one CRC calculation and can use any of the CRC instructions. At the end of this routine, clear the VCU CRC result register to discard the result.

An example is shown below.

\_VCUcrc\_reset MOVZ XAR7, #0 VCRC8L\_1 \*XAR7 VCRCCLR LRETR

| evision(s) Affected | 0, A                                                                                                                                                                                                                              |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| etails              | This advisory applies when a VCU memory access and an FPU memory access occur back-to-back. There are three cases:                                                                                                                |
|                     | <b>Case 1.</b> Back-to-back memory reads: one read performed by a VCU instruction (VMOV32) and one read performed by an FPU32 instruction (MOV32).                                                                                |
|                     | If an R1 pipeline phase stall occurs during the first read, then the second read will latch<br>the wrong data. If the first instruction is not stalled during the R1 pipeline phase, then the<br>second read will occur properly. |
|                     | The order of the instructions—FPU followed by VCU or VCU followed by FPU—does n matter. The address of the memory location accessed by either read does not matter.                                                               |
|                     | <b>Case 1 Workaround:</b> Insert one instruction between the two back-to-back read instructions. Any instruction, except a VCU or FPU memory read, can be used.                                                                   |
|                     | Case 1, Example 1:                                                                                                                                                                                                                |
|                     | VMOV32 VR1,mem32 ; VCU memory read<br>NOP ; Not a FPU/ VCU memory read<br>MOV32 R0H,mem32 ; FPU memory read                                                                                                                       |
|                     | Case 1, Example 2:                                                                                                                                                                                                                |
|                     | VMOV32 VR1,mem32 ; VCU memory read<br>VMOV32 mem32, VR2 ; VCU memory write<br>MOV32 R0H,mem32 ; FPU memory read                                                                                                                   |
|                     | <b>Case 2.</b> Back-to-back memory writes: one write performed by a VCU instruction (VMOV32) and one write performed by an FPU instruction (MOV32).                                                                               |
|                     | If a pipeline stall occurs during the first write, then the second write can corrupt the dat<br>If the first instruction is not stalled in the write phase, then no corruption will occur.                                        |
|                     | The order of the instructions—FPU followed by VCU or VCU followed by FPU—does n matter. The address of the memory location accessed by either write does not matter.                                                              |
|                     | <b>Case 2 Workaround:</b> Insert two instructions between the back-to-back VCU and FPU writes. Any instructions, except VCU or FPU memory writes, can be used.                                                                    |
|                     | Case 2, Example 1:                                                                                                                                                                                                                |
|                     | VMOV32 mem32,VR0 ; VCU memory write<br>NOP ; Not a FPU/VCU memory write<br>NOP ; Not a FPU/VCU memory write<br>MOV32 mem22 D2U ; FDU memory write                                                                                 |
|                     | MOV32 mem32,R3H ; FPU memory write<br>Case 2, Example 2:                                                                                                                                                                          |
|                     | VMOV32 mem32,VR0 ; VCU memory write<br>VMOV32 VR1, mem32 ; VCU memory read                                                                                                                                                        |
|                     | NOP<br>MOV32 mem32,R3H ; FPU memory write                                                                                                                                                                                         |

Workaround(s) See Case 1 Workaround and Case 2 Workaround.

| www.ti.com           | Known Design Marginality and Exceptions to Functional Specifications                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advisory             | FPU: FPU Register Read Following MPYF32, ADDF32, SUBF32, or MACF32                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| Details              | This advisory applies when an FPU register read follows a multi-cycle FPU instruction.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                      | A 2p-cycle FPU instruction that writes to an FPU register followed by a read of the same register. MPYF32, ADDF32, SUBF32, and MACF32 are classified as 2p-cycle instructions because they rely on data-forwarding of the result during the E2 phase of the pipeline. In situations where the instructions get stalled in the E3 phase, the result does not get forwarded in time (that is, during the E2 phase) for the subsequent read; the old value of the register gets read instead. |  |  |
| Workaround(s)        | MPYF32, ADDF32, SUBF32, and MACF32 followed by a read of the result registers must be treated as 3p-cycle instructions, and either three NOPs or non-conflicting instructions must be placed after these instructions.                                                                                                                                                                                                                                                                     |  |  |
|                      | Example of Problem:                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|                      | MPYF32 R6H, R5H, R0H    MOV32 *XAR7++, R4H ; 2p FPU instruction that writes to R6H<br>F32TOUI16R R3H, R4H ; delay slot<br>ADDF32 R2H, R2H, R0H    MOV32 *SP, R2H ; alignment cycle<br>MOV32 @XAR3, R6H ; FPU register read of R6H                                                                                                                                                                                                                                                          |  |  |

### Example of Workaround:

| MPYF32 R6H, R5H, R0H    MOV32 *XAR7++, R4H | ; 3p FPU instruction that writes to R6H |
|--------------------------------------------|-----------------------------------------|
| F32TOUI16R R3H, R4H                        | ; delay slot                            |
| ADDF32 R2H, R2H, R0H    MOV32 *SP, R2H     | ; delay slot                            |
| NOP                                        | ; alignment cycle                       |
| MOV32 @XAR3, R6H                           | ; FPU register read of R6H              |



Known Design Marginality and Exceptions to Functional Specifications

| Advisory             | FPU: FPU Register Write Followed by F32TOUI32, FRACF32, UI16TOF32, or<br>F32TOUI32                                                                                                                                                                                                                                                                                                                                                                                              |                                                                |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                |  |
| Details              | This advisory applies when the execution phase the F32TOUI32, FRACF32, UI16TOF32, and F3                                                                                                                                                                                                                                                                                                                                                                                        |                                                                |  |
|                      | <ul> <li>If the F32TOUI32 instruction and FPU register write operation occur in the same cycle, the target register (of the write operation) gets written with the output of the F32TOUI32 instruction instead of the data present on the C28x data write bus. This scenario also applies to the following instructions:</li> <li>F32TOUI32 RaH, RbH</li> <li>FRACF32 RaH, RbH</li> <li>UI16TOF32 RaH, mem16</li> <li>UI16TOF32 RaH, RbH</li> <li>F32TOUI32 RaH, RbH</li> </ul> |                                                                |  |
| Workaround(s)        | An FPU register write must be followed by a gap of five NOPs or non-conflicting instructions before F32TOUI32, FRACF32, UI16TOF32, or F32TOUI32 can be used.                                                                                                                                                                                                                                                                                                                    |                                                                |  |
|                      | Example of Problem:                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                |  |
|                      | SUBF32 R5H, R3H, R1H    MOV32 *XAR4, R4H<br>EISQRTF32 R4H, R2H<br>UI16TOF32 R2H, R3H<br>MOV32 R0H, @XAR0<br>NOP<br>NOP<br>F32TOUI32 R1H, R1H<br>I16TOF32 R6H, R3H                                                                                                                                                                                                                                                                                                               | ; Write to ROH register<br>;<br>;<br>; R1H gets written to ROH |  |
|                      | Example of Workaround:                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                |  |
|                      | SUBF32 R5H, R3H, R1H    MOV32 *XAR4, R4H<br>EISQRTF32 R4H, R2H<br>UI16TOF32 R2H, R3H<br>MOV32 R0H, @XAR0<br>NOP<br>NOP<br>NOP<br>NOP<br>NOP<br>F32TOUI32 R1H, R1H<br>I16TOF32 R6H, R3H                                                                                                                                                                                                                                                                                          | ; Write to ROH register                                        |  |

| www.ti.com           | Known Design Marginality and Exceptions to Functional Specifications                                                                                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advisory             | Boot ROM: Boot ROM GetMode( ) Boot Option Selection                                                                                                                                                                                                    |
| Revision(s) Affected | 0                                                                                                                                                                                                                                                      |
| Details              | DevEmuRegs in the Boot ROM is linked to an incorrect memory address, which causes the Boot ROM to read the state of the TRST pin incorrectly. This condition affects the ability of the device to boot into stand-alone/Emulation boot modes properly. |
| Workaround(s)        | A workaround function is implemented in the OTP area (reserved for TI) which bypasses this section of the Boot ROM, executes code that correctly reads the state of the TRST pin, and branches back to the Boot ROM to continue booting.               |
|                      | The implemented workground modifies the operation of the Get-Mode best option as                                                                                                                                                                       |

The implemented workaround modifies the operation of the Get-Mode boot option as listed in Table 4.

| OTP_KEY   | OTP_BMODE | EXPECTED BOOT MODE                                                  | BOOT MODE SELECTED                                                                                                                                                                                |
|-----------|-----------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| != 0x005A | x         | Get Mode: Flash                                                     | Get Mode: Flash                                                                                                                                                                                   |
| 0x005A    | 0x0001    | Get Mode: SCI                                                       | Get Mode: SCI                                                                                                                                                                                     |
|           | 0x0004    | Get Mode: SPI                                                       | Get Mode: SPI                                                                                                                                                                                     |
|           | 0x0005    | Get Mode: I2C                                                       | Get Mode: I2C                                                                                                                                                                                     |
|           | 0x0006    | Get Mode: OTP                                                       | Get Mode: OTP                                                                                                                                                                                     |
|           | 0x0007    | Get Mode: CAN                                                       | Get Mode: CAN                                                                                                                                                                                     |
|           | 0x000B    | Get Mode: Flash                                                     | Get Mode: Flash                                                                                                                                                                                   |
| _         | Other     | Stand-alone boot: Get Mode: Flash<br>Emulation boot: Wait Boot Mode | <ul> <li>For both stand-alone and Emulation booting:</li> <li>If bit 7 of Part ID of device == 0,<br/>Get Mode - Flash</li> <li>If bit 7 of Part ID of device == 1,<br/>Wait Boot Mode</li> </ul> |

Table 4. Get-Mode Boot Option Selection

**NOTE:** The implemented workaround needs memory locations 0x0002–0x0200 in M0 RAM to be reserved for Boot-ROM usage. Applications can reuse this memory after Boot-ROM execution is completed.

This issue has been fixed on the Revision A silicon.



| Advisory             | ADC: Initial Conversion                                                                                                                                                                                                                                                                                                                                                              |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Details              | When the ADC conversions are initiated by any source of trigger in either sequential or simultaneous sampling mode, the first sample may not be the correct conversion result.                                                                                                                                                                                                       |  |
| Workaround(s)        | For sequential mode, discard the first sample at the beginning of every series of conversions. For instance, if the application calls for a given series of conversions, SOC0→SOC1→SOC2, to initiate periodically, then set up the series instead as SOC0→SOC1→SOC2→SOC3 and only use the last three conversions, ADCRESULT1, ADCRESULT2, ADCRESULT3, thereby discarding ADCRESULT0. |  |
|                      | For simultaneous sample mode, discard the first sample of both the A and B channels at the beginning of every series of conversions.                                                                                                                                                                                                                                                 |  |
|                      | User application should validate if this workaround is acceptable in their application.                                                                                                                                                                                                                                                                                              |  |
|                      | This issue is fixed completely by writing a 1 to the ADCNONOVERLAP bit in the ADCTRL2 register, which only allows the sampling of ADC channels when the ADC is finished with any pending conversion.                                                                                                                                                                                 |  |
| Advisory             | ADC: Temperature Sensor Minimum Sample Window Requirement                                                                                                                                                                                                                                                                                                                            |  |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Details              | If the minimum sample window is used (6 ADC clocks at 45 MHz, 155.56 ns), the result of a temperature sensor conversion can have a large error, making it unreliable for the system.                                                                                                                                                                                                 |  |
| Workaround(s)        |                                                                                                                                                                                                                                                                                                                                                                                      |  |
|                      | <ol> <li>If double-sampling of the temperature sensor is used to avoid the corrupted first<br/>sample issue, the temperature sensor result is valid. Double-sampling is equivalent to<br/>giving the sample-and-hold circuit adequate time to charge.</li> </ol>                                                                                                                     |  |
|                      | <ol><li>In all other conditions, the sample-and-hold window used to sample the temperature<br/>sensor should not be less than 550 ns.</li></ol>                                                                                                                                                                                                                                      |  |

| www.ti.com           | Known Design Marginality and Exceptions to Functional Specifications                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                          |                                                                                 |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Advisory             | ADC: ADC Result Conversion When Sampling Ends on 14th Cycle of Previous<br>Conversion, ACQPS = 6 or 7                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                          |                                                                                 |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                          |                                                                                 |
| Details              | The on-chip ADC takes 13 ADC clock cycles to complete a conversion after the sampling phase has ended. The result is then presented to the CPU on the 14th cycle post-sampling and latched on the 15th cycle into the ADC result registers. If the next conversion's sampling phase terminates on this 14th cycle, the results latched by the CPU into the result register are not assured to be valid across all operating conditions. |                                                                                                                                                                          |                                                                                 |
| Workaround(s)        | Some workarounds are as follow                                                                                                                                                                                                                                                                                                                                                                                                          | NS:                                                                                                                                                                      |                                                                                 |
|                      | <ul> <li>Due to the nature of the sampling and conversion phases of the ADC, there are only<br/>two values of ACQPS (which controls the sampling window) that would result in the<br/>above condition occurring—ACQPS = 6 or 7. One solution is to avoid using these<br/>values in ACQPS.</li> </ul>                                                                                                                                    |                                                                                                                                                                          |                                                                                 |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                         | AP feature (bit 1 in ADCTRL2 so the user is free to use any v                                                                                                            |                                                                                 |
|                      | determine if their system will<br>ACQPS = 6 or 7. For instand<br>ACQPS = 6, the above cond                                                                                                                                                                                                                                                                                                                                              | of ADC sampling used in the<br>hit the above condition if the s<br>ce, if the converter is continuou<br>ition will never be met becaus<br>13th cycle of the current conv | system requires the use of<br>usly converting with<br>e the end of the sampling |
| Advisory             | ADC: Offset Self-Recalibration Requirement                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                          |                                                                                 |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                          |                                                                                 |
| Details              | The factory offset calibration from Device_cal() may not ensure that the ADC offset remains within specifications under all operating conditions in the customer's system.                                                                                                                                                                                                                                                              |                                                                                                                                                                          |                                                                                 |
| Workaround(s)        |                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                          |                                                                                 |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                         | nains within the data sheet's "s<br>dcOffsetSelfCal() function afte<br>been configured.                                                                                  |                                                                                 |
|                      | <ul> <li>To ensure that the offset ren<br/>specifications, perform the A<br/>temperature drift.</li> </ul>                                                                                                                                                                                                                                                                                                                              | nains within the data sheet's "p<br>dcOffsetSelfCal() function peri                                                                                                      | periodic recalibration"<br>iodically with respect to                            |
|                      | For more details on AdcOffsetS section in the Analog-to-Digital (<br>TMS320x2806x Piccolo Technic                                                                                                                                                                                                                                                                                                                                       | Converter and Comparator cha                                                                                                                                             | apter of the                                                                    |
| Advisory             | ADC: ADC Revision Register                                                                                                                                                                                                                                                                                                                                                                                                              | (ADCREV) Limitation                                                                                                                                                      |                                                                                 |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                          |                                                                                 |
| Details              | The ADC Revision Register, which is implemented to allow differentiation between ADC revisions and ADC types, will always read "0" for both fields.                                                                                                                                                                                                                                                                                     |                                                                                                                                                                          |                                                                                 |
| Workaround(s)        | On devices with CLASSID (at address 0x882) of 0x009F, 0x008F, 0x007F, or 0x006F, the "TYPE" field in the ADCREV register should be assumed to be 3 and the "REV" field should be inferred from the table below.                                                                                                                                                                                                                         |                                                                                                                                                                          |                                                                                 |
|                      | REVID (0x883)                                                                                                                                                                                                                                                                                                                                                                                                                           | ADCREV.REV Field                                                                                                                                                         |                                                                                 |
|                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2                                                                                                                                                                        |                                                                                 |

2



| Advisory             | Memory: Prefetching Beyond Valid Memory                                                                                                                                                                                                                                                                     |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                        |  |
| Details              | The C28x CPU prefetches instructions beyond those currently active in its pipeline. If the prefetch occurs past the end of valid memory, then the CPU may receive an invalid opcode.                                                                                                                        |  |
| Workaround           | The prefetch queue is 8 x16 words in depth. Therefore, code should not come within 8 words of the end of valid memory. This restriction applies to all memory regions and all memory types (flash, OTP, SARAM) on the device. Prefetching across the boundary between two valid memory blocks is all right. |  |
|                      | Example 1: M1 ends at address 0x7FF and is not followed by another memory block.<br>Code in M1 should be stored no farther than address 0x7F7. Addresses 0x7F8-0x7FF<br>should not be used for code.                                                                                                        |  |
|                      | Example 2: M0 ends at address 0x3FF and valid memory (M1) follows it. Code in M0 can be stored up to and including address 0x3FF. Code can also cross into M1 up to and including address 0x7F7.                                                                                                            |  |

| www.ti.com           | Known Design Marginality and Exceptions to Functional Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advisory             | GPIO: GPIO Qualification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Details              | If a GPIO pin is configured for "n" SYSCLKOUT cycle qualification period<br>(where $1 \le n \le 510$ ) with "m" qualification samples (m = 3 or 6), it is possible that an<br>input pulse of [n * m – (n – 1)] width may get qualified (instead of n * m). The occurrence<br>of this incorrect behavior depends upon the alignment of the asynchronous GPIO input<br>signal with respect to the phase of the internal prescaled clock, and hence, is not<br>deterministic. The probability of this kind of wrong qualification occurring is "1/n". |  |  |
|                      | Worst-case example:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                      | If n = 510, m = 6, a GPIO input width of $(n * m) = 3060$ SYSCLKOUT cycles is required to pass qualification. However, because of the issue described in this advisory, the minimum GPIO input width which may get qualified is $[n * m - (n - 1)] = 3060 - 509 = 2551$ SYSCLKOUT cycles.                                                                                                                                                                                                                                                          |  |  |
| Workaround(s)        | None. Ensure a sufficient margin is in the design for input qualification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |



| Advisory             | eCAN: Abort Acknowledge Bit Not Set                                                                                                                                                                                                                                                                                                                                                                 |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Details              | After setting a Transmission Request Reset (TRR) register bit to abort a message, there are some rare instances where the TRRn and TRSn bits will clear without setting the Abort Acknowledge (AAn) bit. The transmission itself is correctly aborted, but no interrupt is asserted and there is no indication of a pending operation.                                                              |  |
|                      | In order for this rare condition to occur, all of the following conditions must happen:                                                                                                                                                                                                                                                                                                             |  |
|                      | <ol> <li>The previous message was not successful, either because of lost arbitration or<br/>because no node on the bus was able to acknowledge it or because an error frame<br/>resulted from the transmission. The previous message need not be from the same<br/>mailbox in which a transmit abort is currently being attempted.</li> </ol>                                                       |  |
|                      | <ol> <li>The TRRn bit of the mailbox should be set in a CPU cycle immediately following the<br/>cycle in which the TRSn bit was set. The TRSn bit remaining set due to incompletion<br/>of transmission satisfies this condition as well; that is, the TRSn bit could have been<br/>set in the past, but the transmission remains incomplete.</li> </ol>                                            |  |
|                      | <ol><li>The TRRn bit must be set in the exact SYSCLKOUT cycle where the CAN module is<br/>in idle state for one cycle. The CAN module is said to be in idle state when it is not in<br/>the process of receiving or transmitting data.</li></ol>                                                                                                                                                    |  |
|                      | If these conditions occur, then the TRRn and TRSn bits for the mailbox will clear $t_{\rm clr}$ SYSCLKOUT cycles after the TRR bit is set where:                                                                                                                                                                                                                                                    |  |
| $t_{cir} =$          | [(mailbox_number) * 2] + 3 SYSCLKOUT cycles                                                                                                                                                                                                                                                                                                                                                         |  |
|                      | The TAn and AAn bits will not be set if this condition occurs. Normally, either the TA or AA bit sets after the TRR bit goes to zero.                                                                                                                                                                                                                                                               |  |
| Workaround(s)        | When this problem occurs, the TRRn and TRSn bits will clear within $t_{clr}$ SYSCLKOUT cycles. To check for this condition, first disable the interrupts. Check the TRRn bit $t_{clr}$ SYSCLKOUT cycles after setting the TRRn bit to make sure it is still set. A set TRRn bit indicates that the problem did not occur.                                                                           |  |
|                      | If the TRRn bit is cleared, it could be because of the normal end of a message and the corresponding TAn or AAn bit is set. Check both the TAn and AAn bits. If either one of the bits is set, then the problem did not occur. If they are both zero, then the problem did occur. Handle the condition like the interrupt service routine would except that the AAn bit does not need clearing now. |  |
|                      | If the TAn or AAn bit is set, then the normal interrupt routine will happen when the interrupt is re-enabled.                                                                                                                                                                                                                                                                                       |  |

| www.ti.com           | Known Design Marginality and Exceptions to Functional Specifications                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Advisory             | eQEP: Missed First Index Event                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Details              | If the first index event edge at the QEPI input occurs at any time from one system clock cycle before the corresponding QEPA/QEPB edge to two system clock cycles after the corresponding QEPA/QEP edge, then the eQEP module may miss this index event. This condition can result in the following behavior:                                                                                                                                                                     |  |
|                      | <ul> <li>QPOSCNT will not be reset on the first index event if QEPCTL[PCRM] = 00b or 10b<br/>(position counter reset on an index event or position counter reset on the first index<br/>event).</li> </ul>                                                                                                                                                                                                                                                                        |  |
|                      | <ul> <li>The first index event marker flag (QEPSTS[FIMF]) will not be set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                             |  |
| Workaround(s)        | Reliable operation is achieved by delaying the index signal such that the QEPI event edge occurs at least two system clock cycles after the corresponding QEPA/QEPB signal edge. For cases where the encoder may impart a negative delay ( $t_d$ ) to the QEPI signal with respect to the corresponding QEPA/QEPB signal (that is, QEPI edge occurs before the corresponding QEPA/QEPB edge), the QEPI signal should be delayed by an amount greater than " $t_d$ + 2*SYSCLKOUT". |  |
| Advisory             | eQEP: eQEP Inputs in GPIO Asynchronous Mode                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Details              | If any of the eQEP input pins are configured for GPIO asynchronous input mode via the GPxQSELn registers, the eQEP module may not operate properly because the eQEP peripheral assumes the presence of external synchronization to SYSCLKOUT on inputs to the module. For example, QPOSCNT may not reset or latch properly, and pulses on the input pins may be missed.                                                                                                           |  |
|                      | For proper operation of the eQEP module, input GPIO pins should be configured via the GPxQSELn registers for synchronous input mode (with or without qualification), which is the default state of the GPxQSEL registers at reset. All existing eQEP peripheral examples supplied by TI also configure the GPIO inputs for synchronous input mode.                                                                                                                                |  |
|                      | The asynchronous mode should not be used for eQEP module input pins.                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Workaround(s)        | Configure GPIO inputs configured as eQEP pins for non-asynchronous mode (any GPxQSELn register option except "11b = Asynchronous").                                                                                                                                                                                                                                                                                                                                               |  |
| Advisory             | eQEP: Incorrect Operation of EQEP2B Function on GPIO25 Pin (This advisory is applicable for the 100-pin packages only.)                                                                                                                                                                                                                                                                                                                                                           |  |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Details              | When the GPIO25 pin is configured for EQEP2B function, activity on the MFSXA pin will be reflected on this pin, regardless of which GPIO pin is configured for MFSXA operation. This issue surfaces only when the GPIO25 pin is configured for EQEP2B operation. This issue does not surface when the GPIO25 pin is configured for GPIO, ECAP2, or SPISOMIB operation.                                                                                                            |  |
| Workaround(s)        | Use GPI055 for EQEP2B operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |



Known Design Marginality and Exceptions to Functional Specifications

| Advisory             | Watchdog: Incorrect Operation of CPU Watchdog When WDCLK Source is OSCCLKSRC2                                                  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| Revision(s) Affected | 0, A                                                                                                                           |  |
| Details              | When OSCCLKSRC2 is used as the clock source for CPU watchdog, the watchdog may fail to generate a device reset intermittently. |  |
| Workaround(s)        | WDCLK should be sourced only from OSCCLKSRC1 (INTOSC1). The CPU may be<br>sourced from OSCCLKSRC2 or OSCCLKSRC1 (INTOSC1).     |  |

| www.ti.com           | Known Design Marginality and Exceptions to Functional Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advisory             | Oscillator: CPU Clock Switching to INTOSC2 May Result in Missing Clock<br>Condition After Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Details              | <ul> <li>After at least two system resets (not including power-on reset), when the application code attempts to switch the CPU clock source to internal oscillator 2, a missing clock condition will occur, and the clock switching will fail under the following conditions:</li> <li>X1 and X2 are unused (X1 is always tied low when unused).</li> <li>GPIO38 (muxed with TCK and XCLKIN) is used as JTAG TCK pin only.</li> <li>JTAG emulator is disconnected.</li> <li>The missing clock condition will recover only after a power-on reset when the failure condition occurs.</li> </ul> |  |  |
| Workaround(s)        | Before switching the CPU clock source to INTOSC2 via the OSCCLKSRCSEL and<br>OSCCLKSRC2SEL bits in the CLKCTL register, the user must toggle the XCLKINOFF<br>and XTALOSCOFF bits in the CLKCTL register as illustrated in the below sequence:<br>CLKCTL  = 0x6000; // XCLKINOFF = 1, XTALOSCOFF = 1<br>CLKCTL &=~0x6000; // XCLKINOFF = 0, XTALOSCOFF = 0<br>CLKCTL  = 0x6000; // XCLKINOFF = 1, XTALOSCOFF = 1<br>CLKCTL &=~0x6000; // XCLKINOFF = 0, XTALOSCOFF = 0<br>CLKCTL  = 0x6000; // XCLKINOFF = 1, XTALOSCOFF = 1                                                                   |  |  |
|                      | Once the above procedure is executed, then the OSC2 selection switches can be configured.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                      | If the JTAG emulator is connected, and GPIO38 (TCK) is toggling, then the above procedure is unnecessary, but will do no harm.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |

If no clock is applied to GPIO38, TI also recommends that a strong pullup resistor on GPIO38 be added to  $V_{\mbox{\tiny DDIO}}.$ 



| Advisory             | DMA: ePWM Interrupt Trigger Source Selection via PERINTSEL is Incorrect                                                                                                                                                                                                                                           |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                              |  |  |
| Details              | The MODE.CHx[PERINTSEL] field bit values of 18–29 should select<br>ePWM1SOCA–ePWM6SOCB as DMA trigger sources. Instead, PERINTSEL values of<br>18–29 select ePWM2SOCA–ePWM7SOCB as DMA trigger sources as shown below in<br>Table 5. ePWM1SOCA and ePWM1SOCB are not implemented as PERINTSEL trigger<br>sources. |  |  |

Workaround(s)

None

| Bit      | Field     | Value | Description                                                                                                                                                                                                             |         |                          |
|----------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------|
| 4-0      | PERINTSEL |       | Peripheral Interrupt Source Select Bits: These bits select which interrupt triggers a DMA burst for the given channel. Only one interrupt source can be selected. A DMA burst can also be forced via the PERINTFRC bit. |         |                          |
|          |           | Value | Interrupt                                                                                                                                                                                                               | Sync    | Peripheral               |
|          |           | 0     | None                                                                                                                                                                                                                    | None    | No peripheral connection |
|          |           | 1     | ADCINT1                                                                                                                                                                                                                 | None    | ADC                      |
|          |           | 2     | ADCINT2                                                                                                                                                                                                                 | None    |                          |
|          |           | 3     | XINT1                                                                                                                                                                                                                   | None    | External Interrupts      |
|          |           | 4     | XINT2                                                                                                                                                                                                                   | None    |                          |
|          |           | 5     | XINT3                                                                                                                                                                                                                   | None    |                          |
|          |           | 6     | Reserved                                                                                                                                                                                                                | None    | No peripheral connection |
|          |           | 7     | USB0EP1RX                                                                                                                                                                                                               | None    | USB-0 End Points         |
|          |           | 8     | USB0EP1TX                                                                                                                                                                                                               | None    |                          |
|          |           | 9     | USB0EP2RX                                                                                                                                                                                                               | None    |                          |
|          |           | 10    | USB0EP2TX                                                                                                                                                                                                               | None    |                          |
| 11 TINTO |           | None  | CPU Timers                                                                                                                                                                                                              |         |                          |
|          |           | 12    | TINT1                                                                                                                                                                                                                   | None    |                          |
|          |           | 13    | TINT2                                                                                                                                                                                                                   | None    |                          |
|          |           | 14    | MXEVTA                                                                                                                                                                                                                  | MXSYNCA | McBSP-A                  |
|          |           | 15    | MREVTA                                                                                                                                                                                                                  | MRSYNCA |                          |
|          |           | 16    | Reserved                                                                                                                                                                                                                | None    | No peripheral connection |
|          |           | 17    | Reserved                                                                                                                                                                                                                | None    |                          |
|          |           | 18    | ePWM2SOCA                                                                                                                                                                                                               | None    | ePWM2                    |
|          |           | 19    | ePWM2SOCB                                                                                                                                                                                                               | None    |                          |
|          |           | 20    | ePWM3SOCA                                                                                                                                                                                                               | None    | ePWM3                    |
|          |           | 21    | ePWM3SOCB                                                                                                                                                                                                               | None    |                          |
|          |           | 22    | ePWM4SOCA                                                                                                                                                                                                               | None    | ePWM4                    |
|          |           | 23    | ePWM4SOCB                                                                                                                                                                                                               | None    |                          |
|          |           | 24    | ePWM5SOCA                                                                                                                                                                                                               | None    | ePWM5                    |
|          |           | 25    | ePWM5SOCB                                                                                                                                                                                                               | None    |                          |
|          |           | 26    | ePWM6SOCA                                                                                                                                                                                                               | None    | ePWM6                    |
|          |           | 27    | ePWM6SOCB                                                                                                                                                                                                               | None    |                          |
|          |           | 28    | ePWM7SOCA                                                                                                                                                                                                               | None    | ePWM7                    |
|          |           | 29    | ePWM7SOCB                                                                                                                                                                                                               | None    |                          |
|          |           | 30    | USB0EP3RX                                                                                                                                                                                                               | None    | USB-0 End Points         |
|          |           | 31    | USB0EP3TX                                                                                                                                                                                                               | None    |                          |

#### Table 5. PERINTSEL Field of Mode Register (MODE)

| www.ti.com           | Known Design Marginality and Exceptions to Functional Specifications                                                                                                                                                                                                                           |  |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Advisory             | USB: End-of-Packet Symbol Not Generated                                                                                                                                                                                                                                                        |  |  |  |
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                              |  |  |  |
| Details              | In all USB modes, the USB peripheral is not capable of generating the Single-Ended Zero symbol that signifies the end of a packet. This condition prevents any connected device from properly receiving USB data from the Piccolo <sup>™</sup> device and renders USB inoperable.              |  |  |  |
| Workaround(s)        | None. This issue has been fixed in the revision A silicon.                                                                                                                                                                                                                                     |  |  |  |
| Advisory             | USB: Host Mode — Cannot Communicate With Low-Speed Device Through a Hub                                                                                                                                                                                                                        |  |  |  |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                           |  |  |  |
| Details              | When the USB controller is operating as a Host and a low-speed packet is sent to a device through a hub, the subsequent Start-of-Frame is corrupted. After a period of time, this corruption causes the USB controller to lose synchronization with the hub, which results in data corruption. |  |  |  |
| Workaround(s)        | None                                                                                                                                                                                                                                                                                           |  |  |  |



Known Design Marginality and Exceptions to Functional Specifications

| Advisory                                                                                               | CLA: Memory and Clock Configuration (MMEMCFG) Register Bits 8, 9, and 10 are<br>Write-Only                                                                                                                                                                                                                                                                                             |                  |  |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|
| Revision(s) Affected                                                                                   | 0, A                                                                                                                                                                                                                                                                                                                                                                                   |                  |  |
| Details                                                                                                | CPU reads of bits 8, 9, and 10 of the MMEMCFG register in the CLA module will always return a zero. Writes to these bits will work as expected.                                                                                                                                                                                                                                        |                  |  |
| Workaround(s)                                                                                          | None. To modify the bits of this register, a single write to the entire register with the complete configuration should be performed. Read-Modify-Write should not be used as any Read-Modify-Write operation to the register will read a zero for bits 8, 9, and 10 and can write back a zero to those bits and thus modifying these bits unintentionally. An example is shown below: |                  |  |
|                                                                                                        | #define CLA_PROG_ENABLE                                                                                                                                                                                                                                                                                                                                                                | 0x0001           |  |
|                                                                                                        | #define CLARAM0_ENABLE                                                                                                                                                                                                                                                                                                                                                                 | 0x0010           |  |
|                                                                                                        | #define CLARAM1_ENABLE                                                                                                                                                                                                                                                                                                                                                                 | 0x0020           |  |
|                                                                                                        | #define CLARAM2_ENABLE                                                                                                                                                                                                                                                                                                                                                                 | 0x0040<br>0x0100 |  |
|                                                                                                        | #define CLA_RAM0CPUE<br>#define CLA_RAM1CPUE                                                                                                                                                                                                                                                                                                                                           | 0x0200           |  |
|                                                                                                        | #define CLA_RAMICPUE                                                                                                                                                                                                                                                                                                                                                                   | 0x0200           |  |
| ClalRegs.MMEMCFG.all = CLA_PROG_ENABLE1 <br>CLARAM0_ENABLE CLARAM1_ENABLE CLARAM2_ENABLE CLA_RAM1CPUE; |                                                                                                                                                                                                                                                                                                                                                                                        |                  |  |

| www.ti.com           | Known Design Marginality and Exceptions to Functional Specifications                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Advisory             | sory ePWM: SWFSYNC Does Not Properly Propagate to Subsequent ePWM Modules<br>Output on EPWMSYNCO Pin                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| Revision(s) Affected | 0, A                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| Details              | When generating a software synchronization pulse using the TBCTL[SWFSYNC] bit, the sync signal does not propagate down to subsequent ePWM modules' EPWMSYNCI inputs. In the case of ePWM1, the software sync also does not generate an output on the EPWMSYNCO pin. Propagation of the synchronization signal between ePWM modules and to EPWMSYNCO operates as expected when generating a synchronization pulse via an external signal on the EPWMSYNCI pin. |  |  |  |
| Workaround(s)        | If the application needs to generate a software sync:                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                      | <ol> <li>The application code should configure a single GPIO mux setting for EPWMSYNCI operation.</li> </ol>                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                      | 2. The EPWMSYNCI pin should be tied to ground or consistently driven low.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|                      | <ol><li>After the above, the application can use the TBCTL[SWFSYNC] bit as intended to<br/>generate a software synchronization pulse that passes to subsequent ePWM<br/>modules and onto the EPWMSYNCO pin.</li></ol>                                                                                                                                                                                                                                         |  |  |  |



#### Documentation Support

#### 5 **Documentation Support**

For device-specific data sheets and related documentation, visit the TI web site at: http://www.ti.com.

For further information regarding the Piccolo devices, see the following documents:

- TMS320F28069, TMS320F28068, TMS320F28067, TMS320F28066, TMS320F28065, TMS320F28064, TMS320F28063, TMS320F28062 Piccolo Microcontrollers Data Manual (literature number <u>SPRS698</u>)
- TMS320x2806x Piccolo Technical Reference Manual (literature number SPRUH18)

#### 6 Revision History

This revision history highlights the technical changes made to the SPRZ342E errata document to make it an SPRZ342F revision.

**Scope:** The TMS320F2806x**U** devices are now "TMS" devices (fully qualified production devices). See Section 2 for more information on device status.

Q-temperature devices are "TMX" devices (experimental devices). See Section 2 for more information on device status.

The "Q" temperature option (–40°C to 125°C) is **not** available on the TMS320F2806xU devices.

See table below.

| LOCATION  | ADDITIONS, DELETIONS, AND MODIFICATIONS                                                                                                          |  |  |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Figure 2  | Example of Device Nomenclature:                                                                                                                  |  |  |  |
|           | Updated figure                                                                                                                                   |  |  |  |
|           | Added two footnotes                                                                                                                              |  |  |  |
| Section 4 | Known Design Marginality and Exceptions to Functional Specifications:                                                                            |  |  |  |
|           | <ul> <li>Added "FPU: FPU Register Read Following MPYF32, ADDF32, SUBF32, or MACF32" advisory</li> </ul>                                          |  |  |  |
|           | <ul> <li>Added "FPU: FPU Register Write Followed by F32TOUI32, FRACF32, UI16TOF32, or F32TOUI32"<br/>advisory</li> </ul>                         |  |  |  |
|           | <ul> <li>Added "eQEP: Incorrect Operation of EQEP2B Function on GPIO25 Pin" advisory</li> </ul>                                                  |  |  |  |
|           | <ul> <li>Revised Workaround of "CLA: Memory and Clock Configuration (MMEMCFG) Register Bits 8, 9, and 10<br/>are Write-Only" advisory</li> </ul> |  |  |  |

**Revision History** 

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated