## April 2005

## SEMICONDUCTOR®

## **FDG327NZ** 20V N-Channel PowerTrench<sup>o</sup> MOSFET

## **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized use in small switching regulators, providing an extremely low  $R_{\text{DS(ON)}}$  and gate charge  $(\text{Q}_{\text{G}})$  in a small package.

## Applications

- DC/DC converter
- Power management
- Load switch

## Features

- Fast switching speed
- Low gate charge
- High performance trench technology for extremely low  $R_{\text{DS}(\text{ON})}$
- High power and current handling capability.





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                                         | Parameter                                   |                                                                                   |              | Ratings     | Units |  |
|------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------|--------------|-------------|-------|--|
| V <sub>DSS</sub>                               | Drain-Source Voltage                        |                                                                                   |              | 20          | V     |  |
| V <sub>GSS</sub>                               | Gate-Source Voltage                         |                                                                                   |              | ± 8         |       |  |
| ID                                             | Drain Current – Continuous (Note 1a)        |                                                                                   | (Note 1a)    | 1.5         | A     |  |
|                                                |                                             | - Pulsed                                                                          |              | 6           |       |  |
| P <sub>D</sub>                                 | Power Diss                                  | ipation for Single Operation                                                      | (Note 1a)    | 0.42        | W     |  |
|                                                |                                             |                                                                                   | (Note 1b)    | 0.38        |       |  |
| T <sub>J</sub> , T <sub>STG</sub>              | Operating a                                 | ting and Storage Junction Temperature Range                                       |              | -55 to +150 |       |  |
|                                                |                                             |                                                                                   |              |             |       |  |
|                                                | l Charac                                    |                                                                                   |              | 222         |       |  |
| R <sub>θJA</sub>                               | 1                                           | teristics<br>sistance, Junction-to-Ambie                                          | nt (Note 1a) | 300         | °C/W  |  |
| $R_{	ext{	hetaJA}}$                            | Thermal Re                                  |                                                                                   | · · ·        | 300<br>333  | °C/W  |  |
| R <sub>0JA</sub><br>R <sub>0JA</sub><br>Packag | Thermal Re<br>Thermal Re<br><b>e Markin</b> | esistance, Junction-to-Ambie<br>esistance, Junction-to-Ambie<br>g and Ordering In | nt (Note 1b) |             | °C/W  |  |
| R <sub>eja</sub><br>R <sub>eja</sub><br>Packag | Thermal Re<br>Thermal Re                    | esistance, Junction-to-Ambie<br>esistance, Junction-to-Ambie<br>g and Ordering In | nt (Note 1b) |             | °C/W  |  |

©2005 Fairchild Semiconductor Corporation

FDG327NZ

| Symbol                                | Parameter                                         | Test Conditions                                                                                                                                                                                        | Min | Тур                  | Max                     | Units |
|---------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|-------------------------|-------|
| Off Char                              | acteristics                                       |                                                                                                                                                                                                        |     |                      |                         |       |
| BV <sub>DSS</sub>                     | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 V$ , $I_{D} = 250 \mu A$                                                                                                                                                                   | 20  |                      |                         | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$  | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \ \mu$ A, Referenced to $25^{\circ}$ C                                                                                                                                                      |     | 11                   |                         | mV/°C |
| I <sub>DSS</sub>                      | Zero Gate Voltage Drain Current                   | $V_{\text{DS}} = 16 \text{ V}, \qquad V_{\text{GS}} = 0 \text{ V}$                                                                                                                                     |     |                      | 1                       | μA    |
| I <sub>GSS</sub>                      | Gate-Body Leakage                                 | $V_{GS}=\pm 8~V, \qquad V_{DS}=0~V$                                                                                                                                                                    |     |                      | ±10                     | μΑ    |
| On Chara                              | acteristics (Note 2)                              |                                                                                                                                                                                                        |     |                      |                         |       |
| V <sub>GS(th)</sub>                   | Gate Threshold Voltage                            | $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu A$                                                                                                                                                                | 0.4 | 0.7                  | 1.5                     | V     |
| $\Delta V_{GS(th)}$<br>$\Delta T_{J}$ | Gate Threshold Voltage<br>Temperature Coefficient | ID = 250 $\mu$ A, Referenced to 25°C                                                                                                                                                                   |     | -2                   |                         | mV/°C |
| R <sub>DS(on)</sub>                   | Static Drain–Source<br>On–Resistance              | $ \begin{array}{l} V_{GS} = 4.5 \ V, & I_D = 1.5 \ A \\ V_{GS} = 2.5 \ V, & I_D = 1.4 \ A \\ V_{GS} = 1.8 \ V, & I_D = 1.2 \ A \\ V_{GS} = 4.5 \ V, & I_D = 1.5 \ A, \ T_J = 125^\circ C \end{array} $ |     | 68<br>77<br>90<br>86 | 90<br>100<br>140<br>123 | mΩ    |
| I <sub>D(on)</sub>                    | On–State Drain Current                            | $V_{GS} = 4.5V,  V_{DS} = 5V$                                                                                                                                                                          | 3   |                      |                         | Α     |
| <b>g</b> <sub>FS</sub>                | Forward Transconductance                          | $V_{DS} = 10 \text{ V}, \qquad I_{D} = 1.5 \text{ A}$                                                                                                                                                  |     | 2.2                  |                         | S     |
| Dvnamic                               | Characteristics                                   |                                                                                                                                                                                                        | 1   |                      |                         | •     |
| Ciss                                  | Input Capacitance                                 | $V_{DS} = 10 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                                                         |     | 412                  |                         | pF    |
| Coss                                  | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                                            |     | 81                   |                         | pF    |
| Crss                                  | Reverse Transfer Capacitance                      | 1                                                                                                                                                                                                      |     | 44                   |                         | pF    |
| R <sub>G</sub>                        | Gate Resistance                                   | $V_{GS} = 15 \text{ mV}, \text{ f} = 1.0 \text{ MHz}$                                                                                                                                                  |     | 1.9                  |                         | Ω     |
| Switchin                              | g Characteristics (Note 2)                        |                                                                                                                                                                                                        |     |                      |                         |       |
| t <sub>d(on)</sub>                    | Turn–On Delay Time                                | $V_{DD} = 10 V, I_D = 1 A,$                                                                                                                                                                            |     | 13                   | 23                      | ns    |
| tr                                    | Turn–On Rise Time                                 | $V_{GS} = 4.5 \text{ V},  R_{GEN} = 6 \Omega$                                                                                                                                                          |     | 12                   | 22                      | ns    |
| t <sub>d(off)</sub>                   | Turn–Off Delay Time                               | 1                                                                                                                                                                                                      |     | 33                   | 53                      | ns    |
| t <sub>f</sub>                        | Turn–Off Fall Time                                | 1                                                                                                                                                                                                      |     | 18                   | 20                      | ns    |
| Qg                                    | Total Gate Charge                                 | $V_{DS} = 10 \text{ V}, \qquad I_D = 1.5 \text{ A},$                                                                                                                                                   |     | 4.2                  | 6                       | nC    |
| Q <sub>gs</sub>                       | Gate-Source Charge                                | $V_{GS} = 4.5 V$                                                                                                                                                                                       |     | 0.4                  |                         | nC    |
| Q <sub>gd</sub>                       | Gate-Drain Charge                                 |                                                                                                                                                                                                        |     | 1                    |                         | nC    |
| Drain-So                              | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                                                                    |     |                      |                         |       |
| V <sub>SD</sub>                       | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V},  I_S = 0.32 \text{ A}  (\text{Note 2})$                                                                                                                                         |     | 0.6                  | 1.2                     | V     |
| t <sub>rr</sub>                       | Diode Reverse Recovery Time                       | $I_F = 1.5 \text{ A},  d_{iF}/d_t = 100 \text{ A}/\mu\text{s}$                                                                                                                                         |     | 4                    |                         | nS    |
| Q <sub>rr</sub>                       | Diode Reverse Recovery Charge                     | 1                                                                                                                                                                                                      |     | 2                    |                         | nC    |



a) 300°C/W when mounted on a 1in<sup>2</sup> pad of 2 oz copper.



b) 333°C/W when mounted on a minimum pad of 2 oz copper.

2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2.0%

FDG327NZ Rev C(W)



# FDG327NZ



# FDG327NZ

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx™                            | FAST®                 | IntelliMAX™            | POP™                            | SPM™                     |
|----------------------------------|-----------------------|------------------------|---------------------------------|--------------------------|
| ActiveArray™                     | FASTr™                | ISOPLANAR™             | Power247 <sup>™</sup>           | Stealth™                 |
| Bottomless™                      | FPS™                  | LittleFET™             | PowerEdge™                      | SuperFET™                |
| CoolFET™                         | FRFET™                | MICROCOUPLER™          | PowerSaver™                     | SuperSOT™-3              |
| CROSSVOLT™                       | GlobalOptoisolator™   | MicroFET™              | PowerTrench <sup>®</sup>        | SuperSOT <sup>™</sup> -6 |
| DOME™                            | GTO™                  | MicroPak™              | QFET <sup>®</sup>               | SuperSOT™-8              |
| EcoSPARK™                        | HiSeC™                | MICROWIRE™             | QS™                             | SyncFET™                 |
| E <sup>2</sup> CMOS <sup>™</sup> | l²C™                  | MSX™                   | QT Optoelectronics <sup>™</sup> | TinyLogic®               |
| EnSigna™                         | <i>i-Lo</i> ™         | MSXPro™                | Quiet Series <sup>™</sup>       | TINYOPTO™                |
| FACT™                            | ImpliedDisconnect™    | OCX™                   | RapidConfigure™                 | TruTranslation™          |
| FACT Quiet Serie                 |                       | OCXPro™                | RapidConnect™                   | UHC™                     |
| Across the board                 | d. Around the world.™ | OPTOLOGIC <sup>®</sup> | µSerDes™                        | UltraFET <sup>®</sup>    |
| The Power Franchise <sup>®</sup> |                       | OPTOPLANAR™            | SILENT SWITCHER <sup>®</sup>    | UniFET™                  |
| Programmable Active Droop™       |                       | PACMAN™                | SMART START™                    | VCX™                     |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## **PRODUCT STATUS DEFINITIONS**

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |

Rev. I15