











SLUS928B-MARCH 2009-REVISED JULY 2016

bq3060

# bg3060 SBS 1.1-Compliant Gas Gauge and Protection With CEDV

Not Recommended for New Designs

#### **Features**

- Advanced CEDV (Compensated End-of-Discharge Voltage) Gauging
- Fully Integrated 2, 3, and 4 Series Li-Ion or Li-Polymer Cell Battery Pack Manager
- 8-Bit RISC CPU With Ultra-Low Power Modes
- Full Array of Programmable Protection Features
  - Voltage, Current, and Temperature
- SHA-1 Authentication
- Flexible Memory Architecture With Integrated Flash Memory
- Supports Two-Wire SMBus v1.1 Interface With High-speed 400kHz Programming Option
- P-CH High Side Protection FET Drive
- Low Power Consumption Sleep Mode: < 69 μA
- High-Accuracy Analog Front End With Two Independent ADCs
  - High-Resolution, 15~22-bit Integrator for Coulomb Counting
  - 16-Bit Delta-Sigma ADC With a 16-Channel Multiplexer for Voltage, Current, and Temperature
- Ultra Compact Package: 24-Pin TSSOP PW

# Applications

- Netbook and Notebook PCs
- Medical and Test Equipment
- Portable Instruments

### 3 Description

The Texas Instruments bq3060 Battery Manager is a fully integrated, single-chip, pack-based solution that provides a rich array of features for gas gauging, protection, and authentication for 2, 3, or 4 series cell Li-Ion battery packs. With a footprint of merely 7.8 mm x 6.4 mm in a compact 24-pin TSSOP package, the bq3060 maximizes functionality and safety while dramatically cutting the solution cost and size for smart batteries.

its high-performance Using integrated peripherals, the bq3060 measures and maintains an accurate record of available capacity, voltage, current, temperature, and other critical parameters in Li-Ion or Li-Polymer batteries, and reports the information to the system host controller over an SMBus 1.1-compatible interface.

The bq3060 provides software-first level and second level safety protection on overvoltage, undervoltage, overtemperature, and overcharge, as well as hardware-overcurrent in discharge, short circuit in charge, and discharge protection.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM) |
|-------------|------------|-----------------|
| bq3060      | TSSOP (24) | 4.4 mm × 7.8 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **System Partitioning Diagram**



### bq3060

SLUS928B - MARCH 2009-REVISED JULY 2016



www.ti.com

**Table of Contents** 

| 1 | Features                             | 1   | 7 | Detailed Description                                | 1              |
|---|--------------------------------------|-----|---|-----------------------------------------------------|----------------|
| 2 | Applications                         | 1   |   | 7.1 Feature Description                             | 1 <sup>1</sup> |
| 3 | Description                          | 1   |   | 7.2 Device Functional Modes                         | 13             |
| 4 | Revision History                     | 2   | 8 | Device and Documentation Support                    | 14             |
| 5 | Pin Configuration and Functions      |     |   | 8.1 Documentation Support                           | 14             |
| 6 | Specifications                       |     |   | 8.2 Receiving Notification of Documentation Updates | 14             |
| • | 6.1 Absolute Maximum Ratings         |     |   | 8.3 Community Resources                             |                |
|   | 6.2 ESD Ratings                      |     |   | 8.4 Trademarks                                      | 1              |
|   | 6.3 Recommended Operating Conditions |     |   | 8.5 Electrostatic Discharge Caution                 |                |
|   | 6.4 Thermal Information              |     |   | 8.6 Glossary                                        | 14             |
|   | 6.5 Electrical Characteristics       | . 5 | 9 | Mechanical, Packaging, and Orderable Information    | 14             |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cr | anges from Revision A (November 2009) to Revision B                                                                                                                                            | Page |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes, section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| •  | Changed Device From: Production To: NRND                                                                                                                                                       | 1    |
| Ch | anges from Original (March 2009) to Revision A                                                                                                                                                 | Page |

# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN I/O |     |        | D-CODIN-COL                                                                                                                                                              |
|---------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO. | 1/0    | DESCRIPTION                                                                                                                                                              |
| BAT     | 1   | Р      | Power input from battery                                                                                                                                                 |
| DSG     | 2   | 0      | P-CH FET Drive controlling discharge                                                                                                                                     |
| VC1     | 3   | IA     | Sense voltage input terminal and external cell balancing drive output for most positive cell, and battery stack measurement input.                                       |
| VC2     | 4   | IA     | Sense voltage input terminal and external cell balancing drive output for second most positive cell.                                                                     |
| VC3     | 5   | IA     | Sense voltage input terminal and external cell balancing drive output for third most positive cell.                                                                      |
| VC4     | 6   | IA     | Sense voltage input terminal and external cell balancing drive output for least positive cell.                                                                           |
| SRP     | 7   | IA     | Analog input pin connected to the internal coulomb-counter peripheral for integrating a small voltage between SRP and SRN where SRP is the top of the sense resistor.    |
| SRN     | 8   | IA     | Analog input pin connected to the internal coulomb-counter peripheral for integrating a small voltage between SRP and SRN where SRN is the bottom of the sense resistor. |
| TS1     | 9   | I/O,IA | Thermistor input TS1                                                                                                                                                     |
| TS2     | 10  | I/O,IA | Thermistor input TS2                                                                                                                                                     |
| NC      | 11  | _      | Keep this pin floating                                                                                                                                                   |
| NC      | 12  | _      | Keep this pin floating                                                                                                                                                   |
| NC      | 13  | _      | Keep this pin floating                                                                                                                                                   |
| SMBD    | 14  | I/OD   | SMBus data pin                                                                                                                                                           |
| NC      | 15  | _      | Keep this pin floating                                                                                                                                                   |
| SMBC    | 16  | I/OD   | SMBus clock pin                                                                                                                                                          |
| PRES    | 17  | I/OD   | Active low input to sense system insertion and typically requires additional ESD protection                                                                              |
| RBI     | 18  | Р      | RAM backup pin to provide backup potential to the internal DATA RAM if power is momentarily lost by using a capacitor attached between RBI and VSS                       |
| VSS     | 19  | Р      | Device ground                                                                                                                                                            |
| REG27   | 20  | Р      | Internal power supply 2.7V bias output                                                                                                                                   |
| FUSE    | 21  | I/OD   | Push-pull fuse drive and secondary protector activation input sensing                                                                                                    |
| ZVCHG   | 22  | 0      | P-CH precharge FET Drive controlling pre-charge and zero-volt charge                                                                                                     |
| CHG     | 23  | 0      | P-CH FET Drive controlling charge                                                                                                                                        |
| PACK    | 24  | Р      | PACK positive terminal and alternative power source                                                                                                                      |

Copyright © 2009–2016, Texas Instruments Incorporated



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                      |                                 | MIN                   | MAX                                                | UNIT |
|-------------------|----------------------|---------------------------------|-----------------------|----------------------------------------------------|------|
| V <sub>MAX</sub>  | Supply voltage range | PACK w.r.t. Vss                 | -0.3                  | 34                                                 | V    |
|                   |                      | VC1, BAT                        | V <sub>VC2</sub> -0.3 | V <sub>VC2</sub> +8.5 or 34,<br>whichever is lower | V    |
|                   | Input voltage range  | VC2                             | V <sub>VC3</sub> -0.3 | V <sub>VC3</sub> +8.5                              | V    |
|                   |                      | VC3                             | V <sub>VC4</sub> -0.3 | V <sub>VC4</sub> +8.5                              | V    |
| V <sub>IN</sub>   |                      | VC4                             | V <sub>SRP</sub> -0.3 | V <sub>SRP</sub> +8.5                              | V    |
|                   |                      | SRP, SRN                        | -0.3                  | V <sub>REG27</sub>                                 | V    |
|                   | , ,                  | SMBD, SMBC                      | -0.3                  | 6                                                  | V    |
|                   |                      | TS1, TS2, /PRES                 | -0.3                  | V <sub>REG27</sub> + 0.3                           | V    |
| .,                | Output voltage       | CHG, DSG, ZVCHG, FUSE           | -0.3                  | BAT                                                | V    |
| Vo                | range                | RBI, REG27                      | -0.3                  | 2.75                                               | V    |
| I <sub>SS</sub>   | Maximum combi        | ned sink current for input pins |                       | 50                                                 | mA   |
| T <sub>FUNC</sub> | Functional temper    | erature                         | -40                   | 110                                                | °C   |
| T <sub>STG</sub>  | Storage tempera      | ature                           | -65                   | 150                                                | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                             |                                    | MIN              | TYP | MAX                 | UNIT |
|-----------------------|-----------------------------|------------------------------------|------------------|-----|---------------------|------|
|                       | Constitutation              | PACK                               |                  |     | 25                  |      |
|                       | Supply voltage              | BAT                                | 3.8              |     | V <sub>VC2</sub> +5 | V    |
| V <sub>STARTUP</sub>  |                             | Start up voltage at PACK           |                  | 5.2 | 5.5                 | V    |
| V <sub>shutdown</sub> |                             | VPACK or VBAT, whichever is higher | 3                | 3.2 | 3.3                 | V    |
|                       | Input voltage range         | VC1, BAT                           | V <sub>VC2</sub> |     | V <sub>VC2</sub> +5 |      |
|                       |                             | VC2                                | V <sub>VC3</sub> |     | V <sub>VC3</sub> +5 | V    |
|                       |                             | VC3                                | $V_{VC4}$        |     | V <sub>VC4</sub> +5 |      |
| V <sub>IN</sub>       |                             | VC4                                | $V_{SRP}$        |     | V <sub>SRP</sub> +5 | V    |
|                       |                             | VCn - VC(n+1), (n=1, 2, 3, 4)      | 0                |     | 5                   |      |
|                       |                             | PACK                               |                  |     | 25                  |      |
|                       |                             | SRP to SRN                         | -0.3             |     | 1                   | V    |
| C <sub>REG27</sub>    | External 2.7V REG capacitor |                                    | 1                |     |                     | μF   |
| T <sub>OPR</sub>      | Operating temperature       |                                    | -40              |     | 85                  | °C   |

Submit Documentation Feedback

Copyright © 2009–2016, Texas Instruments Incorporated

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±500 V may actually have higher performance.



### 6.4 Thermal Information

SLUS928B - MARCH 2009 - REVISED JULY 2016

|                      | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | UNIT |
|----------------------|----------------------------------------------|------------|------|
|                      |                                              | 24 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 83.6       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 16.5       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 39.4       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.4        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 38.8       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

Typical values stated where  $T_A = 25^{\circ}\text{C}$  and VBAT = VPACK = 14.4 V, Minimum/Maximum values stated where  $T_A = -40^{\circ}\text{C}$  to 85°C and VBAT = VPACK = 3.8 V to 25 V (unless otherwise noted)

|                        | PARAMETER                                | TEST CONDITION                                                                | MIN                     | TYP                   | MAX  | UNIT |
|------------------------|------------------------------------------|-------------------------------------------------------------------------------|-------------------------|-----------------------|------|------|
| GENERAL P              | URPOSE I/O                               |                                                                               |                         |                       |      |      |
| V <sub>IH</sub>        | High-level input voltage                 | /PRES, SMBD, SMBC, TS1, TS2                                                   | 2                       |                       |      | V    |
| V <sub>IL</sub>        | Low-level input voltage                  | /PRES, SMBD, SMBC, TS1, TS2                                                   |                         |                       | 0.8  | V    |
| V <sub>OH</sub>        | Output voltage high                      | /PRES, SMBD, SMBC, TS1, TS2, $I_L = -0.5$ mA                                  | V <sub>REG27</sub> -0.5 |                       |      | V    |
| Voh(EUSE)              | High lavel from autout                   | V <sub>BAT</sub> = 3.8 V to 9 V, C <sub>L</sub> = 1 nF                        | 3                       | V <sub>BAT</sub> -0.3 | 8.6  | V    |
| V <sub>OH(FUSE)</sub>  | High level fuse output                   | V <sub>BAT</sub> = 9 V to 25 V, C <sub>L</sub> = 1nF                          | 7.5                     | 8                     | 9    |      |
| t <sub>R(FUSE)</sub>   | FUSE output rise time                    | $C_L = 1 \text{ nF},$<br>$V_{OH(FUSE)} = 0 \text{ V to 5 V}$                  |                         |                       | 10   | μS   |
| Z <sub>O(FUSE)</sub>   | FUSE output impedance                    |                                                                               |                         | 2                     | 6    | kΩ   |
| V <sub>FUSE_DET</sub>  | FUSE detect input voltage                |                                                                               | 0.8                     | 2                     | 3.2  | V    |
| V <sub>OL</sub>        | Low-level output voltage                 | /PRES, SMBD, SMBC, TS1, TS2, $I_L = 7 \text{ mA}$                             |                         |                       | 0.4  | V    |
| C <sub>IN</sub>        | Input capacitance                        |                                                                               |                         | 5                     |      | pF   |
| I <sub>lkg</sub>       | Input leakage current                    | /PRES, SMBD, SMBC, TS1, TS2<br>SMBD and SMBC pull-down disabled               |                         |                       | 1    | μА   |
| R <sub>PD(SMBx)</sub>  | SMBD and SMBC pull-down                  | $T_A = -40^{\circ}C$ to 100°C                                                 | 600                     | 950                   | 1300 | kΩ   |
| R <sub>PAD</sub>       | Pad resistance                           | TS1, TS2                                                                      |                         | 87                    | 110  | Ω    |
| SUPPLY CUF             | RRENT                                    |                                                                               |                         |                       | ·    |      |
| I <sub>CC</sub>        | Normal mode                              | Firmware running, no flash writes                                             |                         | 441                   |      | μΑ   |
|                        |                                          | Discharge FET ON, Charge FET ON ([NR]=1, [NRCHG]=1)                           |                         | 69                    |      |      |
| I <sub>SLEEP</sub>     | Sleep mode                               | Discharge FET ON, Charge FET OFF ([NR]=1, [NRCHG]=0)                          |                         | 66                    |      | μΑ   |
|                        |                                          | Discharge FET OFF, Charge FET OFF ([NR]=0, System not present)                |                         | 61                    |      |      |
| I <sub>SHUTDOWN</sub>  | Shutdown mode                            | $T_A = -40$ °C to 110°C                                                       |                         | 0.5                   | 1    | μΑ   |
| REG27 POW              | ER ON RESET                              |                                                                               |                         |                       | ,    |      |
| V <sub>REG27IT</sub>   | Negative-going voltage input             | At REG27                                                                      | 2.22                    | 2.35                  | 2.34 | V    |
| V <sub>REG27IT+</sub>  | Positive-going voltage input             | At REG27                                                                      | 2.25                    | 2.5                   | 2.6  | V    |
| INTERNAL L             | DO                                       |                                                                               |                         |                       | 1    |      |
| V <sub>REG</sub>       | Regulator output voltage                 | $I_{REG27} = 10 \text{ mA}; T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | 2.5                     | 2.7                   | 2.75 | V    |
| $\Delta V_{(REGTEMP)}$ | Regulator output change with temperature | $I_{REG} = 10 \text{ mA}; T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$   |                         | ±0.5%                 |      |      |
| $\Delta V_{(REGLINE)}$ | Line regulation                          | I <sub>REG</sub> = 10 mA                                                      |                         | ±2                    | ±4   | mV   |
| $\Delta V_{(REGLOAD)}$ | Load regulation                          | I <sub>REG</sub> = 0.2 to 10 mA                                               |                         | ±20                   | ±40  | mV   |

Product Folder Links: bq3060

Copyright © 2009–2016, Texas Instruments Incorporated



### **Electrical Characteristics (continued)**

Typical values stated where  $T_A = 25$ °C and VBAT = VPACK = 14.4 V, Minimum/Maximum values stated where  $T_A = -40$ °C to 85°C and VBAT = VPACK = 3.8 V to 25 V (unless otherwise noted)

|                        | PARAMETER                                           | TEST CONDITION                                            | MIN   | TYP    | MAX                        | UNIT   |
|------------------------|-----------------------------------------------------|-----------------------------------------------------------|-------|--------|----------------------------|--------|
| I <sub>(REGMAX)</sub>  | Current limit                                       |                                                           | 25    |        | 50                         | mA     |
| SRx WAKE               | FROM SLEEP                                          |                                                           |       |        |                            |        |
|                        |                                                     | V <sub>WAKE</sub> = 1.2 mV                                | 0.2   | 1.2    | 2                          |        |
| V <sub>WAKE_ACR</sub>  | A ( ) /                                             | V <sub>WAKE</sub> = 2.4 mV                                | 0.4   | 2.4    | 3.6                        | mV     |
|                        | Accuracy of V <sub>WAKE</sub>                       | V <sub>WAKE</sub> = 5 mV                                  | 2     | 5      | 6.8                        |        |
|                        |                                                     | V <sub>WAKE</sub> = 10 mV                                 | 5.3   | 10     | 13                         |        |
| V <sub>WAKE_TCO</sub>  | Temperature drift of VWAKE accuracy                 |                                                           |       | 0.5    |                            | %/°C   |
| t <sub>WAKE</sub>      | Time from application of current and wake of bq3060 |                                                           |       | 0.2    | 1                          | ms     |
| COULOMB                | COUNTER                                             |                                                           |       |        |                            |        |
|                        | Input voltage range                                 |                                                           | -0.20 |        | 0.25                       | V      |
|                        | Conversion time                                     | Single conversion                                         |       | 250    |                            | ms     |
|                        | Effective resolution                                | Single conversion                                         | 15    |        |                            | Bits   |
|                        | Integral nonlinearity                               | $T_A = -25$ °C to 85°C                                    |       | ±0.007 | ±0.034                     | %FSR   |
|                        | Offset error (1)                                    | $T_A = -25$ °C to 85°C                                    |       | 10     |                            | μV     |
|                        | Offset error drift                                  |                                                           |       | 0.3    | 0.5                        | μV/°C  |
|                        | Full-scale error <sup>(2)</sup>                     |                                                           | -0.8% | 0.2%   | 0.8%                       |        |
|                        | Full-scale error drift                              |                                                           |       |        | 150                        | PPM/°C |
|                        | Effective input resistance                          |                                                           | 2.5   |        |                            | ΜΩ     |
| ADC                    |                                                     |                                                           |       |        |                            |        |
|                        | Input voltage range                                 |                                                           | -0.2  |        | 0.8×V <sub>RE</sub><br>G27 | V      |
|                        | Conversion time                                     |                                                           |       | 31.5   |                            | ms     |
|                        | Resolution (no missing codes)                       |                                                           | 16    |        |                            | Bits   |
|                        | Effective resolution                                |                                                           | 14    | 15     |                            | Bits   |
|                        | Integral nonlinearity                               |                                                           |       |        | ±0.020                     | %FSR   |
|                        | Offset error (3)                                    |                                                           |       | 70     | 160                        | MμV    |
|                        | Offset error drift                                  |                                                           |       | 1      |                            | μV/°C  |
|                        | Full-scale error                                    | V <sub>IN</sub> = 1 V                                     | -0.8% | ±0.2%  | 0.4%                       |        |
|                        | Full –scale error drift                             |                                                           |       |        | 150                        | PPM/°C |
|                        | Effective input resistance                          |                                                           | 8     |        |                            | ΜΩ     |
| EXTERNAL               | CELL BALANCE DRIVE                                  |                                                           |       |        |                            |        |
|                        |                                                     | Cell balance ON for VC1, VCi-VCi+1 = 4 V, where i = 1~4   |       | 5.7    |                            |        |
| В                      | Internal pull-down resistance                       | Cell balance ON for VC2, VCi-VCi+1 = 4 V, where = i = 1~4 |       | 3.7    |                            | 1:0    |
| R <sub>BAL_drive</sub> | for external cell balance                           | Cell balance ON for VC3, VCi-VCi+1 = 4 V, where = i = 1~4 |       | 1.75   |                            | kΩ     |
|                        |                                                     | Cell balance ON for VC4, VCi-VCi+1 = 4 V, where = i = 1~4 |       | 0.85   |                            |        |
| CELL VOLT              | AGE MONITOR                                         |                                                           |       |        |                            | •      |
|                        | CELL Voltage Measurement                            | $T_A = -10$ °C to 60°C                                    |       | ±10    | ±20                        | - N /  |
|                        | Accuracy <sup>(4)</sup>                             | T <sub>A</sub> = -40°C to 85°C                            |       | ±10    | ±35                        | mV     |

- (1) Post Calibration Performance
- (2) Uncalibrated performance. This gain error can be eliminated with external calibration.
- (3) Channel to channel offset
- (4) This is the performance expected for non-calibrated device.

### **Electrical Characteristics (continued)**

Typical values stated where  $T_A = 25$ °C and VBAT = VPACK = 14.4 V, Minimum/Maximum values stated where  $T_A = -40$ °C to 85°C and VBAT = VPACK = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                          | TEST CONDITION                                                                                             | MIN   | TYP    | MAX  | UNIT   |
|--------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------|-------|--------|------|--------|
| INTERNAL T               | EMPERATURE SENSOR                  |                                                                                                            |       |        |      |        |
| T <sub>(TEMP)</sub>      | Temperature sensor accuracy        |                                                                                                            |       | ±3%    |      | °C     |
| THERMISTOI<br>SUPPORT    | R MEASUREMENT                      |                                                                                                            |       |        |      |        |
| R <sub>ERR</sub>         | Internal resistor drift            |                                                                                                            |       | -230   |      | ppm/°C |
| R                        | Internal resistor                  | TS1, TS2                                                                                                   |       | 17     | 20   | kΩ     |
| INTERNAL T               | HERMAL SHUTDOWN <sup>(5)</sup>     |                                                                                                            | •     |        |      |        |
| T <sub>MAX</sub>         | Maximum REG27 temperature          |                                                                                                            | 125   |        | 175  | °C     |
| T <sub>RECOVER</sub>     | Recovery hysteresis temperature    |                                                                                                            |       | 10     |      | °C     |
| HIGH FREQU               | IENCY OSCILLATOR                   |                                                                                                            |       |        |      |        |
| f <sub>(OSC)</sub>       | Operating frequency of CPU clock   |                                                                                                            |       | 2.097  |      | MHz    |
| 4                        | Frequency error <sup>(6)</sup>     | $T_A = -20$ °C to 70°C                                                                                     | -2%   | ±0.25% | 2%   |        |
| $f_{(EIO)}$              | Frequency error                    | $T_A = -40$ °C to 85°C                                                                                     | -3%   | ±0.25% | 3%   |        |
| t <sub>(SXO)</sub>       | Start-up time <sup>(7)</sup>       | $T_A = -25$ °C to 85°C                                                                                     |       | 3      | 6    | ms     |
| LOW FREQU                | ENCY OSCILLATOR                    |                                                                                                            |       |        |      |        |
| f <sub>(LOSC)</sub>      | Operating frequency                |                                                                                                            |       | 32.768 |      | MHz    |
| 4                        | Fragues av arror (6)               | $T_A = -20$ °C to 70°C                                                                                     | -1.5% | ±0.25% | 1.5% |        |
| f <sub>(LEIO)</sub>      | Frequency error <sup>(6)</sup>     | $T_A = -40$ °C to 85°C                                                                                     | -2.5% | ±0.25% | 2.5% |        |
| t <sub>(LSXO)</sub>      | Start-up time <sup>(8)</sup>       | $T_A = -25$ °C to 85°C                                                                                     |       |        | 100  | ms     |
| FLASH <sup>(9)</sup>     |                                    |                                                                                                            |       |        |      |        |
|                          | Data retention                     |                                                                                                            | 10    |        |      | Years  |
|                          | Flash programming write-<br>cycles |                                                                                                            | 20k   |        |      | Cycles |
| t <sub>(ROWPROG)</sub>   | Row programming time               |                                                                                                            |       |        | 2    | ms     |
| t <sub>(MASSERASE)</sub> | Mass-erase time                    |                                                                                                            |       |        | 250  | ms     |
| t <sub>(PAGEERASE)</sub> | Page-erase time                    |                                                                                                            |       |        | 25   | ms     |
| I <sub>CC(PROG)</sub>    | Flash-write supply current         |                                                                                                            |       | 4      | 6    | mA     |
| 1                        | Flash-erase supply current         | TA = -40°C to 0°C                                                                                          |       | 8      | 22   | mA     |
| I <sub>CC(ERASE)</sub>   | riasii-erase supply current        | $T_A = 0$ °C to 85°C                                                                                       |       | 3      | 15   | IIIA   |
| RAM BACKU                | P                                  |                                                                                                            |       |        |      |        |
| los a u                  | RBI data-retention input           | $V_{RBI} > V_{(RBI)MIN}$ , $V_{REG27} < V_{REG27IT}$ , $T_A = 70$ °C to 110°C                              |       | 20     | 1500 | nA     |
| I <sub>(RBI)</sub>       | current                            | $V_{RBI} > V_{(RBI)MIN}$ , $V_{REG27} < V_{REG27IT}$ , $T_A = -40^{\circ}\text{C}$ to $70^{\circ}\text{C}$ |       |        | 500  | IIA    |
| $V_{(RBI)}$              | RBI data-retention voltage (9)     |                                                                                                            | 1     |        |      | V      |
| <b>CURRENT PI</b>        | ROTECTION THRESHOLDS               |                                                                                                            |       |        |      |        |
| V                        | OCD detection threshold            | RSNS = 0; RSNS is set in STATE_CTL register                                                                | 50    |        | 200  | mV     |
| $V_{(OCD)}$              | voltage range, typical             | RSNS = 1; RSNS is set in STATE_CTL register                                                                | 25    |        | 100  | IIIV   |

Parameters assured by design. Not production tested.

The frequency drift is included and measured from the trimmed frequency at VBAT = VPACK = 14.4 V,  $T_A = 25^{\circ}\text{C}$  The startup time is defined as the time it takes for the oscillator output frequency to be  $\pm 3\%$  when the device is already powered. (7)

The startup time is defined as the time it takes for the oscillator output frequency to be ±3%.

Specified by design. Not production tested



### **Electrical Characteristics (continued)**

Typical values stated where  $T_A = 25$ °C and VBAT = VPACK = 14.4 V, Minimum/Maximum values stated where  $T_A = -40$ °C to 85°C and VBAT = VPACK = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                      | TEST CONDITION                                                                                                                                                                                                | MIN  | TYP | MAX    | UNIT  |
|--------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|--------|-------|
| 437                      | OCD detection threshold        | RSNS = 0; RSNS is set in STATE_CTL register                                                                                                                                                                   |      | 10  |        |       |
| $\Delta V_{(OCDT)}$      | voltage program step           | RSNS = 1; RSNS is set in STATE_CTL register                                                                                                                                                                   |      | 5   |        | mV    |
| V                        | SCC detection threshold        | RSNS = 0; RSNS is set in STATE_CTL register                                                                                                                                                                   | -100 |     | -300 r | mV    |
| V <sub>(SCCT)</sub>      | voltage range, typical         | RSNS = 1; RSNS is set in STATE_CTL register                                                                                                                                                                   | -50  |     | -225   | IIIV  |
| $\Delta V_{(SCCT)}$      | SCC detection threshold        | RSNS = 0; RSNS is set in STATE_CTL register                                                                                                                                                                   |      | -50 |        | mV    |
| ΔV(SCCT)                 | voltage program step           | RSNS = 1; RSNS is set in STATE_CTL register                                                                                                                                                                   |      | -25 |        | 111 V |
| Voort                    | SCD detection threshold        | RSNS = 0; RSNS is set in STATE_CTL register                                                                                                                                                                   | 100  |     | 450    | mV    |
| V <sub>(SCDT)</sub>      | voltage range, typical         | RSNS = 1; RSNS is set in STATE_CTL register                                                                                                                                                                   | 50   |     | 225    | IIIV  |
| $\Delta V_{(SCDT)}$      | SCD detection threshold        | RSNS = 0; RSNS is set in STATE_CTL register                                                                                                                                                                   |      | 50  |        | mV    |
| △ v (SCDT)               | voltage program step           | RSNS = 1; RSNS is set in STATE_CTL register                                                                                                                                                                   |      | 25  | 1111   | 1117  |
| V <sub>(OFFSET)</sub>    | SCD, SCC and OCD offset        |                                                                                                                                                                                                               | -10  |     | 10     | mV    |
| V <sub>(Scale_Err)</sub> | SCD, SCC and OCD scale error   |                                                                                                                                                                                                               | -10% |     | 10%    |       |
| CURRENT PI               | ROTECTION TIMING               |                                                                                                                                                                                                               |      |     |        |       |
| t <sub>(OCDD)</sub>      | Overcurrent in discharge delay |                                                                                                                                                                                                               | 1    |     | 31     | ms    |
| t <sub>(OCDD_STEP)</sub> | OCDD step options              |                                                                                                                                                                                                               |      | 2   |        | ms    |
| t                        | Short circuit in discharge     | AFE.STATE_CNTL[SCDDx2] = 0                                                                                                                                                                                    | 0    |     | 915    | μs    |
| t(SCDD)                  | delay                          | AFE.STATE_CNTL[SCDDx2] = 1                                                                                                                                                                                    | 0    |     | 1830   | μο    |
| t <sub>(SCDD_STEP)</sub> | SCDD step options              | AFE.STATE_CNTL[SCDDx2] = 0                                                                                                                                                                                    |      | 61  |        | μs    |
| (SCDD_STEP)              | Stop options                   | AFE.STATE_CNTL[SCDDx2] = 1                                                                                                                                                                                    |      | 122 |        | μο    |
| t <sub>(SCCD)</sub>      | Short circuit in charge delay  |                                                                                                                                                                                                               | 0    |     | 915    | μs    |
| t(SCCD_STEP)             | SCCD step options              |                                                                                                                                                                                                               |      | 61  |        | μs    |
| t <sub>(DETECT)</sub>    | Current fault detect time      | $V_{SRP-SRN} = V_{THRESH} + 12.5 \text{ mV},$<br>$T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$                                                                                                           |      | 35  | 160    | μs    |
| tugo                     | Overcurrent and short circuit  | Accuracy of typical delay time with WDI active                                                                                                                                                                | -20% |     | 20%    |       |
| t <sub>ACC</sub>         | delay time accuracy            | Accuracy of typical delay time with no WDI input                                                                                                                                                              | -50% |     | 50%    |       |
| P-CH FET DE              | RIVE                           |                                                                                                                                                                                                               |      |     |        |       |
| V <sub>O(FETON)</sub>    | Output voltage, charge and     | $\begin{split} V_{O(FETONDSG)} &= V_{(BAT)} - V_{(DSG)}, \ R_{GS} = 1 M \Omega, \\ T_{A} &= -40 ^{\circ} \text{C to } 110 ^{\circ} \text{C}, \ BAT = 20 \ V^{(10)} \end{split}$                               | 12   | 15  | 18     | V     |
| *O(FETON)                | discharge FETs on              | $\begin{split} V_{O(\text{FETONCHG})} &= V_{(\text{PACK})} - V_{(\text{CHG})}, \ R_{GS} = 1 M \Omega, \\ T_{A} &= -40 ^{\circ} \text{C to } 110 ^{\circ} \text{C}, \ \text{PACK} = 20 \ V^{(10)} \end{split}$ | 12   | 15  | 18     | V     |
| Vocesser                 | Output voltage, charge and     | $V_{O(FETOFFDSG)} = V_{(BAT)} - V_{(DSG)},$<br>$T_A = -40$ °C to 110°C, BAT = 16 V                                                                                                                            |      |     | 0.2    | V     |
| V <sub>O(FETOFF)</sub>   | discharge FETs off             | $V_{O(FETOFFCHG)} = V_{(PACK)} - V_{(CHG)},$<br>$T_A = -40$ °C to 110°C, PACK = 16 V                                                                                                                          |      |     | 0.2    | V     |
| +                        | Rise time                      | C <sub>L</sub> = 4700 pF; V <sub>DSG</sub> : 10% to 90%                                                                                                                                                       |      | 70  | 200    | 110   |
| t <sub>r</sub>           | NOC UITIC                      | C <sub>L</sub> = 4700 pF; V <sub>CHG</sub> : 10% to 90%                                                                                                                                                       |      | 70  | 200    | μs    |

(10) For a VBAT or VPACK input range of 3.8 V to 25 V, MIN  $V_{O(FETON)}$  voltage is 12 V or  $V_{(BAT)}$ -1 V, whichever is less.

Product Folder Links: bq3060



### **Electrical Characteristics (continued)**

Typical values stated where  $T_A = 25$ °C and VBAT = VPACK = 14.4 V, Minimum/Maximum values stated where  $T_A = -40$ °C to 85°C and VBAT = VPACK = 3.8 V to 25 V (unless otherwise noted)

|                          | PARAMETER                                                                                                      | TEST CONDITION                                                             | MIN | TYP  | MAX          | UNIT |
|--------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|------|--------------|------|
|                          | E-II Co.                                                                                                       | C <sub>L</sub> = 4700 pF; V <sub>DSG</sub> : 10% to 90%                    |     | 70   | 200          |      |
| t <sub>f</sub>           | Fall time                                                                                                      | C <sub>L</sub> = 4700 pF; V <sub>CHG</sub> : 10% to 90%                    |     | 70   | 200          | μs   |
| PRE-CHARG                | E/ZVCHG FET DRIVE                                                                                              |                                                                            |     |      |              |      |
| V <sub>(PreCHGON)</sub>  | V <sub>O(PreCHGON)</sub> =<br>V <sub>(PACK)</sub> -V <sub>(ZVCHG)</sub> , pre-charge<br>FET on <sup>(11)</sup> | $R_{GS}$ =1 M $\Omega$ , $T_A$ = -40°C to 110°C                            | 12  | 15   | 18           | V    |
| V <sub>(PreCHGOFF)</sub> | Output voltage, pre-charge FET off <sup>(11)</sup>                                                             | $R_{GS}$ =1 M $\Omega$ , $T_A$ = -40°C to 110°C                            |     |      | VBAT-0.<br>5 | V    |
| t <sub>r</sub>           | Rise time                                                                                                      | $C_L = 4700 \text{ pF}, R_G = 5.1 \text{ k}\Omega, V_{ZVCHG}$ : 10% to 90% |     | 80   | 200          | μs   |
| t <sub>f</sub>           | Fall time                                                                                                      | $C_L = 4700 \text{ pF}, R_G = 5.1 \text{ k}\Omega, V_{ZVCHG}: 90\%$ to 10% |     | 1.7  |              | ms   |
| SMBus                    |                                                                                                                |                                                                            |     |      |              |      |
| f <sub>SMB</sub>         | SMBus operating frequency                                                                                      | Slave mode, SMBC 50% duty cycle                                            | 10  |      | 100          | kHz  |
| f <sub>MAS</sub>         | SMBus master clock frequency                                                                                   | Master mode, no clock low slave extend                                     |     | 51.2 |              | kHz  |
| t <sub>BUF</sub>         | Bus free time between start and stop                                                                           |                                                                            | 4.7 |      |              | μs   |
| t <sub>HD:STA</sub>      | Hold time after (repeated) start                                                                               |                                                                            | 4   |      |              | μs   |
| t <sub>SU:STA</sub>      | Repeated start setup time                                                                                      |                                                                            | 4.7 |      |              | μs   |
| t <sub>SU:STO</sub>      | Stop setup time                                                                                                |                                                                            | 4   |      |              | μs   |
|                          | Data hold time                                                                                                 | Receive mode                                                               | 0   |      |              | ns   |
| tHD:DAT                  | Data Hold time                                                                                                 | Transmit mode                                                              | 300 |      |              | 113  |
| t <sub>SU:DAT</sub>      | Data setup time                                                                                                |                                                                            | 250 |      |              | ns   |
| t <sub>TIMEOUT</sub>     | Error signal/detect                                                                                            | See <sup>(12)</sup>                                                        | 25  |      | 35           | ms   |
| $t_{LOW}$                | Clock low period                                                                                               |                                                                            | 4.7 |      |              | μs   |
| t <sub>HIGH</sub>        | Clock high period                                                                                              | See <sup>(13)</sup>                                                        | 4   |      | 50           | μs   |
| t <sub>LOW:SEXT</sub>    | Cumulative clock low slave extend time                                                                         | See <sup>(14)</sup>                                                        |     |      | 10           | ms   |
| $t_{LOW:MEXT}$           | Cumulative clock low master extend time                                                                        | See <sup>(15)</sup>                                                        |     |      | 300          | ns   |
| t <sub>F</sub>           | Clock/data fall time                                                                                           | See (16)                                                                   |     |      | 300          | ns   |
| $t_R$                    | Clock/data rise time                                                                                           | See <sup>(17)</sup>                                                        |     |      | 1000         | ns   |
| SMBus XL                 |                                                                                                                |                                                                            |     |      |              |      |
| f <sub>SMBXL</sub>       | SMBus XL operating frequency                                                                                   | Slave mode                                                                 | 40  |      | 400          | kHz  |
| t <sub>BUF</sub>         | Bus free time between start and stop                                                                           |                                                                            | 4.7 |      |              | μs   |
| t <sub>HD:STA</sub>      | Hold time after (repeated) start                                                                               |                                                                            | 4   |      |              | μs   |
| t <sub>SU:STA</sub>      | Repeated start setup time                                                                                      |                                                                            | 4.7 |      |              | μs   |
| t <sub>SU:STO</sub>      | Stop setup time                                                                                                |                                                                            | 4   | -    |              | μs   |

- (11) For a VBAT or VPACK input range of 3.8 V to 25 V, MIN V<sub>(PreCHGON)</sub> voltage is 12 V or V<sub>(BAT)</sub>-1V, whichever is less.
- (12) The bq3060 times out when any clock low exceeds t<sub>TIMEOUT</sub>
   (13) t<sub>HIGH</sub>, Max, is the minimum bus idle time. SMBC = SMBD = 1 for t > 50 μs causes reset of any transaction involving bq3060 that is in progress. This specification is valid when the NC\_SMB control bit remains in the default cleared state (CLK[0]=0). If NC\_SMB is set then the timeout is disabled.
- (14) t<sub>LOW:SEXT</sub> is the cumulative time a slave device is allowed to extend the clock cycles in one message from initial start to the stop.
- (15) t<sub>LOW:MEXT</sub> is the cumulative time a master device is allowed to extend the clock cycles in one message from initial start to the stop.
- (16) Rise time  $t_R = V_{ILMAX} 0.15$ ) to  $(V_{IHMIN} + 0.15)$ (17) Fall time  $t_F = 0.9V_{DD}$  to  $(V_{ILMAX} 0.15)$

Copyright © 2009-2016, Texas Instruments Incorporated



### **Electrical Characteristics (continued)**

Typical values stated where  $T_A$  = 25°C and VBAT = VPACK = 14.4 V, Minimum/Maximum values stated where  $T_A$  = -40°C to 85°C and VBAT = VPACK = 3.8 V to 25 V (unless otherwise noted)

|                      | PARAMETER           | TEST CONDITION      | MIN | TYP MAX | UNIT |
|----------------------|---------------------|---------------------|-----|---------|------|
| t <sub>TIMEOUT</sub> | Error signal/detect | See <sup>(12)</sup> | 25  | 35      | ms   |
| $t_{LOW}$            | Clock low period    |                     | 1   | 1       | μs   |
| t <sub>HIGH</sub>    | Clock high period   | See <sup>(13)</sup> | 1   | 2       | μs   |

#### **Timing Measurement Intervals**



#### $\mathbf{t}_{\mathsf{TIMEOUT}}$ Measurement Intervals



(1) SCLK<sub>ACK</sub> is the acknowledge-related clock pulse generated by the master.

### 7 Detailed Description

### 7.1 Feature Description

#### 7.1.1 Battery Parameter Measurements

The bg3060 uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement, and a second delta-sigma ADC for individual cell and battery voltage, and temperature measurement.

### 7.1.1.1 Charge and Discharge Counting

The integrating delta-sigma ADC measures the charge/discharge flow of the battery by measuring the voltage drop across a small-value sense resistor between the SR1 and SR2 pins. The integrating ADC measures bipolar signals from -0.20 V to 0.25 V. The bq3060 detects charge activity when  $V_{SR} = V_{(SRN)}$  is positive, and discharge activity when  $V_{SR} = V_{(SRP)} - V_{(SRN)}$  is negative. The bq3060 continuously integrates the signal over time, using an internal counter. The fundamental rate of the counter is 0.65 nVh.

#### 7.1.1.2 Voltage

The bq3060 updates the individual series cell voltages at one second intervals. The internal ADC of the bq3060 measures the voltage, scales, and offsets, and calibrates it appropriately. To ensure an accurate differential voltage sensing, the IC ground should be connected directly to the most negative terminal of the battery stack, not to the positive side of the sense resistor. This minimizes the voltage drop across the PCB trace.

### 7.1.1.3 Voltage Calibration and Accuracy

The bg3060 is calibrated for voltage prior to shipping from TI. The bg3060 voltage measurement signal chain (ADC, high voltage translation, circuit interconnect) will be calibrated for each cell. The external filter resistors, connected from each cell to the VCx input of the bq3060, are required to be  $1k\Omega$ . The accuracy of the factorycalibrated devices is +/- 10mV per cell at room temperature at 4V cell voltage. Without any customer voltage calibration, this is the level of accuracy expected as long as the filter resistor value is  $1k\Omega$ . If better voltage accuracy is desired, customer voltage calibration is required. An application note on calibrating and programming the bq3060 is available in the product web folder. See Data Flash Programming and Calibrating the bq3060 Gas Gauge (SLUA502) for more details.

#### 7.1.1.4 Current

The bq3060 uses the SRP and SRN inputs to measure and calculate the battery charge and discharge current using a 5 m $\Omega$  to 20 m $\Omega$  typ. sense resistor.

#### 7.1.1.5 Auto Calibration

The bq3060 can automatically calibrate its offset between the A to D converter and the output of the high voltage translation circuit. Also, the bq3060 provides an auto-calibration for the coulomb counter to cancel the voltage offset error across SRN and SRP for maximum charge measurement accuracy. The bq3060 performs autocalibration when the SMBus lines stay low continuously for a minimum of 5 s.

#### 7.1.1.6 Temperature

The bq3060 has an internal temperature sensor and inputs for 2 external temperature sensor inputs TS1 and TS2 used in conjunction with two identical NTC thermistors (default is Semitec 103AT) to sense the battery cell temperature. The bq3060 can be configured to use internal or up to 2 external temperature sensors.

#### 7.1.2 Primary (1st Level) Safety Features

The bq3060 supports a wide range of battery and system protection features that can easily be configured. The primary safety features include:

- Cell over/undervoltage protection
- Charge and discharge overcurrent
- Short circuit
- Charge and discharge overtemperature
- AFE Watchdog

Product Folder Links: bq3060



#### Feature Description (continued)

#### 7.1.3 Secondary (2nd Level) Safety Features

The secondary safety features of the bq3060 can be used to indicate more serious faults via the FUSE (pin 21). This pin can be used to blow an in-line fuse to permanently disable the battery pack from charging and discharging. This pin is also used as an input to sense the state of the fuse. The secondary safety protection features include:

- Safety overvoltage
- Safety overcurrent in charge and discharge
- Safety overtemperature in charge and discharge
- Charge FET and Zero-Volt Charge FET fault
- Discharge FET fault
- · Cell imbalance detection
- Fuse blow by a secondary voltage protection IC
- AFE register integrity fault (AFE P)
- AFE communication fault (AFE C)

#### 7.1.4 Charge Control Features

The bq3060 charge control features include:

- Supports JEITA temperature ranges. Reports charging voltage and charging current according to the active temperature range.
- Handles more complex charging profiles. Allows for splitting the standard temperature range into 2 subranges and allows for varying the charging current according to the cell voltage.
- Reports the appropriate charging current needed for constant current charging and the appropriate charging voltage needed for constant voltage charging to a smart charger using SMBus broadcasts.
- Reduce the charge difference of the battery cells in fully charged state of the battery pack gradually using a
  voltage-based cell balancing algorithm during charging. A voltage threshold can be set up for cell balancing to
  be active. This prevents fully charged cells from overcharging and causing excessive degradation and also
  increases the usable pack energy by preventing premature charge termination
- Supports pre-charging/zero-volt charging
- · Supports charge inhibit and charge suspend if battery pack temperature is out of temperature range
- Reports charging fault and also indicate charge status via charge and discharge alarms.

#### 7.1.5 Gas Gauging

The bq3060 uses advanced CEDV (Compensated End-of-Discharge Voltage) technology to measure and calculate the available capacity in battery cells. The bq3060 accumulates a measure of charge and discharge currents and compensates the charge current measurement for temperature and state-of-charge of the battery. The bq3060 estimates self-discharge of the battery and also adjusts the self-discharge estimation based on temperature.

See bg3060 Technical Reference (SLUU319) for further details.

#### 7.1.6 Lifetime Data Logging Features

The bq3060 offers limited lifetime data logging for the following critical battery parameters for analysis purposes:

- Lifetime maximum temperature
- Lifetime minimum temperature
- Lifetime maximum battery cell voltage
- · Lifetime minimum battery cell voltage

#### 7.1.7 Authentication

The bq3060 supports authentication by the host using SHA-1.

Product Folder Links: bg3060

bq3060

SLUS928B - MARCH 2009-REVISED JULY 2016

#### www.ti.com

### **Feature Description (continued)**

#### 7.1.8 Configuration

#### 7.1.8.1 System Present Operation

The bq3060 checks the  $\overline{PRES}$  pin periodically (1 second). If  $\overline{PRES}$  input is pulled to ground by external system, the bq3060 detects the presence of the system.

### 7.1.8.2 2-, 3-, or 4-Cell Configuration

In a 2-cell configuration, VC1 is shorted to VC2 and VC3. In a 3-cell configuration, VC1 is shorted to VC2.

#### 7.1.8.3 Cell Balance Control

If cell balancing is required, the bq3060 cell balance control allows a weak, internal pull-down for each VCx pin. The purpose of this weak pull-down is to enable an external FET for current bypass. Series resistors placed between the input VCx pins and the positive battery cell terminals control the VGS of the external FET. See bq3060 Cell balancing using external MOSFET (SLUA509) or bq3060 Gas Gauge Circuit Design (SLUA507) for more details.

#### 7.1.9 Communications

The bq3060 uses SMBus v1.1 with Master Mode and package error checking (PEC) options per the SBS specification.

#### 7.1.9.1 SMBus On and Off State

The bq3060 detects an SMBus off state when SMBC and SMBD are logic-low for ≥ 2 seconds. Clearing this state requires either SMBC or SMBD to transition high. Within 1 ms, the communication bus is available.

#### 7.1.10 SBS Commands

See bq3060 Technical Reference (SLUU319) for further details.

#### 7.2 Device Functional Modes

#### 7.2.1 Power Modes

The bq3060 supports 3 different power modes to reduce power consumption:

- In Normal Mode, the bq3060 performs measurements, calculations, protection decisions and data updates in 1 second intervals. Between these intervals, the bq3060 is in a reduced power stage.
- In Sleep Mode, the bq3060 performs measurements, calculations, protection decisions and data update in adjustable time intervals. Between these intervals, the bq3060 is in a reduced power stage. The bq3060 has a wake function that enables exit from Sleep mode, when current flow or failure is detected.
- In Shutdown Mode the bg3060 is completely disabled.



### 8 Device and Documentation Support

### 8.1 Documentation Support

#### 8.1.1 Related Documentation

- bg3060 Technical Reference (SLUU319)
- bq3060 Cell balancing using external MOSFET (SLUA509)
- bq3060 Gas Gauge Circuit Design (SLUA507)
- Data Flash Programming and Calibrating the bg3060 Gas Gauge (SLUA502)

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 8.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

1-Jul-2016

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| BQ3060PW         | NRND   | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 3060                 |         |
| BQ3060PWR        | NRND   | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 3060                 |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

1-Jul-2016

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PW (R-PDSO-G24)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity www.ti.com/wirelessconnectivity