## TPS76201 LOW OUTPUT ADJUSTABLE ULTRALOW-POWER 100-mA LDO LINEAR REGULATOR

SLVS323B - FEBRUARY 2001 - REVISED JANUARY 2007

- 100-mA Low-Dropout Regulator
- Adjustable Output Voltage (0.7 V to 5.5 V)
- Only 23 μA Quiescent Current at 100 mA
- 1 μA Quiescent Current in Standby Mode
- Over Current Limitation
- -40°C to 125°C Operating Junction Temperature Range
- 5-Pin SOT-23 (DBV) Package

### description

The TPS76201 low-dropout (LDO) voltage regulator features an adjustable output voltage as low as 0.7 V. It is an ideal regulator for sub 1.2-V DSP core voltage supplies and is equally suited for similar applications with other low-voltage processors and controllers. SOT-23 packaging and the high-efficiency that results from the regulator's ultralow power operation make the TPS76201 especially useful in handheld and portable battery applications. This regulator features low dropout voltages and ultralow quiescent current compared to conventional LDO





regulators. Offered in a 5-terminal small outline integrated-circuit SOT-23 package, the TPS76201 is ideal for micropower operations and where board space is at a premium.

A combination of new circuit design and process innovation has enabled the usual PNP pass transistor to be replaced by a PMOS pass element. Since the PMOS pass element is a voltage-driven device, the quiescent current is ultralow (30  $\mu$ A maximum) and is stable over the entire range of output load current (10  $\mu$ A to 100 mA). Intended for use in portable systems such as laptops and cellular phones, the ultralow-power operation results in a significant increase in the system battery operating life.

The TPS76201 also features a logic-enabled sleep mode to shut down the regulator, reducing quiescent current to 1  $\mu$ A typical at T<sub>J</sub> = 25°C. The TPS76201 is offered in an adjustable version (programmable over the range of 0.7 V to 5.5 V).

#### AVAILABLE OPTIONS†

| TJ             | VOLTAGE                    | PACKAGE         | PART N        | SYMBOL        |      |
|----------------|----------------------------|-----------------|---------------|---------------|------|
| –40°C to 125°C | Variable<br>0.7 V to 5.5 V | SOT-23<br>(DBV) | TPS76201DBVT‡ | TPS76201DBVR§ | PFUI |

<sup>†</sup> Contact the factory for availability of fixed output options.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



<sup>&</sup>lt;sup>‡</sup> The DBVT indicates tape and reel of 250 parts.

<sup>§</sup> The DBVR indicates tape and reel of 3000 parts.

## TPS76201 LOW OUTPUT ADJUSTABLE ULTRALOW-POWER 100-mA LDO LINEAR REGULATOR

SLVS323B - FEBRUARY 2001 - REVISED JANUARY 2007

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Input voltage range (see Note 1)                             | 0.3 V to 13.5 V              |
|--------------------------------------------------------------|------------------------------|
| Voltage range at EN                                          |                              |
| Voltage on OUT, FB                                           | 7 V                          |
| Peak output current                                          | Internally limited           |
| ESD rating, HBM                                              | 2 kV                         |
| Continuous total power dissipation                           | See Dissipation Rating Table |
| Operating virtual junction temperature range, T <sub>J</sub> | –40°C to 150°C               |
| Storage temperature range, T <sub>stq</sub>                  | –65°C to 150°C               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to network ground terminal.

#### **DISSIPATION RATING TABLE**

| BOARD   | PACKAGE | $R_{	heta JC}$ | $R_{\theta JA}$ | $ \begin{array}{ll} \text{DERATING FACTOR} & \text{$T_{\text{A}} \leq 25^{\circ}\text{C}$} \\ \text{ABOVE $T_{\text{A}} = 25^{\circ}\text{C}$} & \text{POWER RATING} \end{array} $ |        | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|---------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------|---------------------------------------|--|
| Low K‡  | DBV     | 65.8°C/W       | 259°C/W         | 3.9 mW/°C                                                                                                                                                                          | 386 mW | 212 mW                                | 154 mW                                |  |
| High K§ | DBV     | 65.8°C/W 180°  |                 | 5.6 mW/°C                                                                                                                                                                          | 555 mW | 305 mW                                | 222 mW                                |  |

<sup>‡</sup> The JEDEC Low K (1s) board design used to derive this data was a 3 inch x 3 inch, two layer board with 2 ounce copper traces on top of the board. § The JEDEC High K (2s2p) board design used to derive this data was a 3 inch x 3 inch, multilayer board with 1 ounce internal power and ground planes and 2 ounce copper traces on top and bottom of the board.

#### recommended operating conditions

|                                            | MIN  | NOM | MAX | UNIT |
|--------------------------------------------|------|-----|-----|------|
| Input voltage, V <sub>I</sub> (see Note 2) | 2.7  |     | 10  | V    |
| Output voltage range, VO                   | 0.7  |     | 5.5 | V    |
| Continuous output current, IO (see Note 3) | 0.01 |     | 100 | mA   |
| Operating junction temperature, TJ         | -40  |     | 125 | °C   |

- NOTES: 2. To calculate the minimum input voltage for your maximum output current, use the following formula:  $V_{Imin} = V_{Omax} + V_{DO}(max load)$ 
  - 3. Continuous output current and operating junction temperature are limited by internal protection circuitry, but it is not recommended that the device operate under conditions beyond those specified in this table for extended periods of time.



## TPS76201 LOW OUTPUT ADJUSTABLE ULTRALOW-POWER 100-mA LDO LINEAR REGULATOR

SLVS323B - FEBRUARY 2001 - REVISED JANUARY 2007

# electrical characteristics over recommended operating free-air temperature range, V<sub>I</sub> = V<sub>O(typ)</sub> + 1 V, I<sub>O</sub> = 100 mA, $\overline{EN}$ = 0 V, C<sub>O</sub> = 4.7 $\mu$ F (unless otherwise noted)

| PARAMETER                                                                      | TEST CO                                                                                                                                 | NDITIONS                                                                                                                            | MIN | TYP  | MAX | UNIT  |  |
|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|--|
| Outrot wells as (40, A to 400 as A locally (see Aleta 4)                       | $0.7 \text{ V} \le \text{V}_{\text{O}} \le 5.5 \text{ V},$                                                                              | T <sub>J</sub> = 25°C                                                                                                               |     | ٧o   |     | V     |  |
| Output voltage (10 µA to 100 mA load) (see Note 4)                             | $0.7 \text{ V} \le \text{V}_{\text{O}} \le 5.5 \text{ V},$                                                                              | $0.7 \text{ V} \le \text{V}_{\text{O}} \le 5.5 \text{ V}, \qquad \text{T}_{\text{J}} = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ |     |      |     | \ \   |  |
| Quiescent current (GND current)                                                | EN = 0V,<br>10 μA < I <sub>O</sub> < 100 mA                                                                                             | T <sub>J</sub> = 25°C                                                                                                               |     | 23   |     |       |  |
| (see Notes 4 and 5)                                                            | EN = 0 V,<br>10 μA < I <sub>O</sub> < 100 mA                                                                                            | $T_J = -40^{\circ}C \text{ to } 125^{\circ}C,$                                                                                      |     |      | 30  | μΑ    |  |
| Load regulation                                                                | $\overline{\text{EN}} = 0 \text{ V},$<br>10 $\mu\text{A} < \text{I}_{\text{O}} < 100 \text{ mA}$                                        | T <sub>J</sub> = 25°C                                                                                                               |     | 12   |     | mV    |  |
|                                                                                | 2.7 V < V <sub>I</sub> ≤ 10 V,<br>See Note 4                                                                                            | T <sub>J</sub> = 25°C,                                                                                                              |     | 0.04 |     | %/V   |  |
| Output voltage line regulation (ΔV <sub>O</sub> /V <sub>O</sub> ) (see Note 5) | $2.7 \text{ V} < \text{V}_{\text{I}} \le 10 \text{ V},$<br>$\text{T}_{\text{J}} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},$ | See Note 4                                                                                                                          |     |      | 0.1 | 76/ V |  |
| Output noise voltage                                                           | BW = 300 Hz to 50 kH $V_O = 0.7 V$ ,                                                                                                    | z, C <sub>O</sub> = 10 μF,<br>T <sub>J</sub> = 25°C                                                                                 |     | 60   |     | μVRMS |  |
| Output current limit                                                           | V <sub>O</sub> = 0 V,                                                                                                                   | See Note 4                                                                                                                          |     | 350  | 750 | mA    |  |
| Chan dless assured                                                             | EN = V∣,                                                                                                                                | 2.7 < V <sub>I</sub> < 10 V                                                                                                         |     | 1    |     | μΑ    |  |
| Standby current                                                                | $T_J = -40^{\circ}C \text{ to } 125^{\circ}C$                                                                                           |                                                                                                                                     |     |      | 2   | μΑ    |  |
| FB input current                                                               | FB = 0.666 V                                                                                                                            |                                                                                                                                     | -1  |      | 1   | μΑ    |  |
| High level enable input voltage                                                | 2.7 V < V <sub>I</sub> < 10 V                                                                                                           |                                                                                                                                     | 1.7 |      |     | V     |  |
| Low level enable input voltage                                                 | 2.7 V < V <sub>I</sub> < 10 V                                                                                                           |                                                                                                                                     |     |      | 0.8 | V     |  |
| Power supply ripple rejection                                                  | f = 1 kHz,<br>T <sub>J</sub> = 25°C,                                                                                                    | $C_0 = 10 \mu F$ ,<br>See Note 4                                                                                                    |     | 60   |     | dB    |  |
| Land surrent (FAI)                                                             | EN = 0 V                                                                                                                                |                                                                                                                                     | -1  | 0    | 1   | μΑ    |  |
| Input current (EN)                                                             | EN = V <sub>I</sub>                                                                                                                     |                                                                                                                                     | -1  |      | 1   | μА    |  |

NOTES: 4. Minimum IN operating voltage is 2.7 V or  $V_{O(typ)}$  + 1 V, whichever is greater. Maximum IN voltage 10 V, minimum output current 10  $\mu$ A, maximum output current 100 mA.

5. If  $V_0 \le 1.8 \text{ V}$  then  $V_{1min} = 2.7 \text{ V}$ ,  $V_{1max} = 10 \text{ V}$ :

Line Reg. (mV) = 
$$(\%/V) \times \frac{V_O(V_{Imax} - 2.7 V)}{100} \times 1000$$

If  $V_O \ge 2.5 \text{ V}$  then  $V_{lmin} = V_O + 1 \text{ V}$ ,  $V_{lmax} = 10 \text{ V}$ :

Line Reg. (mV) = 
$$(\%/V) \times \frac{V_O(V_{Imax} - (V_O + 1 V))}{100} \times 1000$$



## functional block diagram

#### TPS76201



#### **Terminal Functions**

| TERMII | NAL                         | 1/0 | DECORPORTION             |
|--------|-----------------------------|-----|--------------------------|
| NAME   | NO.                         | 1/0 | DESCRIPTION              |
| GND    |                             |     | Ground                   |
| EN 3 I |                             | I   | Enable input             |
| FB     | 4                           | I   | Feedback voltage         |
| IN     | IN 1 I Input supply voltage |     | Input supply voltage     |
| OUT    | 5                           | 0   | Regulated output voltage |

## **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

|                 |                                    |                         | FIGURE |
|-----------------|------------------------------------|-------------------------|--------|
|                 | 0                                  | vs Output current       | 1, 2   |
| Vo              | Output voltage                     | vs Junction temperature | 3      |
|                 | Ground current                     | vs Junction temperature | 4      |
|                 | Output spectral noise density      | vs Frequency            | 5      |
| z <sub>O</sub>  | Output impedance                   | vs Frequency            | 6      |
| V <sub>DO</sub> | Daniel and and the man             | vs Input voltage        | 7      |
| ۷DO             | Dropout voltage                    | vs Junction temperature | 8      |
|                 | Power supply ripple rejection      | vs Frequency            | 9      |
|                 | Output voltage and enable voltage  | vs Time (start-up)      | 10     |
|                 | Line transient response            |                         | 11, 13 |
|                 | Load transient response            |                         | 12, 14 |
|                 | Equivalent series resistance (ESR) | vs Output current       | 15, 16 |



#### TYPICAL CHARACTERISTICS





#### TYPICAL CHARACTERISTICS

## OUTPUT VOLTAGE AND ENABLE VOLTAGE







Figure 10



Figure 11



Figure 13





Figure 14

## TYPICAL REGIONS OF STABILITY EQUIVALENT SERIES RESISTANCE (ESR)



TEXAS INSTRUMENTS www.ti.com

## SLVS323B – FEBRUARY 2001 – REVISED JANUARY 2007

#### APPLICATION INFORMATION

The TPS76201 low-dropout (LDO) regulator has been optimized for use in battery-operated equipment including, but not limited to, the sub 1.2-V DSP core voltage supplies. It features low quiescent current (23  $\mu$ A nominally) and enable inputs to reduce supply currents to 1  $\mu$ A when the regulators are turned off.

A typical application circuit is shown in Figure 17.



Figure 17. Typical Application Circuit

#### external capacitor requirements

Although not required, a 0.047- $\mu$ F or larger ceramic input bypass capacitor, connected between IN and GND and located close to the TPS76201, is recommended to improve transient response and noise rejection. A higher-value electrolytic input capacitor may be necessary if large, fast-rise-time load transients are anticipated and the device is located several inches from the power source.

Like all low dropout regulators, the TPS76201 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance is 4.7  $\mu\text{F}$ . The ESR (equivalent series resistance) of the capacitor should be between 0.3  $\Omega$  and 1.5  $\Omega$ . to ensure stability. Capacitor values larger than 4.7  $\mu\text{F}$  are acceptable, and allow the use of smaller ESR values. Capacitances less than 4.7  $\mu\text{F}$  are not recommended because they require careful selection of ESR to ensure stability. Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements described above. Most of the commercially available 4.7  $\mu\text{F}$  surface-mount solid tantalum capacitors, including devices from Sprague, Kemet, and Nichico, meet the ESR requirements stated above. Multilayer ceramic capacitors may have very small equivalent series resistances and may thus require the addition of a low value series resistor to ensure stability.

#### **CAPACITOR SELECTION**

| PART NO.         | MFR.    | VALUE  | MAX ESR†     | SIZE $(H \times L \times W)^{\ddagger}$ |
|------------------|---------|--------|--------------|-----------------------------------------|
| T494B475K016AS   | KEMET   | 4.7 μF | $1.5~\Omega$ | $1.9 \times 3.5 \times 2.8$             |
| 195D106x0016x2T  | SPRAGUE | 10 μF  | $1.5~\Omega$ | $1.3\times7.0\times2.7$                 |
| 695D106x003562T  | SPRAGUE | 10 μF  | $1.3~\Omega$ | $2.5\times7.6\times2.5$                 |
| TPSC475K035R0600 | AVX     | 4.7 μF | $0.6~\Omega$ | $2.6 \times 6.0 \times 3.2$             |

<sup>†</sup> ESR is maximum resistance in Ohms at 100 kHz and T<sub>A</sub> = 25°C. Contact manufacturer for minimum ESR values.



<sup>‡</sup> Size is in mm.

#### APPLICATION INFORMATION

#### output voltage programming

The output voltage of the TPS76201 adjustable regulator is programmed using an external resistor divider as shown in Figure 18. The output voltage is calculated using:

$$V_{O} = V_{ref} \times \left(1 + \frac{R1}{R2}\right) \tag{1}$$

Where:

V<sub>ref</sub> = 0.6663 V typ (the internal reference voltage)

Resistors R1 and R2 should be chosen for approximately 10- $\mu$ A divider current. Lower value resistors can be used but offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at FB increase the output voltage error. The recommended design procedure is to choose R2 = 66.5 k $\Omega$  to set the divider current at 10  $\mu$ A and then calculate R1 using:

$$R1 = \left(\frac{V_{O}}{V_{ref}} - 1\right) \times R2 \tag{2}$$

## OUTPUT VOLTAGE PROGRAMMING GUIDE

| OUTPUT<br>VOLTAGE |      | ESISTANCE $\Omega$ )‡ |  |  |
|-------------------|------|-----------------------|--|--|
| (V)               | R1   | R2                    |  |  |
| 0.7               | 3.36 | 66.5                  |  |  |
| 0.9               | 23.2 | 66.5                  |  |  |
| 1.2               | 53.6 | 66.5                  |  |  |
| 1.5               | 83.5 | 66.5                  |  |  |
| 1.8               | 113  | 66.5                  |  |  |
| 2.5               | 182  | 66.5                  |  |  |
| 3.3               | 246  | 66.5                  |  |  |
| 3.6               | 294  | 66.5                  |  |  |
| 4                 | 332  | 66.5                  |  |  |
| 5                 | 432  | 66.5                  |  |  |



Figure 18. TPS76201 Adjustable LDO Regulator Programming



<sup>&</sup>lt;sup>‡</sup>1% values shown.

#### SLVS323B - FEBRUARY 2001 - REVISED JANUARY 2007

#### **APPLICATION INFORMATION**

#### power dissipation and junction temperature

Specified regulator operation is assured to a junction temperature of  $125^{\circ}$ C; the maximum junction temperature should be restricted to  $125^{\circ}$ C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_{D}$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum-power-dissipation limit is determined using the following equation:

$$P_{D(max)} = \frac{T_{J}max - T_{A}}{R_{\theta JA}}$$

Where:

T<sub>J</sub>max is the maximum allowable junction temperature.

R<sub>0.1A</sub> is the thermal resistance junction-to-ambient for the package, see the dissipation rating table.

 $T_A$  is the ambient temperature.

The regulator dissipation is calculated using:

$$P_D = (V_I - V_O) \times I_O$$

Power dissipation resulting from quiescent current is negligible. Excessive power dissipation will trigger the thermal protection circuit.

#### regulator protection

The TPS76201 PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting might be appropriate.

The TPS76201 features internal current limiting and thermal protection. During normal operation, the TPS76201 limits output current to approximately 350 mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds approximately 165°C, thermal-protection circuitry shuts it down. Once the device has cooled down to below approximately 140°C, regulator operation resumes.







15-Apr-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| HPA00500DBVR     | ACTIVE | SOT-23       | DBV                | 5 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | PFUI                    | Samples |
| TPS76201DBVR     | ACTIVE | SOT-23       | DBV                | 5 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | PFUI                    | Samples |
| TPS76201DBVRG4   | ACTIVE | SOT-23       | DBV                | 5 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | PFUI                    | Samples |
| TPS76201DBVT     | ACTIVE | SOT-23       | DBV                | 5 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | PFUI                    | Samples |
| TPS76201DBVTG4   | ACTIVE | SOT-23       | DBV                | 5 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | PFUI                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

15-Apr-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS76201:

Automotive: TPS76201-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

17-Oct-2011 www.ti.com

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |  |  |  |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |  |  |  |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device       | Package | Package | Pins | SPQ  | Reel          | Reel             | Α0   | В0   | K0   | P1   | W    | Pin1     |
|--------------|---------|---------|------|------|---------------|------------------|------|------|------|------|------|----------|
|              | Туре    | Drawing |      |      | Diameter (mm) | Width<br>W1 (mm) | (mm) | (mm) | (mm) | (mm) | (mm) | Quadrant |
| TPS76201DBVR | SOT-23  | DBV     | 5    | 3000 | 178.0         | 9.0              | 3.23 | 3.17 | 1.37 | 4.0  | 8.0  | Q3       |
| TPS76201DBVT | SOT-23  | DBV     | 5    | 250  | 178.0         | 9.0              | 3.23 | 3.17 | 1.37 | 4.0  | 8.0  | Q3       |

www.ti.com 17-Oct-2011



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS76201DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS76201DBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.