











SLES102B - DECEMBER 2003 - REVISED MARCH 2015

PCM1798

## PCM1798 24-Bit, 192-kHz Sampling, Advanced Segment, Audio Stereo Digital-to-Analog Converter

#### 1 Features

- 24-Bit Resolution
- Analog Performance:
  - Dynamic Range: 123 dB
  - THD+N: 0.0005%
- Differential Current Output: 4 mAp-p
- 8x Oversampling Digital Filter:
  - Stop-Band Attenuation: –98 dB
  - Pass-Band Ripple: ±0.0002 dB
- · Sampling Frequency: 10 kHz to 200 kHz
- System Clock: 128, 192, 256, 384, 512, or 768 f<sub>S</sub>
   With Autodetect
- Accepts 16- and 24-Bit Audio Data
- PCM Data Formats: Standard, I2S, and Left-Justified
- Interface Available for Optional External Digital Filter or DSP
- Digital De-Emphasis
- · Digital Filter Rolloff: Sharp or Slow
- Soft Mute
- Zero Flag
- Dual-Supply Operation: 5-V Analog, 3.3-V Digital
- 5-V Tolerant Digital Inputs
- Small 28-Lead SSOP Package
- Pin Assignment Compatible With PCM1794

## 2 Applications

- A/V Receivers
- DVD Players
- Musical Instruments
- HDTV Receivers
- · Car Audio Systems
- Digital Multitrack Recorders
- Other Applications Requiring 24-Bit Audio

## 3 Description

The PCM1798 device is a monolithic CMOS integrated circuit that includes stereo digital-to-analog converters (DACs) and support circuitry in a small 28-lead SSOP package. The data converters use TI's advanced segment DAC architecture to achieve excellent dynamic performance and improved tolerance to clock jitter. The PCM1798 device provides balanced current outputs, allowing the user to optimize analog performance externally. Sampling rates up to 200 kHz are supported.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |  |
|-------------|-----------|--------------------|--|
| PCM1798     | SSOP (28) | 10.20 mm × 5.30 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Block Diagram**





## **Table of Contents**

| 1 | Features 1                                     | 7.2 Functional Block Diagram                        | 15 |
|---|------------------------------------------------|-----------------------------------------------------|----|
| • |                                                | 7.3 Feature Description                             |    |
| 2 | Applications 1                                 | •                                                   |    |
| 3 | Description 1                                  | 7.4 Device Functional Modes                         |    |
| 4 | Revision History2                              | 8 Application and Implementation                    | 16 |
| 5 | Pin Configuration and Functions                | 8.1 Application Information                         | 16 |
| 6 | Specifications4                                | 8.2 Typical Applications                            | 16 |
| U | 6.1 Absolute Maximum Ratings                   | 9 Power Supply Recommendations                      | 22 |
|   | 6.2 ESD Ratings                                | 10 Layout                                           | 22 |
|   | 6.3 Recommended Operating Conditions           | 10.1 Layout Guidelines                              |    |
|   | 6.4 Thermal Information                        | 10.2 Layout Example                                 | 23 |
|   | 6.5 Electrical Characteristics                 | 11 Device and Documentation Support                 | 24 |
|   | 6.6 Timing Requirements                        | 11.1 Trademarks                                     | 24 |
|   | 6.7 Typical Characteristics for Digital Filter | 11.2 Electrostatic Discharge Caution                | 24 |
| 7 | Detailed Description 13                        | 11.3 Glossary                                       | 24 |
| - | 7.1 Overview                                   | 12 Mechanical, Packaging, and Orderable Information | 2/ |

## 4 Revision History

#### Changes from Revision A (November 2006) to Revision B

Page

 $\label{eq:copyright} \mbox{Copyright} \ \mbox{@ 2003-2015, Texas Instruments Incorporated} \\ \mbox{Product Folder Links: } \mbox{$PCM1798$}$ 



## 5 Pin Configuration and Functions

#### DB Package 28-Lead SSOP Top View



#### **Pin Functions**

|                     | PIN | 1/0    | DESCRIPTION                                                 |
|---------------------|-----|--------|-------------------------------------------------------------|
| NAME                | NO. | 1/0    | DESCRIPTION                                                 |
| AGND1               | 19  | _      | Analog ground (internal bias)                               |
| AGND2               | 24  | _      | Analog ground (internal bias)                               |
| AGND3L              | 27  | _      | Analog ground (L-channel DACFF)                             |
| AGND3R              | 16  | _      | Analog ground (R-channel DACFF)                             |
| BCK                 | 6   | Input  | Bit clock input <sup>(1)</sup>                              |
| CHSL                | 2   | Input  | L-, R-channel select <sup>(1)</sup>                         |
| DATA                | 5   | Input  | Serial audio data input <sup>(1)</sup>                      |
| DEM                 | 3   | Input  | De-emphasis enable <sup>(1)</sup>                           |
| DGND                | 8   | _      | Digital ground                                              |
| FMT0                | 11  | Input  | Audio data format select <sup>(1)</sup>                     |
| FMT1                | 12  | Input  | Audio data format select <sup>(1)</sup>                     |
| I <sub>OUT</sub> L+ | 25  | Output | L-channel analog current output +                           |
| I <sub>OUT</sub> L- | 26  | Output | L-channel analog current output –                           |
| I <sub>OUT</sub> R+ | 17  | Output | R-channel analog current output +                           |
| I <sub>OUT</sub> R- | 18  | Output | R-channel analog current output –                           |
| I <sub>REF</sub>    | 20  | _      | Output current reference bias pin                           |
| LRCK                | 4   | Input  | Left and right clock (f <sub>S</sub> ) input <sup>(1)</sup> |
| MONO                | 1   | Input  | Monaural mode enable <sup>(1)</sup>                         |
| MUTE                | 10  | Input  | Mute control <sup>(1)</sup>                                 |
| RST                 | 14  | Input  | Reset <sup>(1)</sup>                                        |
| SCK                 | 7   | Input  | System clock input <sup>(1)</sup>                           |
| V <sub>CC</sub> 1   | 23  | _      | Analog power supply, 5 V                                    |
| V <sub>CC</sub> 2L  | 28  | _      | Analog power supply (L-channel DACFF), 5 V                  |
| V <sub>CC</sub> 2R  | 15  | _      | Analog power supply (R-cahnnel DACFF), 5 V                  |
| V <sub>COM</sub> L  | 22  | _      | L-channel internal bias decoupling pin                      |
| $V_{COM}R$          | 21  | _      | R-channel internal bias decoupling pin                      |
| $V_{DD}$            | 9   | _      | Digital power supply, 3.3 V                                 |
| ZERO                | 13  | Output | Zero flag                                                   |

Product Folder Links: PCM1798

(1) Schmitt-trigger input, 5-V tolerant

Submit Documentation Feedback



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                      |                                                                     | MIN         | MAX                      | UNIT |
|----------------------|---------------------------------------------------------------------|-------------|--------------------------|------|
| Cumply voltage       | V <sub>CC</sub> 1, V <sub>CC</sub> 2L, V <sub>CC</sub> 2R           | -0.3        | 6.5                      | V    |
| Supply voltage       | $V_{DD}$                                                            | -0.3        | 4                        | V    |
| Supply voltage dif   | ferences: V <sub>CC</sub> 1, V <sub>CC</sub> 2L, V <sub>CC</sub> 2R |             | ±0.1                     | V    |
| Ground voltage di    | fferences: AGND1, AGND2, AGND3L, AGND3R, DGND                       |             | ±0.1                     | V    |
| Digital input        | LRCK, DATA, BCK, SCK, FMT1, FMT0, MONO, CHSL, DEM, MUTE, RST        | -0.3        | 6.5                      | V    |
| voltage              | ZERO                                                                | -0.3        | $(V_{DD} + 0.3 V) < 4$   |      |
| Analog input volta   | ge                                                                  | -0.3        | $(V_{CC} + 0.3 V) < 6.5$ | V    |
| Input current (any   | pins except supplies)                                               |             | ±10                      | mA   |
| Ambient temperat     | ure under bias                                                      | -40         | 125                      | °C   |
| Junction temperature |                                                                     |             | 150                      | °C   |
| Package tempera      | ture (IR reflow, peak)                                              |             | 260                      | °C   |
| Storage temperate    | ure, T <sub>stg</sub>                                               | <b>-</b> 55 | 150                      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±3000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                            |                       | MIN    | NOM | MAX  | UNIT |
|----------------------------|-----------------------|--------|-----|------|------|
| VDD Digital supply voltage |                       | 3.0    | 3.3 | 3.6  | V    |
| VCC1                       |                       |        |     |      |      |
| VCC2L                      | Analog supply voltage | 4.7525 | 5   | 5.25 | V    |
| VCC2R                      |                       |        |     |      |      |
| Operating temperature      |                       | -25    |     | 85   | °C   |

#### 6.4 Thermal Information

|                      |                                              | PCM1798   |      |
|----------------------|----------------------------------------------|-----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DB (SSOP) | UNIT |
|                      |                                              | 28 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 70.4      |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 29.2      |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 31.5      | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 3.1       | C/VV |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 31.1      |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a       |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.5 Electrical Characteristics

All specifications at  $T_A = 25$ °C,  $V_{CC}1 = V_{CC}2L = V_{CC}2R = 5$  V,  $V_{DD} = 3.3$  V,  $f_S = 44.1$  kHz, system clock = 256  $f_S$ , and 24-bit data (unless otherwise noted)

|                 | PARAMETER                       | TEST CONDITIONS                             | MIN TYP MAX                                 | UNIT |
|-----------------|---------------------------------|---------------------------------------------|---------------------------------------------|------|
| Resolution      | on                              |                                             | 24                                          | Bits |
| DATA F          | ORMAT                           |                                             |                                             |      |
|                 | Audio data interface format     |                                             | Standard, I <sup>2</sup> S, left-justified  |      |
|                 | Audio data bit length           |                                             | 16-, 24-bit selectable                      |      |
|                 | Audio data format               |                                             | MSB first, 2s complement                    |      |
| f <sub>S</sub>  | Sampling frequency              |                                             | 10 200                                      | kHz  |
|                 | System clock frequency          |                                             | 128, 192, 256, 384, 512, 768 f <sub>S</sub> |      |
| DIGITAL         | . INPUT/OUTPUT                  |                                             |                                             |      |
|                 | Logic family                    |                                             | TTL compatible                              |      |
| V <sub>IH</sub> | Lawret Lawren Lawret            |                                             | 2                                           | \/D0 |
| V <sub>IL</sub> | Input logic level               |                                             | 0.8                                         | VDC  |
| I <sub>IH</sub> |                                 | $V_{IN} = V_{DD}$                           | 10                                          |      |
| I <sub>IL</sub> | Input logic current             | V <sub>IN</sub> = 0 V                       | -10                                         | μA   |
| V <sub>OH</sub> | Outrant la sita laval           | I <sub>OH</sub> = −2 mA                     | 2.4                                         | \/D0 |
| V <sub>OL</sub> | Output logic level              | I <sub>OL</sub> = 2 mA                      | 0.4                                         | VDC  |
| DYNAMI          | C PERFORMANCE <sup>(1)(2)</sup> |                                             |                                             |      |
|                 |                                 | f <sub>S</sub> = 44.1 kHz                   | 0.0005% 0.001%                              |      |
|                 | THD+N at VOUT = 0 dB            | f <sub>S</sub> = 96 kHz                     | 0.00%                                       |      |
|                 |                                 | f <sub>S</sub> = 192 kHz                    | 0.0015%                                     |      |
|                 |                                 | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz | 120 123                                     |      |
|                 | Dynamic range                   | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   | 123                                         | dB   |
|                 |                                 | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  | 123                                         |      |
|                 |                                 | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz | 120 123                                     |      |
|                 | Signal-to-noise ratio           | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   | 123                                         | dB   |
|                 |                                 | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  | 123                                         |      |
|                 |                                 | f <sub>S</sub> = 44.1 kHz                   | 116 119                                     |      |
|                 | Channel separation              | f <sub>S</sub> = 96 kHz                     | 118                                         | dB   |
|                 |                                 | f <sub>S</sub> = 192 kHz                    | 117                                         |      |
|                 | Level linearity error           | V <sub>OUT</sub> = −120 dB                  | ±1                                          | dB   |
| DYNAMI          | C PERFORMANCE (MONO MO          |                                             |                                             |      |
|                 |                                 | f <sub>S</sub> = 44.1 kHz                   | 0.0005%                                     |      |
|                 | THD+N at $V_{OUT} = 0$ dB       | f <sub>S</sub> = 96 kHz                     | 0.001%                                      |      |
|                 |                                 | f <sub>S</sub> = 192 kHz                    | 0.0015%                                     |      |
|                 |                                 | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz | 126                                         |      |
|                 | Dynamic range                   | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   | 126                                         | dB   |
|                 | -                               | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  | 126                                         |      |
|                 |                                 | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz | 126                                         |      |
|                 | Signal-to-noise ratio           | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   | 126                                         | dB   |
|                 |                                 | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  | 126                                         |      |

#### (1) Filter conditions:

THD+N: 20-Hz HPF, 20-kHz AES17 LPF

Dynamic range: 20-Hz HPF, 20-kHz AES17 LPF, A-weighted Signal-to-noise ratio: 20-Hz HPF, 20-kHz AES17 LPF, A-weighted

Channel separation: 20-Hz HPF, 20-kHz AES17 LPF

Analog performance specifications are measured using the System Two™ Cascade audio measurement system by Audio Precision™ in the averaging mode.

- 2) Dynamic performance and dc accuracy are specified at the output of the post amplifier as shown in Figure 32.
- 3) Dynamic performance and dc accuracy are specified at the output of the measurement circuit as shown in Figure 33.



## **Electrical Characteristics (continued)**

All specifications at  $T_A = 25$ °C,  $V_{CC}1 = V_{CC}2L = V_{CC}2R = 5$  V,  $V_{DD} = 3.3$  V,  $f_S = 44.1$  kHz, system clock = 256  $f_S$ , and 24-bit data (unless otherwise noted)

|                    | PARAMETER                             | TEST CONDITIONS           | MIN                  | TYP               | MAX                  | UNIT        |
|--------------------|---------------------------------------|---------------------------|----------------------|-------------------|----------------------|-------------|
| ANALOG             | OUTPUT                                |                           | ,                    |                   |                      |             |
|                    | Gain error                            |                           | -7                   | ±2                | 7                    | % of<br>FSR |
|                    | Gain mismatch, channel-to-<br>channel |                           | -3                   | ±0.5              | 3                    | % of<br>FSR |
|                    | Bipolar zero error                    | At BPZ                    | -2                   | ±0.5              | 2                    | % of<br>FSR |
|                    | Output current                        | Full scale (0 dB)         |                      | 4                 |                      | mAp-p       |
|                    | Center current                        | At BPZ                    |                      | -3.5              |                      | mA          |
| DIGITAL            | FILTER PERFORMANCE                    |                           |                      |                   |                      |             |
|                    | De-emphasis error                     |                           |                      |                   | ±0.1                 | dB          |
| FILTER (           | CHARACTERISTICS-1: SHARE              | ROLLOFF                   |                      |                   |                      |             |
|                    |                                       | ±0.0002 dB                |                      |                   | 0.454 f <sub>S</sub> |             |
|                    | Pass band                             | -3 dB                     |                      |                   | 0.49 f <sub>S</sub>  |             |
|                    | Stop band                             |                           | 0.546 f <sub>S</sub> |                   |                      |             |
|                    | Pass-band ripple                      |                           |                      |                   | ±0.0002              | dB          |
|                    | Stop-band attenuation                 | Stop band = $0.546 f_S$   | -98                  |                   |                      | dB          |
|                    | Delay time                            |                           |                      | 38/f <sub>S</sub> |                      | S           |
| FILTER (           | CHARACTERISTICS-2: SLOW               | ROLLOFF                   |                      |                   |                      |             |
|                    | Dogo hand                             | ±0.001 dB                 |                      |                   | 0.21 f <sub>S</sub>  |             |
|                    | Pass band                             | -3 dB                     |                      |                   | 0.448 f <sub>S</sub> |             |
|                    | Stop band                             |                           | 0.79 f <sub>S</sub>  |                   |                      |             |
|                    | Pass-band ripple                      |                           |                      |                   | ±0.001               | dB          |
|                    | Stop-band attenuation                 | Stop band = 0.732 fS      | -80                  |                   |                      | dB          |
|                    | Delay time                            |                           |                      | 38/f <sub>S</sub> |                      | s           |
| POWER              | SUPPLY REQUIREMENTS                   |                           |                      |                   |                      |             |
| $V_{DD}$           |                                       |                           | 36                   | 3.3               | 3.6                  |             |
| V <sub>CC</sub> 1  | Valtana nama                          |                           |                      |                   |                      | VDC         |
| V <sub>CC</sub> 2L | Voltage range                         |                           | 4.7525               | 5                 | 5.25                 | VDC         |
| V <sub>CC</sub> 2R |                                       |                           |                      |                   |                      |             |
|                    |                                       | f <sub>S</sub> = 44.1 kHz |                      | 7                 | 9                    |             |
| $I_{DD}$           |                                       | f <sub>S</sub> = 96 kHz   |                      | 13                |                      | mA          |
|                    | Supply current <sup>(4)</sup>         | f <sub>S</sub> = 192 kHz  |                      | 25                |                      |             |
|                    | Supply current(*)                     | f <sub>S</sub> = 44.1 kHz |                      | 18                | 23                   |             |
| I <sub>CC</sub>    |                                       | f <sub>S</sub> = 96 kHz   |                      | 19                |                      | mA          |
|                    |                                       | f <sub>S</sub> = 192 kHz  |                      | 20                |                      |             |
|                    |                                       | f <sub>S</sub> = 44.1 kHz |                      | 115               | 150                  |             |
|                    | Power dissipation <sup>(4)</sup>      | f <sub>S</sub> = 96 kHz   |                      | 140               |                      | mW          |
|                    |                                       | f <sub>S</sub> = 192 kHz  |                      | 180               | -                    |             |
| TEMPER             | ATURE RANGE                           |                           |                      |                   | '                    |             |
|                    | Operation temperature                 |                           | -25                  |                   | 85                   | °C          |

<sup>(4)</sup> Input is BPZ data.



## 6.6 Timing Requirements

|                     |                                             | MIN MAX               | UNIT |
|---------------------|---------------------------------------------|-----------------------|------|
| SYSTEM              | I CLOCK INPUT TIMING                        |                       |      |
| t <sub>(SCY)</sub>  | System clock pulse cycle time               | 13                    | ns   |
| t <sub>(SCKH)</sub> | System clock pulse duration, HIGH           | 0.4t <sub>(SCY)</sub> | ns   |
| t <sub>(SCKL)</sub> | System clock pulse duration, LOW            | 0.4t <sub>(SCY)</sub> | ns   |
| EXTERN              | NAL RESET TIMING                            | , , ,                 |      |
| t <sub>(RST)</sub>  | Reset pulse duration, Low                   | 20                    | ns   |
| TIMING              | OF AUDIO INTERFACE                          | •                     |      |
| t <sub>(BCY)</sub>  | BCK pulse cycle time                        | 70                    | ns   |
| t <sub>(BCL)</sub>  | BCK pulse duration, LOW                     | 30                    | ns   |
| t <sub>(BCH)</sub>  | BCK pulse duration, HIGH                    | 30                    | ns   |
| t <sub>(BL)</sub>   | BCK rising edge to LRCK edge                | 10                    | ns   |
| t <sub>(LB)</sub>   | LRCK edge to BCK rising edge                | 10                    | ns   |
| t <sub>(DS)</sub>   | DATA setup time                             | 10                    | ns   |
| t <sub>(DH)</sub>   | DATA hold time                              | 10                    | ns   |
|                     | LRCK clock data                             | 50% ± 2 bit clocks    |      |
| AUDIO I             | NTERFACE TIMING FOR EXTERNAL DIGITAL FILTER |                       |      |
| t <sub>(BCY)</sub>  | BCK pulse cycle time                        | 20                    | ns   |
| t <sub>(BCL)</sub>  | BCK pulse duration, LOW                     | 7                     | ns   |
| t <sub>(BCH)</sub>  | BCK pulse duration, HIGH                    | 7                     | ns   |
| t <sub>(BL)</sub>   | BCK rising edge to WDCK falling edge        | 5                     | ns   |
| t <sub>(LB)</sub>   | WDCK falling edge to BCK rising edge        | 5                     | ns   |
| t <sub>(DS)</sub>   | DATA setup time                             | 5                     | ns   |
| t <sub>(DH)</sub>   | DATA hold time                              | 5                     | ns   |



Figure 1. System Clock Input Timing



Figure 2. Power-On Reset Timing





Figure 3. External Reset Timing



Figure 4. Timing of Audio Interface



(1) Standard Data Format (Right-Justified); L-Channel = HIGH, R-Channel = LOW

Figure 5. Auto Data Input Format (1 of 3)





(2) Left-Justified Data Format; L-Channel = HIGH, R-Channel = LOW

Figure 6. Auto Data Input Format (2 of 3)



(3) I<sup>2</sup>S Data Format; L-Channel = LOW, R-Channel = HIGH

Figure 7. Auto Data Input Format (3 of 3)



Figure 8. Audio Interface Timing for External Digital Filter (Internal DF Bypass Mode) Application

# **ISTRUMENTS**

## **Typical Characteristics for Digital Filter**



Product Folder Links: PCM1798

Submit Documentation Feedback

Copyright © 2003-2015, Texas Instruments Incorporated



#### 6.7.1 Analog Dynamic Performance



NOTE: PCM mode,  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.3$  V, measurement circuit is Figure 32.

Figure 15. Total Harmonic Distortion + Noise vs Supply Voltage



NOTE: PCM mode,  $T_A = 25$ °C,  $V_{DD} = 3.3$  V, measurement circuit is Figure 32.

Figure 16. Dynamic Range vs Supply Voltage



NOTE: PCM mode,  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.3 \text{ V}$ , measurement circuit is Figure 32.



NOTE: PCM mode,  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.3$  V, measurement circuit is Figure 32.

Figure 18. Channel Separation vs Supply Voltage

Figure 17. Signal-to-Noise Ratio vs Supply Voltage



NOTE: PCM mode,  $V_{DD}$  = 3.3 V,  $V_{CC}$  = 5 V, measurement circuit is Figure 32.

Figure 19. Total Harmonic Distortion + Noise vs Free-air Temperature



NOTE: PCM mode,  $V_{DD}$  = 3.3 V,  $V_{CC}$  = 5 V, measurement circuit is Figure 32.

Figure 20. Dynamic Range vs Free-air Temperature

25

T<sub>A</sub> – Free-Air Temperature – °C

## TEXAS INSTRUMENTS

## **Analog Dynamic Performance (continued)**



NOTE: PCM mode,  $V_{DD}$  = 3.3 V,  $V_{CC}$  = 5 V, measurement circuit is Figure 32.



NOTE: PCM mode,  $V_{DD}$  = 3.3 V,  $V_{CC}$  = 5 V, measurement circuit is Figure 32.

Figure 21. Signal-to-noise Ratio vs Free-air Temperature



NOTE:  $f_S$  = 48 kHz, 32768 point 8 average,  $T_A$  = 25°C,  $V_{DD}$  = 3.3 V,  $V_{CC}$  = 5 V, measurement circuit is Figure 32.

Figure 22. Channel Separation vs Free-air Temperature



NOTE:  $f_S$  = 96 kHz, 32768 point 8 average,  $T_A$  = 25°C,  $V_{DD}$  = 3.3 V,  $V_{CC}$  = 5 V, measurement circuit is Figure 32.

Figure 23. Amplitude vs Frequency





NOTE:  $f_S$  = 48 kHz,  $T_A$  = 25°C,  $V_{DD}$  = 3.3 V,  $V_{CC}$  = 5 V, measurement circuit is Figure 32.

Figure 25. Total Harmonic Distortion + Noise vs Input Level

Submit Documentation Feedback



## 7 Detailed Description

#### 7.1 Overview

The PCM1798 is a 24-bit, 192-kHz, differential current output DAC that comes in a 28-pin SSOP package. The PCM1798 is a hardware controlled and utilizes the advanced segment DAC architecture from TI in order to perform with a Stereo Dynamic Range of 123 dB (126 dB Mono) and SNR of 123 dB (126 dB Mono) with a THD of 0.0005%. The PCM1798 will use the SCK input as its system clock and automatically detect the sampling rate of the Digital Audio input and has a high tolerance for clock jitter. The internal filter can be bypassed to allow for an external digital filter to be used.

### 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 System Clock and Reset Functions

#### 7.3.1.1 System Clock Input

The PCM1798 requires a system clock for operating the digital interpolation filters and advanced segment DAC modulators. The system clock is applied at the SCK input (pin 7). The PCM1798 has a system clock detection circuit that automatically senses the frequency at which the system clock is operating. Table 1 shows examples of system clock frequencies for common audio sampling rates.



#### **Feature Description (continued)**

Figure 1 shows the timing requirements for the system clock input. For optimal performance, it is important to use a clock source with low phase jitter and noise. One of the Texas Instruments PLL1700 family of multiclock generators is an excellent choice for providing the PCM1798 system clock.

Table 1. System Clock Rates for Common Audio Sampling Frequencies

| SAMPLING FREQUENCY | SYSTEM CLOCK FREQUENCY (fSCK) (MHz) |                    |                    |                    |                    |                    |  |
|--------------------|-------------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--|
| SAMPLING FREQUENCY | 128 f <sub>S</sub>                  | 192 f <sub>S</sub> | 256 f <sub>S</sub> | 384 f <sub>S</sub> | 512 f <sub>S</sub> | 768 f <sub>S</sub> |  |
| 32 kHz             | 4.096                               | 6.144              | 8.192              | 12.288             | 16.384             | 24.576             |  |
| 44.1 kHz           | 5.6488                              | 8.4672             | 11.2896            | 16.9344            | 22.5792            | 33.8688            |  |
| 48 kHz             | 6.144                               | 9.216              | 12.288             | 18.432             | 24.576             | 36.864             |  |
| 96 kHz             | 12.288                              | 18.432             | 24.576             | 36.864             | 49.152             | 73.728             |  |
| 192 kHz            | 24.576                              | 36.864             | 49.152             | 73.728             | See <sup>(1)</sup> | See <sup>(1)</sup> |  |

<sup>(1)</sup> This system clock rate is not supported for the given sampling frequency.

#### 7.3.2 Power-On and External Reset Functions

The PCM1798 includes a power-on reset function. Figure 2 shows the operation of this function. With  $V_{DD} > 2 \text{ V}$ , the power-on reset function is enabled. The initialization sequence requires 1024 system clocks from the time  $V_{DD} > 2 \text{ V}$ .

The PCM1798 also includes an external reset capability using the RST input (pin 14). This allows an external controller or master reset circuit to force the PCM1798 to initialize to its default reset state.

Figure 3 shows the external reset operation and timing. The RST pin is set to logic 0 for a minimum of 20 ns. The RST pin is then set to a logic 1 state, thus starting the initialization sequence, which requires 1024 system clock periods. The external reset is especially useful in applications where there is a delay between the PCM1798 power up and system clock activation.

#### 7.3.3 Audio Data Interface

#### 7.3.3.1 Audio Serial Interface

The audio interface port is a 3-wire serial port. It includes LRCK (pin 4), BCK (pin 6), and DATA (pin 5). BCK is the serial audio bit clock, and it is used to clock the serial data present on DATA into the serial shift register of the audio interface. Serial data is clocked into the PCM1798 on the rising edge of BCK. LRCK is the serial audio left/right word clock.

The PCM1798 requires the synchronization of LRCK and the system clock, but does not need a specific phase relation between LRCK and the system clock.

If the relationship between LRCK and the system clock changes more than  $\pm 6$  BCK, internal operation is initialized within  $1/f_S$  and the analog outputs are forced to the bipolar zero level until resynchronization between LRCK and the system clock is completed.

#### 7.3.3.2 PCM Audio Data Formats and Timing

The PCM1798 supports industry-standard audio data formats, including standard right-justified, I<sup>2</sup>S, and left-justified. The data formats are shown in Figure 5, Figure 6, and Figure 7. Data formats are selected using FMT0 (pin 11) and FMT1 (pin 12) as shown in Table 2. All formats require binary twos-complement, MSB-first audio data. Figure 4 shows a detailed timing diagram for the serial audio interface.

#### 7.3.4 Function Descriptions

#### 7.3.4.1 Audio Data Format

Audio format is selected using FMT0 (pin 11) and FMT1 (pin 12). The PCM1798 also supports monaural mode and DF bypass mode using MONO (pin 1) and CHSL (pin 2). The PCM1798 can select the DF rolloff characteristics.



#### **Table 2. Audio Data Format Select**

| MONO | CHSL | FMT1 | FMT0 | FORMAT                | STEREO/MONO     | DF ROLLOFF |
|------|------|------|------|-----------------------|-----------------|------------|
| 0    | 0    | 0    | 0    | l <sup>2</sup> S      | Stereo          | Sharp      |
| 0    | 0    | 0    | 1    | Left-justified format | Stereo          | Sharp      |
| 0    | 0    | 1    | 0    | Standard, 16-bit      | Stereo          | Sharp      |
| 0    | 0    | 1    | 1    | Standard, 24-bit      | Stereo          | Sharp      |
| 0    | 1    | 0    | 0    | I <sup>2</sup> S      | Stereo          | Slow       |
| 0    | 1    | 0    | 1    | Left-justified format | Stereo          | Slow       |
| 0    | 1    | 1    | 0    | Standard, 16-bit      | Stereo          | Slow       |
| 0    | 1    | 1    | 1    | Digital filter bypass | Mono            | _          |
| 1    | 0    | 0    | 0    | I <sup>2</sup> S      | Mono, L-channel | Sharp      |
| 1    | 0    | 0    | 1    | Left-justified format | Mono, L-channel | Sharp      |
| 1    | 0    | 1    | 0    | Standard, 16-bit      | Mono, L-channel | Sharp      |
| 1    | 0    | 1    | 1    | Standard, 24-bit      | Mono, L-channel | Sharp      |
| 1    | 1    | 0    | 0    | l <sup>2</sup> S      | Mono, R-channel | Sharp      |
| 1    | 1    | 0    | 1    | Left-justified format | Mono, R-channel | Sharp      |
| 1    | 1    | 1    | 0    | Standard, 16-bit      | Mono, R-channel | Sharp      |
| 1    | 1    | 1    | 1    | Standard, 24-bit      | Mono, R-channel | Sharp      |

#### 7.3.4.2 Soft Mute

The PCM1798 supports mute operation. When MUTE (pin 10) is set to HIGH, both analog outputs are transitioned to the bipolar zero level in -0.5-dB steps with a transition speed of  $1/f_S$  per step. This system provides pop-free muting of the DAC output.

#### 7.3.4.3 De-Emphasis

The PCM1798 has a de-emphasis filter for the sampling frequency of 44.1 kHz. The de-emphasis filter is controlled using DEM (pin 3).

#### 7.3.4.4 Zero Detection

When the PCM1798 detects that the audio input data in the L-channel and the R-channel is continuously zero for 1024 LRCKs in the PCM mode, or that the audio input data is continuously zero for 1024 WDCKs in the external filter mode, the PCM1798 sets ZERO (pin 13) to HIGH.

#### 7.4 Device Functional Modes

The PCM1798 is a hardware controlled device. The pins CHSL, DEM, FMT0, FMT1, MONO, and MUTE control the functionality of this part. See the Pin Functions table or the Feature Description section for more detail.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The PCM1798 device is a hardware-controlled, differential current output DAC that can accept multiple formats of 16- or 24-bit PCM audio data. Because the PCM1798 is a current output part, in most cases a current to voltage stage is required before the signal is passed to the amplifier stage. A microcontroller or DSP can use GPIO to manipulate the control pins CHSL, DEM, FMT0, FMT1, MONO, and MUTE. The PCM1798 requires a 5-V analog supply, as well as a 3.3-V digital supply.

#### 8.2 Typical Applications

#### 8.2.1 Application for External Digital Filter Interface



Figure 26. Connection Diagram for External Digital Filter (Internal DF Bypass Mode) Application

#### 8.2.1.1 Design Requirements

- Control: Host controller with SPI communication
- Audio Output: I/V output circuitry
- Audio Input: Digital Audio Filter with I2S or DSD output

### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Application for Interfacing With an External Digital Filter

For some applications, it may be desirable to use a programmable digital signal processor as an external digital filter to perform the interpolation function. The following pin settings enable the external digital filter application mode.



## **Typical Applications (continued)**

- MONO (pin 1) = LOW
- CHSL (pin 2) = HIGH
- FMT0 (pin 11) = HIGH
- FMT1 (pin 12) = HIGH

The pins used to provide the serial interface for the external digital filter are shown in the connection diagram of Figure 26. The word clock (WDCK) must be operated at 8x or 4x the desired sampling frequency,  $f_S$ .

Pin assignment when using the external digital filter interface:

- LRCK (pin 4): WDCK as word clock input
- DATA (pin 5): Monaural audio data input
- BCK (pin 6): Bit clock input

#### 8.2.1.2.2 Audio Format

The PCM1798 in the external digital filter interface mode supports the 24-bit right-justified audio format as shown in Figure 27.



Figure 27. Audio Data Input Format for External Digital Filter (Internal DF Bypass Mode) Application

#### 8.2.1.2.3 Analog Output

Table 3 and Figure 28 show the relationship between the digital input code and analog output.

Table 3. Analog Output Current and Voltage<sup>(1)</sup>

|                         | 800000 (-FS) | 000000 (BPZ) | 7FFFFF (+FS) |
|-------------------------|--------------|--------------|--------------|
| I <sub>OUT</sub> N [mA] | -1.5         | -3.5         | -5.5         |
| I <sub>OUT</sub> P [mA] | -5.5         | -3.5         | -1.5         |
| V <sub>OUT</sub> N [V]  | -1.23        | -2.87        | -4.51        |
| V <sub>OUT</sub> P [V]  | -4.51        | -2.87        | -1.23        |
| V <sub>OUT</sub> [V]    | -2.98        | 0            | 2.98         |

(1) V<sub>OUT</sub>N is the output of U1, V<sub>OUT</sub>P is the output of U2, and V<sub>OUT</sub> is the output of U3 in the measurement circuit of Figure 23.





Figure 28. Relationship Between Digital Input and Analog Output

## 8.2.1.3 Application Curves



Submit Documentation Feedback

Copyright © 2003–2015, Texas Instruments Incorporated



#### 8.2.2 PCM1798 Typical Application



Figure 31. Typical Application Circuit

#### 8.2.2.1 Design Requirements

The design of the application circuit is very important in order to actually realize the high S/N ratio of which the PCM1798 is capable. This is because noise and distortion that are generated in an application circuit are not negligible.

In the third-order LPF circuit of Figure 32, the output level is 2.1 V RMS, and 123 dB S/N is achieved.

#### 8.2.2.2 Detailed Design Procedure

#### 8.2.2.2.1 I/V Section

The current of the PCM1798 on each of the output pins ( $I_{OUT}L+$ ,  $I_{OUT}L-$ ,  $I_{OUT}R+$ ,  $I_{OUT}R-$ ) is 4 mA p-p at 0 dB (full scale). The voltage output level of the I/V converter (Vi) is given by following equation:

$$V_1 = 4 \text{ mAp-p} \times R_f (R_f : \text{feedback resistance of I/V converter})$$
 (1)

TI recommends an NE5534 operational amplifier for the I/V circuit to obtain the specified performance. Dynamic performance such as the gain bandwidth, settling time, and slew rate of the operational amplifier affects the audio dynamic performance of the I/V section.

#### 8.2.2.2.2 Differential Section

The PCM1798 voltage outputs are followed by differential amplifier stages, which sum the differential signals for each channel, creating a single-ended I/V op-amp output. In addition, the differential amplifiers provide a low-pass filter function.

The operational amplifier recommended for the differential circuit is the low-noise type.

Copyright © 2003–2015, Texas Instruments Incorporated

Submit Documentation Feedback





Figure 32. Measurement Circuit

Submit Documentation Feedback





Figure 33. Measurement Circuit for Monaural Mode

Copyright © 2003–2015, Texas Instruments Incorporated



## 9 Power Supply Recommendations

The PCM1798 requires a 5-V nominal supply and a 3.3-V nominal supply. The 5-V supply is for the analog circuitry powered by pins VCC1, VCC2L, and VCC2R pins. The 3.3-V supply is for the digital circuitry powered by the Vdd pin. The decoupling capacitors for the power supplies should be placed close to the device terminals.

## 10 Layout

## 10.1 Layout Guidelines

Designers should try to use the same ground between AGND and DGND to avoid any potential voltage difference between them. Ensure that the return currents for digital signals will avoid the AGND pin or the input signals to the I/V stage. Avoid running high frequency clock and control signals near AGND, or any of the Vout pins where possible. The pin layout of the PCM1798 partitions into two parts - analog section and digital section. Providing the system is partitioned in such a way that digital signals are routed away from the analog sections, then no digital return currents (for example, clocks) should be generated in the analog circuitry.

- Decoupling capacitors should be placed as close to the V<sub>CC</sub>1, V<sub>CC</sub>2L, V<sub>CC</sub>R2, V<sub>COM</sub>L, V<sub>COM</sub>R, and V<sub>DD</sub> pins as possible.
- Further guidelines can be found in Figure 34.



## 10.2 Layout Example



Figure 34. PCM1785 Layout Example



## 11 Device and Documentation Support

#### 11.1 Trademarks

System Two, Audio Precision are trademarks of Audio Precision, Inc. All other trademarks are the property of their respective owners.

## 11.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

24-Apr-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| PCM1798DB        | ACTIVE | SSOP         | DB      | 28   | 47      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PCM1798        | Samples |
| PCM1798DBG4      | ACTIVE | SSOP         | DB      | 28   | 47      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PCM1798        | Samples |
| PCM1798DBR       | ACTIVE | SSOP         | DB      | 28   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | PCM1798        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, Tl Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

24-Apr-2015

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 1-Oct-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCM1798DBR | SSOP            | DB                 | 28 | 2000 | 330.0                    | 17.4                     | 8.5        | 10.8       | 2.4        | 12.0       | 16.0      | Q1               |

www.ti.com 1-Oct-2014



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| PCM1798DBR | SSOP         | DB              | 28   | 2000 | 336.6       | 336.6      | 28.6        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.