

32K-Word By 8 Bit

CS18LV02565

### **Revision History**

| Rev. No. | <u>History</u>                     | Issue Date  | <u>Remark</u> |
|----------|------------------------------------|-------------|---------------|
| 20       | Initial issue with new naming rule | Dec.29.2004 |               |



32K-Word By 8 Bit

CS18LV02565

#### ■ GENERAL DESCRIPTION

The CS18LV02565 is a high performance, high speed and super low power CMOS Static Random Access Memory organized as 32,768 words by 8bits and operates for a single 4.5 to 5.5V supply voltage. Advanced CMOS technology and circuit techniques provide both high speed, super low power features and maximum access time of 55/70ns in 5.0V operation. Easy memory expansion is provided by an active LOW chip enable (/CE) and active LOW output enable (/OE).

The CS18LV02565 has an automatic power down feature, reducing the power consumption significantly when chip is deselected. The CS18LV02565 is available in JEDEC standard 28-pin TSOP I (8x13.4 mm), SOP (330 mil) and PDIP (600 mil) packages.

#### **■ FEATURES**

- ➤ Wide operation voltage : 4.5 ~ 5.5V
- ➤ Ultra low power consumption : 2mA@1MHz (Max.) , Vcc=5.0V.

1.0 uA (Typ.) CMOS standby current

- High speed access time : 55/70ns.
- Automatic power down when chip is deselected.
- > Three state outputs and TTL compatible.
- Data retention supply voltage as low as 1.5V.
- Easy expansion with /CE and /OE options.

#### **■ PRODUCT FAMILY**

| Product Family | Operating Temp. | Vcc Range | Speed (ns)     | Standby Current(Typ.) | Package Type |
|----------------|-----------------|-----------|----------------|-----------------------|--------------|
|                |                 |           |                |                       | 28 SOP       |
|                | 0~70°C          |           | 55/70<br>55/70 | 1.0 uA                | 28 TSOP I    |
|                | 0-70 C          |           |                | (Vcc = 5.0V)          | 28 PDIP      |
| CS18LV02565    |                 | 4.5~5.5V  |                |                       | Dice         |
|                | -40∼85°C        |           |                |                       | 28 SOP       |
|                |                 |           |                | 1.5 uA                | 28 TSOP I    |
|                | -40*85 C        |           |                | (Vcc= 5.0V)           | 28 PDIP      |
|                |                 |           |                |                       | Dice         |



32K-Word By 8 Bit

CS18LV02565

### **■ PIN CONFIGURATIONS**



#### ■ FUNCTIONAL BLOCK DIAGRAM





32K-Word By 8 Bit

CS18LV02565

### **■ PIN DESCRIPTIONS**

| Name     | Type   | Function                                                                        |
|----------|--------|---------------------------------------------------------------------------------|
| A0 – A14 | Input  | Address inputs for selecting one of the 32,768 x 8 bit words in the RAM         |
|          |        | /CE is active LOW. Chip enable must be active when data read from or write      |
| /CE      | Input  | to the device. If chip enable is not active, the device is deselected and in a  |
| /CE      | iliput | standby power mode. The DQ pins will be in high impedance state when the        |
|          |        | device is deselected.                                                           |
|          |        | The Write enable input is active LOW. It controls read and write operations.    |
| /WE      | Innut  | With the chip selected, when /WE is HIGH and /OE is LOW, output data will       |
| /VVE     | Input  | be present on the DQ pins, when /WE is LOW, the data present on the DQ          |
|          |        | pins will be written into the selected memory location.                         |
|          |        | The output enable input is active LOW. If the output enable is active while the |
| /OE      | Input  | chip is selected and the write enable is inactive, data will be present on the  |
| /OE      | iliput | DQ pins and they will be enabled. The DQ pins will be in the high impedance     |
|          |        | state when /OE is inactive.                                                     |
| DO0 DO7  | I/O    | These 8 bi-directional ports are used to read data from or write data into the  |
| DQ0~DQ7  | 1/0    | RAM.                                                                            |
| Vcc      | Power  | Power Supply                                                                    |
| Gnd      | Power  | Ground                                                                          |

### **■ TRUTH TABLE**

| Mode            | /CE | /WE | /OE | DQ0~7            | Vcc Current                            |
|-----------------|-----|-----|-----|------------------|----------------------------------------|
| Standby         | Н   | Х   | X   | High Z           | I <sub>CCSB</sub> , I <sub>CCSB1</sub> |
| Output Disabled | L   | Н   | Н   | High Z           | I <sub>cc</sub>                        |
| Read            | L   | Н   | L   | D <sub>OUT</sub> | I <sub>cc</sub>                        |
| Write           | L   | L   | X   | D <sub>IN</sub>  | I <sub>cc</sub>                        |



32K-Word By 8 Bit

CS18LV02565

### ■ ABSOLUTE MAXIMUM RATINGS(1)

| Symbol            | Parameter                            | Rating          | Unit |
|-------------------|--------------------------------------|-----------------|------|
| V <sub>TERM</sub> | Terminal Voltage with Respect to GND | -0.5 to Vcc+0.5 | V    |
| T <sub>BIAS</sub> | Temperature Under Bias               | -40 to +125     | οС   |
| T <sub>STG</sub>  | Storage Temperature                  | -60 to +150     | οС   |
| P <sub>T</sub>    | Power Dissipation                    | 1.0             | W    |
| I <sub>OUT</sub>  | I <sub>OUT</sub> DC Output Current   |                 | mA   |

<sup>1.</sup> Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **■ OPERATING RANGE**

| Range      | Ambient Temperature | Vcc      |
|------------|---------------------|----------|
| Commercial | 0~70°C              | 4.5~5.5V |
| Industrial | -40~85°C            | 4.5~5.5V |

### ■ CAPACITANCE<sup>(1)</sup>(TA=25°C,f=1.0MHz)

| Symbol          | Parameter                | Conduction | MAX. | Unit |  |
|-----------------|--------------------------|------------|------|------|--|
| C <sub>IN</sub> | Input Capacitance        | VIN=0V     | 6    | pF   |  |
| C <sub>DQ</sub> | Input/Output Capacitance | VI/O=0V    | 8    | pF   |  |

<sup>1.</sup> This parameter is guaranteed, and not 100% tested.



32K-Word By 8 Bit

CS18LV02565

### ■ DC ELECTRICAL CHARACTERISTICS

| ( TA = $0^{\circ} \sim 70^{\circ}$ C, Vcc = 5.0 | )\ | 5. | = 5 | cc/ | ١. | $^{\circ}$ C | 0 | ~7 | 0° | = | TΑ | ( |
|-------------------------------------------------|----|----|-----|-----|----|--------------|---|----|----|---|----|---|
|-------------------------------------------------|----|----|-----|-----|----|--------------|---|----|----|---|----|---|

| Name               | Parameter                                       | Test Condition                                                                                              | MIN  | TYP <sup>(1)</sup> | MAX     | Unit |
|--------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|--------------------|---------|------|
| V <sub>IL</sub>    | Guaranteed Input Low<br>Voltage <sup>(2)</sup>  | Vcc=5.0V                                                                                                    | -0.5 |                    | 1.5     | V    |
| V <sub>IH</sub>    | Guaranteed Input High<br>Voltage <sup>(2)</sup> | Vcc=5.0V                                                                                                    | 2.5  |                    | Vcc+0.2 | V    |
| I <sub>IL</sub>    | Input Leakage Current                           | $V_{CC}$ =MAX, $V_{IN}$ =0 to $V_{CC}$                                                                      | -1   |                    | 1       | uA   |
| I <sub>OL</sub>    | Output Leakage Current                          | $V_{CC}$ =MAX, /CE= $V_{IN}$ , or /OE= $V_{IN}$ , $V_{IO}$ =0V to $V_{CC}$                                  | -1   |                    | 1       | uA   |
| V <sub>OL</sub>    | Output Low Voltage                              | V <sub>CC</sub> =MAX, I <sub>OL</sub> = 1mA                                                                 |      |                    | 0.4     | ٧    |
| V <sub>OH</sub>    | Output High Voltage                             | V <sub>CC</sub> =MIN, I <sub>OH</sub> = -1mA                                                                | 2.2  |                    |         | ٧    |
| I <sub>CC</sub>    | Operating Power Supply<br>Current               | /CE=V <sub>IL</sub> , $I_{DQ}$ =0mA,<br>F=F <sub>MAX</sub> =1/ $t_{RC}$                                     |      |                    | 20      | mA   |
| I <sub>CCSB</sub>  | TTL Standby Supply                              | /CE=V <sub>IH</sub> , I <sub>DQ</sub> =0mA,                                                                 |      |                    | 1       | mA   |
| I <sub>CCSB1</sub> | CMOS Standby Current                            | /CE $\ge$ V <sub>CC</sub> -0.2V, V <sub>IN</sub> $\ge$ V <sub>CC</sub> -0.2V or V <sub>IN</sub> $\le$ 0.2V, |      | 1.0                | 4       | uA   |

<sup>1.</sup> Typical characteristics are at TA =  $25^{\circ}$ C.

### ■ DATA RETENTION CHARACTERISTICS (TA = 0° ~70°C, Vcc = 5.0V)

| Name             | Parameter                          | Test Condition                                           | MIN                 | TYP <sup>(1)</sup> | MAX | Unit |
|------------------|------------------------------------|----------------------------------------------------------|---------------------|--------------------|-----|------|
| M                | V <sub>CC</sub> for Data Retention | /CE $\geq$ V <sub>CC</sub> -0.2V, V <sub>IN</sub> $\geq$ | 1.5                 |                    |     | V    |
| $V_{DR}$         |                                    | $V_{\text{CC}}\text{-}0.2V$ or $V_{\text{IN}}{\le}0.2V$  | 1.5                 |                    |     | V    |
|                  | Data Retention Current             | /CE $\geq$ V <sub>CC</sub> -0.2V, V <sub>IN</sub> $\geq$ |                     | 0.5                | 2   |      |
| ICCDR            |                                    | $V_{CC}$ -0.2V or $V_{IN} {\le} 0.2V$                    |                     | 0.5                | 3   | uA   |
| _                | Chip Deselect to Data              | Refer to                                                 | 0                   |                    |     | 20   |
| T <sub>CDR</sub> | Retention Time                     | Retention Waveform                                       | U                   |                    |     | ns   |
| t <sub>R</sub>   | Operation Recovery Time            | ixetention wavelonii                                     | t <sub>RC</sub> (2) |                    |     | ns   |

<sup>1.</sup>  $TA = 25^{\circ}C$ .

<sup>2.</sup> These are absolute values with respect to device ground and all overshoots due to system or tester notice are included.

<sup>2.</sup> t<sub>RC=</sub> Read Cycle Time.



32K-Word By 8 Bit

CS18LV02565

### ■ LOW Vcc DATA RETENTION WAVEFORM ( /CE Controlled )



#### ■ AC TEST CONDITIONS

| Input Pulse Levels        | Vcc/0V |
|---------------------------|--------|
| Input Rise and Fall Times | 5ns    |
| Input and Output Timing   | 0.5Vcc |
| Reference Level           | 0.5700 |

### **■ KEY TO SWITCHING WAVEFORMS**

| WAVEFORMS | INPUTS                                | OUTPUTS                                    |
|-----------|---------------------------------------|--------------------------------------------|
|           | MUST BE STEADY                        | MUST BE STEADY                             |
|           | MAY CHANGE<br>FROM H TO L             | WILL BE CHANGE FROM H<br>TO L              |
|           | MAY CHANGE<br>FROM L TO H             | WILL BE CHANGE FROM L<br>TO H              |
|           | DON'T CARE ANY<br>CHANGE<br>PERMITTED | CHANGE STATE<br>UNKNOWN                    |
|           | DOES NOT APPLY                        | CENTER LINE IS HIGH<br>IMPEDANCE OFF STATE |

#### ■ AC TEST LOADS AND WAVEFORMS





Rev. 2.0



32K-Word By 8 Bit

CS18LV02565

# ■ AC ELECTRICAL CHARACTERISTICS (TA = 0° ~70°C, Vcc = 5.0V) < READ CYCLE >

| JEDEC             | Symbol           | Description                 | -55 |     | -70 |     | l lm:4 |
|-------------------|------------------|-----------------------------|-----|-----|-----|-----|--------|
| Name              |                  |                             | MIN | MAX | MIN | MAX | Unit   |
| t <sub>AVAX</sub> | t <sub>RC</sub>  | Read Cycle Time             | 55  |     | 70  |     | ns     |
| t <sub>AVQV</sub> | t <sub>AA</sub>  | Address Access Time         |     | 55  |     | 70  | ns     |
| t <sub>ELQV</sub> | t <sub>ACE</sub> | Chip Select Access Time     |     | 55  |     | 70  | ns     |
| t <sub>GLQV</sub> | t <sub>OE</sub>  | Output Enable to Output     |     | 30  |     | 50  | ns     |
|                   |                  | Valid                       |     |     |     |     |        |
| t <sub>ELQX</sub> | t <sub>CLZ</sub> | Chip Select to Output Low Z | 10  |     | 10  |     | ns     |
| t <sub>GLQX</sub> | t <sub>OLZ</sub> | Output Enable to Output in  | 5   |     | 5   |     | ns     |
|                   |                  | Low Z                       |     |     |     |     |        |
| t <sub>EHQZ</sub> | t <sub>CHZ</sub> | Chip Deselect to Output in  | 0   | 35  | 0   | 35  | ns     |
|                   |                  | High Z                      |     |     |     |     |        |
| t <sub>GHQZ</sub> | t <sub>OHZ</sub> | Output Disable to Output in | 0   | 30  | 0   | 30  | ns     |
|                   |                  | High Z                      |     |     |     |     |        |
| t <sub>AXOX</sub> | t <sub>OH</sub>  | Address Change to Out       | 10  |     | 10  |     | ns     |
|                   |                  | Disable                     |     |     |     |     |        |

### ■ SWITCHING WAVEFORMS (READ CYCLE)

### READ CYCLE1 (1,2,4)





32K-Word By 8 Bit

CS18LV02565

### READ CYCLE2 (1,3,4)



#### READ CYCLE3 (1,4)



#### **NOTES:**

- 1. /WE is high in read Cycle.
- 2. Device is continuously selected when  $/CE = V_{IL}$
- 3. Address valid prior to or coincident with CE transition low.
- 4. /OE = VIL.
- 5. Test conditions assume signal transition times of 5ns or less, timing reference levels of 0.5VCC, input pulse levels of 0V to VCC and output loading specified in Figure 1A.
- 6. Transition is measured  $\pm 500$ mV from steady state with  $C_L = 5$ pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested.



32K-Word By 8 Bit

CS18LV02565

# ■ AC ELECTRICAL CHARACTERISTICS (TA = 0° ~70°C, Vcc = 5.0V) < WRITE CYCLE >

| JEDEC              | Symbol           | Description                   | -55 |     | -70 |     | l lm:4 |
|--------------------|------------------|-------------------------------|-----|-----|-----|-----|--------|
| Name               |                  |                               | MIN | MAX | MIN | MAX | Unit   |
| t <sub>AVAX</sub>  | t <sub>wc</sub>  | Write Cycle Time              | 55  |     | 70  |     | ns     |
| t <sub>E1LWH</sub> | t <sub>cw</sub>  | Chip Select to End of Write   | 55  |     | 70  |     | ns     |
| t <sub>AVWL</sub>  | t <sub>AS</sub>  | Address Setup Time            | 0   |     | 0   |     | ns     |
| t <sub>AVWH</sub>  | t <sub>AW</sub>  | Address Valid to End of Write | 55  |     | 70  |     | ns     |
| t <sub>WLWH</sub>  | t <sub>WP</sub>  | Write Pulse Width             | 40  |     | 50  |     | ns     |
| t <sub>WHAX</sub>  | t <sub>WR</sub>  | Write Recovery Time           | 0   |     | 0   |     | ns     |
| t <sub>WLQZ</sub>  | t <sub>WHZ</sub> | Write to Output in High Z     |     | 25  |     | 35  | ns     |
| t <sub>DVWH</sub>  | t <sub>DW</sub>  | Data to Write Time Overlap    | 20  |     | 30  |     | ns     |
| t <sub>WHDX</sub>  | t <sub>DH</sub>  | Data Hold for Write End       | 0   |     | 0   |     | ns     |
| t <sub>GHQZ</sub>  | t <sub>OHZ</sub> | Output Disable to Output in   | 0   | 30  | 0   | 30  | ns     |
|                    |                  | High Z                        |     |     |     |     |        |
| t <sub>WHOX</sub>  | t <sub>ow</sub>  | End of Write to Output Active | 5   |     | 5   |     | ns     |

### ■ SWITCHING WAVEFORMS (WRITE CYCLE)

WRITE CYCLE1 (Write Enable Controlled)



#### WRITE CYCLE2 (Chip Enable Controlled)



11 Rev. 2.0



32K-Word By 8 Bit

CS18LV02565

#### NOTES:

- 1. /WE must be high during address transitions.
- 2. The internal write time of the memory is defined by the overlap of /CE and /WE low. All signals must be active to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write.
- 3. T<sub>WR</sub> is measured from the earlier of /CE or /WE going high at the end of write cycle.
- 4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
- 5. If the /CE low transition occurs simultaneously with the /WE low transitions or after the /WE transition, output remain in a high impedance state.
- 6. /OE is continuously low (/OE =  $V_{IL}$ ).D<sub>OUT</sub> is the same phase of write data of this write cycle.
- 7. D<sub>OUT</sub> is the read data of next address.
- 8. If /CE is low during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them.
- 9. Test conditions assume signal transition times of 5ns or less, timing reference levels of 0.5VCC, input pulse levels of 0V to VCC and output loading specified in Figure 1A.
- 10. Transition is measured  $\pm 500$ mV from steady state with  $C_L$  = 5pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested.
- 11.  $T_{CW}$  is measured from the later of /CE going low to the end of write.

#### ORDER INFORMATION





32K-Word By 8 Bit

CS18LV02565

#### ■ PACKAGE DIMENSIONS

- 28 pin SOP (330 mil):



### - 28 pin TSOP I (8x13.4 mm) :



13 Rev. 2.0



32K-Word By 8 Bit

CS18LV02565

### - 28 pin PDIP (600mil):

