

TLVH431B-Q1 SLVS906B-DECEMBER 2008-REVISED MARCH 2011

I ANODE

3

TLVH431A-Q1

## LOW-VOLTAGE ADJUSTABLE PRECISION SHUNT REGULATORS

Check for Samples: TLVH431A-Q1, TLVH431B-Q1

#### **FEATURES**

- **Qualified for Automotive Applications**
- Low-Voltage Operation: Down to 1.24 V
- Reference Voltage Tolerances at 25°C
  - 0.5% for B Grade
  - 1% for A Grade
- Adjustable Output Voltage,  $V_0 = V_{REF}$  to 18 V
- Wide Operating Cathode Current Range: 100 µA to 70 mA
- **0.25-**Ω Typical Output Impedance
- -40°C to 125°C Specifications



Pin 2 is attached to Substrate and must be connected to ANODE or left open.

#### **DESCRIPTION/ORDERING INFORMATION**

The TLVH431 devices are low-voltage 3-terminal adjustable voltage references, with thermal stability specified over the automotive temperature range. Output voltage can be set to any value between V<sub>REF</sub> (1.24 V) and 18 V with two external resistors (see Figure 2). These devices operate from a lower voltage (1.24 V) than the widely used TL431 and TL1431 shunt-regulator references.

When used with an optocoupler, the TLVH431 devices are ideal voltage reference in isolated feedback circuits for 3-V to 3.3-V switching-mode power supplies. They have a typical output impedance of 0.25 Ω. Active output circuitry provides a very sharp turn-on characteristic, making the TLVH431 an excellent replacement for low-voltage Zener diodes in many applications, including on-board regulation and adjustable power supplies.

| T <sub>A</sub> | V <sub>REF</sub><br>TOLERANCE | PACKAG         | iE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |
|----------------|-------------------------------|----------------|-------------------|-----------------------|------------------|--|--|
|                | 0.5%                          | SOT-23-5 – DBV | Reel of 3000      | TLVH431BQDBVRQ1       | VOPQ             |  |  |
| -40°C to 125°C | 0.5%                          | SOT-23-3 - DBZ | Reel of 3000      | TLVH431BQDBZRQ1       | VPIQ             |  |  |
|                | 1%                            | SOT-23-5 – DBV | Reel of 3000      | TLVH431AQDBVRQ1       | VOOQ             |  |  |

#### **ORDERING INFORMATION**<sup>(1)</sup>

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI (1) web site at www.ti.com.

Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. (2)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







**EQUIVALENT SCHEMATIC** 





#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

| $V_{KA}$         | Cathode voltage <sup>(2)</sup>               | 20 V             |
|------------------|----------------------------------------------|------------------|
| Ι <sub>Κ</sub>   | Cathode current range                        | –25 mA to 80 mA  |
| I <sub>ref</sub> | Reference current range                      | –0.05 mA to 3 mA |
| $\theta_{JA}$    | Package thermal impedance <sup>(3)</sup> (4) | 206°C/W          |
| TJ               | Operating virtual junction temperature       | 150°C            |
| T <sub>stg</sub> | Storage temperature range                    | –65°C to 150°C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Voltage values are with respect to the anode terminal, unless otherwise noted.

(3) Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

#### **RECOMMENDED OPERATING CONDITIONS**

|                 |                                | MIN       | MAX | UNIT |
|-----------------|--------------------------------|-----------|-----|------|
| V <sub>KA</sub> | Cathode voltage                | $V_{REF}$ | 18  | V    |
| Ι <sub>Κ</sub>  | Cathode current (continuous)   | 0.1       | 70  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -40       | 125 | °C   |

STRUMENTS

XAS

#### **TLVH431A ELECTRICAL CHARACTERISTICS**

at 25°C free-air temperature (unless otherwise noted)

|                                                      | PARAMETER                                                                            | TEST CO                                                                 | MIN                                                  | TYP   | MAX  | UNIT  |   |
|------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------|-------|------|-------|---|
|                                                      |                                                                                      |                                                                         | $T_A = 25^{\circ}C$                                  | 1.228 | 1.24 | 1.252 |   |
| $V_{REF}$                                            | Reference voltage                                                                    | $V_{KA} = V_{REF}$ , $I_K = 10 \text{ mA}$                              | $T_A = $ full range <sup>(1)</sup><br>(see Figure 1) | 1.209 |      | 1.271 | V |
| V <sub>REF(dev)</sub>                                | $V_{\text{REF}}$ deviation over full temperature range $^{(1)}$ $^{(2)}$             | $V_{KA} = V_{REF}$ , $I_K = 10$ mA (s                                   |                                                      | 11    | 31   | mV    |   |
| $\frac{\Delta V_{\text{REF}}}{\Delta V_{\text{KA}}}$ | Ratio of V <sub>REF</sub> change to cathode voltage change                           | $V_{\rm K} = V_{\rm REF}$ to 18 V, $I_{\rm K} = 10$                     |                                                      | -1.5  | -2.7 | mV/V  |   |
| I <sub>ref</sub>                                     | Reference terminal current                                                           | $I_{\rm K}$ = 10 mA, R1 = 10 kΩ, I                                      |                                                      | 0.1   | 0.5  | μA    |   |
| I <sub>ref(dev)</sub>                                | I <sub>ref</sub> deviation over full temperature range <sup>(1)</sup> <sup>(2)</sup> | $I_{\rm K} = 10 \ {\rm mA}, \ {\rm R1} = 10 \ {\rm k}\Omega, \ {\rm R}$ |                                                      | 0.15  | 0.5  | μA    |   |
| I <sub>K(min)</sub>                                  | Minimum cathode current for<br>regulation                                            | $V_{KA} = V_{REF}$ (see Figure 1)                                       |                                                      | 60    | 100  | μA    |   |
| I <sub>K(off)</sub>                                  | Off-state cathode current                                                            | $V_{REF} = 0$ , $V_{KA} = 18$ V (see                                    |                                                      | 0.02  | 0.1  | μA    |   |
| z <sub>KA</sub>                                      | Dynamic impedance <sup>(3)</sup>                                                     | $V_{KA} = V_{REF}$ , f $\leq$ 1 kHz, I <sub>K</sub> :<br>(see Figure 1) |                                                      | 0.25  | 0.4  | Ω     |   |

(1) Full temperature range is  $-40^{\circ}$ C to  $125^{\circ}$ C.

 (2) The deviation parameters V<sub>REF(dev)</sub> and I<sub>ref(dev)</sub> are defined as the differences between the maximum and minimum values obtained over the rated temperature range. The average full-range temperature coefficient of the reference input voltage, αV<sub>REF</sub>, is defined as:

$$|\alpha V_{\mathsf{REF}}| \left(\frac{\mathsf{ppm}}{\mathsf{o}\mathsf{C}}\right) = \frac{\left(\frac{V_{\mathsf{REF}}(\mathsf{dev})}{V_{\mathsf{REF}}(\mathsf{T}_{\mathsf{A}}=25^{\circ}\mathsf{C})}\right) \times 10^{6}}{\Delta \mathsf{T}_{\mathsf{A}}}$$

where  $\Delta T_A$  is the rated operating free-air temperature range of the device.  $\alpha V_{REF}$  can be positive or negative, depending on whether minimum  $V_{REF}$  or maximum  $V_{REF}$ , respectively, occurs at the lower temperature.

(3) The dynamic impedance is defined as:

$$z_{KA} = \frac{\Delta V_{KA}}{\Delta I_{K}}$$

When the device is operating with two external resistors (see Figure 2), the total dynamic impedance of the circuit is defined as:  $|z_{KA}| = \frac{\Delta V}{\Delta I} \approx |z_{KA}| \times \left(1 + \frac{R1}{R2}\right)$ 

4



#### **TLVH431B ELECTRICAL CHARACTERISTICS**

at 25°C free-air temperature (unless otherwise noted)

|                                                      | PARAMETER                                                                            | TEST CO                                                                 | MIN                                        | TYP   | MAX  | UNIT  |   |
|------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------|-------|------|-------|---|
|                                                      |                                                                                      |                                                                         | $T_A = 25^{\circ}C$                        | 1.234 | 1.24 | 1.246 |   |
| V <sub>REF</sub>                                     | Reference voltage                                                                    | $V_{KA} = V_{REF}, I_K = 10 \text{ mA}$                                 | $T_A = full range^{(1)}$<br>(see Figure 1) | 1.221 |      | 1.265 | V |
| V <sub>REF(dev)</sub>                                | $V_{\text{REF}}$ deviation over full temperature range $^{(1)}$ $^{(2)}$             | $V_{KA} = V_{REF}$ , $I_K = 10$ mA (s                                   |                                            | 11    | 31   | mV    |   |
| $\frac{\Delta V_{\text{REF}}}{\Delta V_{\text{KA}}}$ | Ratio of V <sub>REF</sub> change to cathode voltage change                           | $I_{\rm K}$ = 10 mA, $V_{\rm K}$ = $V_{\rm REF}$ to                     |                                            | -1.5  | -2.7 | mV/V  |   |
| I <sub>ref</sub>                                     | Reference terminal current                                                           | $I_{K}$ = 10 mA, R1 = 10 k $\Omega$ , F                                 |                                            | 0.1   | 0.5  | μA    |   |
| I <sub>ref(dev)</sub>                                | I <sub>ref</sub> deviation over full temperature range <sup>(1)</sup> <sup>(2)</sup> | $I_{\rm K} = 10 \text{ mA}, \text{ R1} = 10 \text{ k}\Omega, \text{ F}$ |                                            | 0.15  | 0.5  | μA    |   |
| I <sub>K(min)</sub>                                  | Minimum cathode current for<br>regulation                                            | $V_{KA} = V_{REF}$ (see Figure 1)                                       |                                            | 60    | 100  | μA    |   |
| I <sub>K(off)</sub>                                  | Off-state cathode current                                                            | $V_{REF} = 0$ , $V_{KA} = 18$ V (see                                    |                                            | 0.02  | 0.1  | μA    |   |
| z <sub>KA</sub>                                      | Dynamic impedance <sup>(3)</sup>                                                     | $V_{KA} = V_{REF}$ , f $\leq$ 1 kHz, I <sub>K</sub> = (see Figure 1)    |                                            | 0.25  | 0.4  | Ω     |   |

(1) Full temperature range is -40°C to 125°C.

(2) The deviation parameters V<sub>REF(dev)</sub> and I<sub>ref(dev)</sub> are defined as the differences between the maximum and minimum values obtained over the rated temperature range. The average full-range temperature coefficient of the reference input voltage, αV<sub>REF</sub>, is defined as:

$$|\alpha V_{\mathsf{REF}}| \left(\frac{\mathsf{ppm}}{\mathsf{o}\mathsf{C}}\right) = \frac{\left(\frac{V_{\mathsf{REF}}(\mathsf{dev})}{V_{\mathsf{REF}}\left(\mathsf{T}_{\mathsf{A}} = 25^{\circ}\mathsf{C}\right)}\right) \times 10^{6}}{\Delta\mathsf{T}_{\mathsf{A}}}$$

where  $\Delta T_A$  is the rated operating free-air temperature range of the device.  $\alpha V_{REF}$  can be positive or negative, depending on whether minimum  $V_{REF}$  or maximum  $V_{REF}$ , respectively, occurs at the lower temperature.

(3) The dynamic impedance is defined as:

$$z_{KA} = \frac{\Delta V_{KA}}{\Delta I_{K}}$$

When the device is operating with two external resistors (see Figure 2), the total dynamic impedance of the circuit is defined as:  $|z_{KA}| = \frac{\Delta V}{\Delta I} \approx |z_{KA}| \times (1 + \frac{R1}{R2})$ 

TEXAS INSTRUMENTS

www.ti.com

#### PARAMETER MEASUREMENT INFORMATION

Operation of the device at any conditions beyond those indicated under *recommended operating conditions* is not implied.



Figure 1. Test Circuit for  $V_{KA} = V_{REF}$ ,  $V_O = V_{KA} = V_{REF}$ 



Figure 2. Test Circuit for  $V_{KA} > V_{REF}$ ,  $V_O = V_{KA} = V_{REF} \times (1 + R1/R2) + I_{ref} \times R1$ 



Figure 3. Test Circuit for I<sub>K(off)</sub>

6



#### PARAMETER MEASUREMENT INFORMATION (continued)





Copyright © 2008–2011, Texas Instruments Incorporated









8



#### TLVH431A-Q1 TLVH431B-Q1 SLVS906B – DECEMBER 2008 – REVISED MARCH 2011



#### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 9.

TEXAS INSTRUMENTS

www.ti.com

#### PARAMETER MEASUREMENT INFORMATION (continued)



<sup>(1)</sup> Extrapolated from life-test data taken at 125°C; the activation energy assumed is 0.7 eV.







TEST CIRCUIT FOR EQUIVALENT INPUT NOISE VOLTAGE





#### PARAMETER MEASUREMENT INFORMATION (continued)



TEST CIRCUIT FOR 0.1-Hz TO 10-Hz EQUIVALENT NOISE VOLTAGE

Figure 12.

#### TEXAS INSTRUMENTS

www.ti.com

#### PARAMETER MEASUREMENT INFORMATION (continued)





AND PHASE MARGIN







TEST CIRCUIT FOR REFERENCE IMPEDANCE





#### TLVH431A-Q1 TLVH431B-Q1 SLVS906B – DECEMBER 2008 – REVISED MARCH 2011

www.ti.com

PARAMETER MEASUREMENT INFORMATION (continued)





**TEST CIRCUIT FOR PULSE RESPONSE 1** 







Figure 16.



#### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 17. Phase Margin Test Circuit



Figure 18.









Capacitive Load - nF







Figure 21. Flyback With Isolation Using TLVH431 as Voltage Reference and Error Amplifier

Figure 21 shows the TLVH431 used in a 3.3-V isolated flyback supply. Output voltage V<sub>O</sub> can be as low as reference voltage V<sub>REF</sub> (1.24 V). The output of the regulator plus the forward voltage drop of the optocoupler LED (1.24 + 1.4 = 2.64 V) determine the minimum voltage that can be regulated in an isolated supply configuration. Regulated voltage as low as 2.7 Vdc is possible in the topology shown in Figure 21.



11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| TLVH431AQDBVRQ1  | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VOOQ              | Samples |
| TLVH431BQDBVRQ1  | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VOPQ              | Samples |
| TLVH431BQDBZRQ1  | ACTIVE | SOT-23       | DBZ     | 3    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VPIQ              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

11-Apr-2013

#### OTHER QUALIFIED VERSIONS OF TLVH431A-Q1, TLVH431B-Q1 :

• Catalog: TLVH431A, TLVH431B

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLVH431AQDBVRQ1             | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLVH431BQDBVRQ1             | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLVH431BQDBZRQ1             | SOT-23          | DBZ                | 3 | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLVH431AQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TLVH431BQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TLVH431BQDBZRQ1 | SOT-23       | DBZ             | 3    | 3000 | 203.0       | 203.0      | 35.0        |

## DBV 5

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.45 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## DBZ 3

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.12 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4203227/C

# **DBZ0003A**



## **PACKAGE OUTLINE**

### SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
This drawing is subject to change without notice.
Reference JEDEC registration TO-236, except minimum foot length.



## **DBZ0003A**

# **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DBZ0003A

# **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated