

## **GENERAL DESCRIPTION**

OB2279 is a highly integrated current mode PWM control IC optimized for high performance, low standby power and cost effective offline flyback converter applications.

PWM switching frequency at normal operation is externally programmable and trimmed to tight range. At no load or light load condition, the IC operates in extended 'burst mode' to minimize switching loss. Lower standby power and higher conversion efficiency is thus achieved.

VDD low startup current and low operating current contribute to a reliable power on startup design with OB2279. A large value resistor could thus be used in the startup circuit for reduced power loss.

The internal slope compensation improves system large signal stability and reduces the possible subharmonic oscillation at high PWM duty cycle output. Leading-edge blanking on current sense input removes the signal glitch due to snubber circuit diode reverse recovery and greatly reduces the external component count and system cost in the design.

OB2279 offers comprehensive protection coverage including Cycle-by-Cycle current limiting(OCP), VDD Under Voltage Lockout(UVLO), VDD Over Voltage Protection(OVP), VDD Clamp, Gate Clamp, Over Load protection(OLP) and Over Temperature protection (OTP), etc.

Different latch shutdown options are offered on OB2279 in different device version. V version has OVP Latch shutdown. T version supports both OVP and OTP latch shutdown. L version provides all OVP, OTP and OLP latch shutdown control.

Excellent EMI performance is achieved with On-Bright proprietary frequency shuffling technique together with soft switching control at the totem pole gate drive output.

OB2279 is offered in SOP-8 and DIP-8 packages.

## TYPICAL APPLICATION

## FEATURES

- On-Bright Proprietary Frequency Shuffling Technology for Improved EMI Performance
- Power On Soft Start
- Extended Burst Mode Control For Improved Efficiency and Minimum Standby Power Design
- Audio Noise Free Operation
- External Programmable PWM Switching Frequency
- Internal Synchronized Slope Compensation
- Low VIN/VDD Startup Current(3uA) and Low Operating Current (2.3mA)
- Leading Edge Blanking on Current Sense Input
- Complete Protection Coverage with selective protections for Latch Shutdown
  - VDD Over Voltage Protection(OVP) Latch Shutdown
  - Over Temperature Protection(OTP) Auto recovery or Latch Shutdown
  - Over Load Protection. (OLP) Auto recovery or Latch Shutdown
  - VDD Under Voltage Lockout with Hysteresis (UVLO)
  - Gate Output Voltage Clamp (16.5V)
  - Built-in OCP Compensation to Achieve Minimum OPP Variation over Universal AC Input Range.

# APPLICATIONS

Offline AC/DC flyback converter for

- Adaptor
- Notebook Adaptor
- LCD Monitor/TV/PC/Set-Top Box Power Supplies
- Open-frame SMPS
- Printer Power





## **GENERAL INFORMATION**

#### **Pin Configuration**

The pin map of OB2279 in DIP8 and SOP8 package is shown as below.



#### **Ordering Information**

| Part Number | Description                |  |  |
|-------------|----------------------------|--|--|
| OB2279AP-V  | DIP8, tube package, V      |  |  |
|             | version with OVP Latch     |  |  |
| OB2279AP-T  | DIP8, tube package, T      |  |  |
|             | version with OVP/OTP latch |  |  |
| OB2279AP-L  | DIP8, tube package, L      |  |  |
|             | version with OVP/OTP/OLP   |  |  |
|             | latch                      |  |  |
| OB2279CP-V  | SOP8, tube package, V      |  |  |
|             | version with OVP latch     |  |  |
| OB2279CPA-V | SOP8, taping package, V    |  |  |
|             | version with OVP latch     |  |  |
| OB2279CP-T  | SOP8, tube package, T      |  |  |
|             | version with OVP/OTP latch |  |  |
| OB2279CPA-T | SOP8, taping package, T    |  |  |
|             | version with OVP/OTP latch |  |  |

| OB2279CP-L  | SOP8, tube package, L<br>version with OVP/OTP/OLP<br>latch   |
|-------------|--------------------------------------------------------------|
| OB2279CPA-L | SOP8, taping package, L<br>version with OVP/OTP/OLP<br>latch |

Note: All Devices are offered in Pb-free Package if not otherwise noted.

#### **Package Dissipation Rating**

| Package | RθJA (°C/W) |
|---------|-------------|
| DIP8    | 90          |
| SOP8    | 150         |

#### **Absolute Maximum Ratings**

| Parameter                               | Value                       |
|-----------------------------------------|-----------------------------|
| VDD Clamp Voltage (V <sub>clamp</sub> ) | 35 V                        |
| VDD Clamp Continuous                    | 10 mA                       |
| Current                                 |                             |
| VIN / VDD Input Voltage                 | -0.3V to V <sub>clamp</sub> |
| FB Input Voltage                        | -0.3 to 7V                  |
| Sense Input Voltage                     | -0.3 to 7V                  |
| RT Input Voltage                        | -0.3 to 7V                  |
| RI Input Voltage                        | -0.3 to 7V                  |
| Min/Max Operating Junction              | -20 to 150 °C               |
| Temperature T <sub>J</sub>              |                             |
| Min/Max Storage Temperature             | -55 to 150 °C               |
| T <sub>stg</sub>                        |                             |
| Lead Temperature (Soldering,            | 260 °C                      |
| 10 seconds)                             |                             |

**Note:** Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.





#### **Marking Information**

| DIP8                |
|---------------------|
|                     |
| LT YWW<br>OB2279 AP |
| x s                 |
|                     |

A: DIP8 Package P: Pb-free Package Y: Year Code(0-9) WW: Week Code(01-52) X: Version s: Internal Code



C: SOP8 Package P: Pb-free Package Y: Year Code(0-9) WW: Week Code(01-52) X: Version s: Internal Code

#### **TERMINAL ASSIGNMENTS**

| Pin Num | Pin Name | I/O          | Description                                                                  |  |  |  |
|---------|----------|--------------|------------------------------------------------------------------------------|--|--|--|
| 1       | GND      | Р            | Ground                                                                       |  |  |  |
| 2       | FB       | Ι            | Feedback input pin. PWM duty cycle is determined by voltage level into this  |  |  |  |
|         |          |              | pin and current-sense signal level at Pin 6.                                 |  |  |  |
| 3       | VIN      | Ι            | Connected through a large value resistor to rectified line input for startup |  |  |  |
|         |          |              | and line voltage sensing.                                                    |  |  |  |
| 4       | RI       | Ι            | Internal oscillator frequency setting pin. A resistor connected between RI   |  |  |  |
|         |          |              | and GND sets the PWM frequency.                                              |  |  |  |
| 5       | RT       | $\mathbf{V}$ | Dual function pin. Either connected through a NTC resistor to GND for over   |  |  |  |
|         |          | $\Delta$     | temperature shutdown control or used as latch shutdown control input.        |  |  |  |
| 6       | SENSE    | Ι            | Current sense input pin. Connected to MOSFET current sensing resistor        |  |  |  |
|         |          |              | node.                                                                        |  |  |  |
| 7       | VDD      | Р            | DC power supply pin.                                                         |  |  |  |
| 8       | GATE     | 0            | Totem-pole gate drive output for power MOSFET.                               |  |  |  |
|         | 2        | S            |                                                                              |  |  |  |



# **BLOCK DIAGRAM**



# RECOMMENDED OPERATING CONDITION

| Symbol         | Parameter                     | Min  | Max | Unit |
|----------------|-------------------------------|------|-----|------|
| VDD            | VDD Supply Voltage            | 11.5 | 25  | V    |
| T <sub>A</sub> | Operating Ambient Temperature | -20  | 85  | °C   |
|                |                               |      |     |      |



# **ELECTRICAL CHARACTERISTICS**

 $(TA = 25^{\circ}C, RI=100K \text{ ohm}, VDD=16V, \text{ if not otherwise noted})$ 

| Symbol                                | Parameter                    | <b>Test Conditions</b>          | Min  | Тур  | Max  | Unit |
|---------------------------------------|------------------------------|---------------------------------|------|------|------|------|
| Supply Voltage (V                     | VDD)                         |                                 |      |      |      |      |
| I_VDD_Startup                         | VDD Start up Current         | VDD=15VMeasure                  |      | 3    | 20   | uA   |
|                                       |                              | current into VDD                |      |      |      |      |
| I_VDD_Ops                             | Operation Current            | V <sub>FB</sub> =3V             |      | 2.3  |      | mA   |
| UVLO(Enter)                           | VDD Under Voltage            |                                 | 8.8  | 9.8  | 10.8 | V    |
|                                       | Lockout Enter                |                                 |      |      |      |      |
| UVLO(Exit)                            | VDD Under Voltage            |                                 | 15.5 | 16.5 | 17.5 | V    |
|                                       | Lockout Exit                 |                                 |      |      |      |      |
|                                       | (Startup)                    |                                 |      |      |      |      |
| OVP(Latch)                            | VDD Over Voltage             |                                 | 26.5 | 28   | 29.5 | V    |
|                                       | Latch Trigger                |                                 |      |      |      |      |
| OVP(De-Latch)                         | VDD Latch Release            |                                 |      | 7.5  |      | V    |
|                                       | Voltage Threshold            |                                 |      |      |      |      |
| I(Vdd)_latch                          | VDD bleeding current         | (                               |      | 45   |      | uA   |
|                                       | at latch shutdown            |                                 |      |      |      |      |
|                                       | when $VDD = 9V$              |                                 | 6    |      |      |      |
| T <sub>D</sub> OVP                    | VDD OVP Debounce             |                                 | Ś    | 80   |      | uSec |
| _                                     | time                         |                                 |      |      |      |      |
| V <sub>DD</sub> Clamp                 | V <sub>DD</sub> Zener Clamp  | $I(V_{DD}) = 5 \text{ mA}$      |      | 35   |      | V    |
| _ 1                                   | Voltage                      |                                 |      |      |      |      |
| T Softstart                           | Soft Start Time              |                                 |      | 3    |      | mSec |
| Feedback Input S                      | Section(FB Pin)              | $\sim$ $^{\circ}$               | Y    |      |      |      |
| A <sub>VCS</sub>                      | PWM Input Gain               | $\Delta V_{FB} / \Delta V_{cs}$ | *    | 2.8  |      | V/V  |
| V <sub>FB</sub> Open                  | V <sub>FB</sub> Open Voltage |                                 |      | 6.2  |      | V    |
| 1 <u>D</u> - I                        |                              |                                 |      |      |      |      |
| I <sub>FB</sub> Short                 | FB pin short circuit         | Short FB pin to GND,            |      | 0.75 |      | mA   |
| 1 <u>D_</u>                           | current                      | measure current                 |      |      |      |      |
| V <sub>TH</sub> OD                    | Zero Duty Cycle FB           |                                 |      |      | 0.95 | V    |
| - <u>_</u>                            | Threshold Voltage            |                                 |      |      |      |      |
| V <sub>TH</sub> BM                    | Burst Mode FB                | N                               |      | 1.6  |      | V    |
| · · · · · · · · · · · · · · · · · · · | Threshold Voltage            |                                 |      |      |      |      |
| V <sub>TH</sub> _PL                   | Power Limiting FB            |                                 |      | 4.4  |      | V    |
| · '''_'                               | Threshold Voltage            | ×                               |      |      |      |      |
| T <sub>D</sub> _PL                    | Power limiting               |                                 |      | 80   |      | mSec |
| D_                                    | Debounce Time                |                                 |      |      |      |      |
| Z <sub>FB</sub> IN                    | Input Impedance              |                                 |      | 9.0  |      | Kohm |
| Current Sense In                      |                              |                                 |      |      |      |      |
| T blanking                            | Sense Input Leading          |                                 |      | 300  |      | nSec |
|                                       | Edge Blanking Time           |                                 |      |      |      |      |
| Z <sub>SENSE</sub> _IN                | Sense Input                  |                                 |      | 30   |      | Kohm |
| SENSE_** ,                            | Impedance                    |                                 |      |      | 1    |      |
| T <sub>D</sub> OC                     | Over Current                 | CL=1nf at GATE,                 | 1    | 70   | 1    | nSec |
|                                       | Detection and Control        |                                 |      |      | 1    |      |
|                                       | Delay                        |                                 |      |      | 1    |      |
| V <sub>TH</sub> OC_0                  | Current Limiting             | I(VIN) = 0uA                    | 0.85 | 0.90 | 0.95 | V    |
| , IH_CC_0                             | Threshold at No              |                                 | 0.05 | 0.70 | 0.75 |      |
|                                       | Compensation                 |                                 |      |      | 1    |      |
|                                       |                              |                                 |      |      |      |      |



# OB2279 Current Mode PWM Controller<sup>Freq Shuffling with Latch Shutdown</sup>

| Oscillator                            | Threshold at<br>Compensation |                                     |                                         |       | 1     | 1    |
|---------------------------------------|------------------------------|-------------------------------------|-----------------------------------------|-------|-------|------|
|                                       | Compensation                 |                                     |                                         |       |       |      |
| Acoillatan                            | *                            |                                     |                                         |       |       |      |
|                                       |                              |                                     |                                         |       |       | T    |
| 000                                   | Normal Oscillation           |                                     | 60                                      | 65    | 70    | KHZ  |
|                                       | Frequency                    |                                     |                                         |       |       |      |
| Δf_Temp                               | Central Frequency            | -20°C to 100 °C                     |                                         | 3     |       | %    |
|                                       | Temperature Stability        |                                     |                                         |       |       |      |
| $\Delta f_VDD$                        | Central Frequency            | VDD = 12-28V,                       |                                         | 3     |       | %    |
|                                       | Voltage Stability            |                                     |                                         |       |       |      |
|                                       | Operating RI Range           |                                     | 50                                      | 100   | 250   | Kohm |
|                                       | RI open voltage              |                                     |                                         | 2.0   |       | V    |
| F_BM                                  | Burst Mode Base              |                                     |                                         | 20    |       | KHZ  |
|                                       | Frequency                    |                                     |                                         |       |       |      |
| Gate Drive Output                     | ;                            |                                     | 1                                       |       |       |      |
| VOL                                   | Output Low Level             | Io = 20 mA                          |                                         |       | 0.3   | V    |
|                                       | Output High Level            | Io = 20 mA                          | 11                                      |       |       | V    |
|                                       | Output Clamp                 | (                                   | Ň                                       | 16.5  |       | V    |
|                                       | Voltage Level                |                                     |                                         |       |       |      |
|                                       | Output Rising Time           | CL = 1nf                            |                                         | 120   |       | nSec |
|                                       | Output Falling Time          | CL=1nf                              | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | 50    |       | nSec |
| Over Temperature                      |                              |                                     | 5                                       | r     |       |      |
| <u> </u>                              | Output Current of RT         |                                     |                                         | 70    |       | uA   |
| _                                     | pin                          | $( \land \land \bigcirc \bigcirc )$ | $\neg$                                  |       |       |      |
|                                       | OTP Threshold                |                                     | 1.015                                   | 1.065 | 1.115 | V    |
|                                       | Voltage                      |                                     |                                         | 1.000 |       |      |
|                                       | OTP Recovery                 |                                     |                                         | 1.165 |       | V    |
|                                       | Threshold Voltage            |                                     |                                         |       |       |      |
| · · · · · · · · · · · · · · · · · · · | RT Input Latch               |                                     |                                         | 0.6   |       | V    |
|                                       | Threshold Voltage            |                                     |                                         | 0.0   |       |      |
|                                       | OTP De-bounce Time           |                                     |                                         | 100   |       | uSec |
|                                       | RT Pin Open Voltage          | $\rightarrow$                       |                                         | 3.7   |       | V    |
| Frequency Shufflin                    |                              |                                     | 1                                       | 2.7   | 1     |      |
|                                       | Frequency                    |                                     | -3                                      |       | 3     | %    |
|                                       | Modulation range             |                                     |                                         |       |       | /0   |
|                                       | /Base frequency              |                                     |                                         |       |       |      |
|                                       | Shuffling Frequency          |                                     |                                         | 32    |       | HZ   |
| ing_onuming                           | Shuffing Frequency           |                                     |                                         | 52    | I     | 112  |



# CHARACTERIZATION PLOTS









## **OPERATION DESCRIPTION**

OB2279 is a highly integrated PWM controller IC optimized for offline flyback converter applications with requirement in latch shutdown or auto recovery. The extended burst mode control greatly reduces the standby power consumption and helps the design easily meet the international power conservation requirements.

#### • Startup Current and Start up Control

Startup current of OB2279 is designed to be very low so that VDD could be charged up above UVLO(exit) threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet reliable startup in application. For a typical AC/DC adaptor with universal input range design, a 2 M $\Omega$ , 1/8 W startup resistor could be used together with a VDD capacitor to provide a fast startup and yet low power dissipation design solution.

#### • Operating Current

The Operating current of OB2279 is low at 2.3mA. Good efficiency is achieved with OB2279 low operating current together with extended burst mode control schemes.

#### • Frequency shuffling for EMI improvement

The frequency Shuffling/jittering (switching frequency modulation) is implemented in OB2279. The oscillation frequency is modulated with a internally generated random source so that the tone energy is evenly spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design in meeting stringent EMI requirement.

#### Burst Mode Operation

At zero load or light load condition, most of the power dissipation in a switching mode power supply is from switching loss of the MOSFET transistor, the core loss of the transformer and the loss in the snubber circuit. The magnitude of power loss is in proportion to the number of switching events within a fixed period of time. Reducing switching events leads to the reduction on the power loss and thus conserves the energy.

OB2279 self adjusts the switching mode according to the loading condition. At no load or light load condition, the FB input drops below burst mode threshold level. Device enters Burst Mode control. The Gate drive output switches only when VDD voltage drops below a preset level and FB input is actived to output an on state. Otherwise the gate drive remains at off state to minimize the switching loss thus reduce the standby power consumption to the greatest extend.

The nature of high frequency switching also reduces the audio noise at any loading conditions.

#### Oscillator Operation

A resistor connected between RI and GND sets the constant current source to charge/discharge the internal cap and thus the PWM oscillator frequency is determined. The relationship between RI and switching frequency follows the below equation within the specified RI in Kohm range at nominal loading operational condition.

$$F_{osc} = \frac{6500}{RI(Kohm)}(Khz)$$

• Current Sensing and Leading Edge Blanking (LEB)

Cycle-by-Cycle current limiting is offered in OB2279 current mode PWM control. The switch current is detected by a sense resistor into the sense pin. An internal leading edge blanking circuit chops off the sense voltage spike at initial MOSFET on state due to snubber diode reverse recovery so that the external RC filtering on sense input is no longer needed. The current limit comparator is disabled and cannot turn off the external MOSFET during the blanking period. The PWM duty cycle is determined by the current sense input voltage and the FB input voltage.

#### Internal Synchronized Slope Compensation

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

#### • Over Temperature Protection with Latch Shutdown(Only to T and L version)

A NTC resistor in series with a regular resistor should be connected between RT and GND for temperature sensing and protection. NTC resistor value becomes lower when the ambient temperature rises. With the fixed internal current  $I_{RT}$  flowing through the resistors, the voltage at RT pin becomes lower at high temperature. The internal OTP circuit is triggered and shutdown the MOSFET when the sensed input voltage is lower than V<sub>TH</sub>\_OTP. OTP is a latched shutdown.



# • RT Pin Used as Latch Shutdown Input Control

RT pin could also be used as a control input to implement system latch shutdown function.

An example is to implement system OVP protection with a latch shutdown function through a photo coupler and affiliated circuits. When OVP detection signal connected to RT is lower than  $V_{TH}$ \_OTP for Version T/L device, (or  $V_{TH}$ \_OT\_Latch for Version V), OB2279 controls system into latch shutdown. The recovery of the AC/DC system could only start by resetting internal latch when VDD voltage drops below VDD\_De-latch value. This could be achieved by unplugging/re-plugging of AC source in AC startup configuration.

#### • Gate Drive

OB2279 Gate is connected to the Gate of an external MOSFET for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive output compromises the EMI.

Good tradeoff is achieved through the built-in totem pole gate drive design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme. An internal 16.5V clamp is added for MOSFET gate protection at higher than expected VDD input.

#### Protection Controls

Good system reliability is achieved with OB2279's rich protection features including Cycle-by-Cycle current limiting (OCP), Over Load Protection (OLP) with auto-recovery(V and T version) or latch shutdown(L version), over temperature protection (OTP) with auto-recovery(V version) or latch shutdown(T and L version), on-chip VDD over voltage protection (OVP) with latch shutdown and under voltage lockout (UVLO).

VDD OVP protection is a latched shutdown in OB2279.

The OCP threshold value is self adjusted lower at higher current into VIN pin. This OCP threshold slope adjustment helps to compensate the increased output power limit at higher AC voltage caused by inherent Over-Current sensing and control delay. A constant output power limit is achieved with recommended OCP compensation scheme.

At output overload condition, FB voltage is set higher. When FB input exceeds power limit threshold value for more than 80mS, control circuit reacts to turnoff the power MOSFET. This is so called OLP shutdown. It is either auto-recovery or latched shutdown depending on version of OB2279.

Similarly, control circuit shutdowns the power MOSFET when an Over Temperature condition is detected. This shuts down is either auto-recovery or latched depending on version of OB2279 been used.

VDD is supplied with transformer auxiliary winding output. It is clamped when VDD is higher than 35V. MOSFET is shut down when VDD drops below UVLO(enter) limit and device enters power on startup sequence thereafter.



## PACKAGE MECHANICAL DATA

8-Pin Plastic DIP



|        | Dimensions In | Dimensions In Millimeters |              | In Inches |  |
|--------|---------------|---------------------------|--------------|-----------|--|
| Symbol | Min           | Max                       | Min          | Max       |  |
| Α      | 3. 710        | 4. 310                    | 0. 146       | 0. 170    |  |
| A1     | 0. 510        |                           | 0. 020       |           |  |
| A2     | 3. 200        | 3.600                     | 0. 126       | 0. 142    |  |
| В      | 0. 380        | 0. 570                    | 0.015        | 0. 022    |  |
| B1     | 1. 524        | (BSC)                     | 0.060 (BSC)  |           |  |
| С      | 0. 204        | 0.360                     | 0.008        | 0.014     |  |
| D      | 9.000         | 9. 400                    | 0. 354       | 0. 370    |  |
| E      | 6.200         | 6.600                     | 0. 244       | 0. 260    |  |
| E1     | 7. 320        | 7. 920                    | 0. 288       | 0. 312    |  |
| е      | 2. 540        | (BSC)                     | 0. 100 (BSC) |           |  |
| L      | 3.000         | 3.600                     | 0. 118       | 0. 142    |  |
| E2     | 8.400         | 9.000                     | 0. 331       | 0. 354    |  |



8-Pin Plastic SOP



| Cumbral O | Dimensions Ir | Willimeters | Dimensions In Inches |        |  |
|-----------|---------------|-------------|----------------------|--------|--|
| Symbol 🗸  | Min           | Max         | Min                  | Max    |  |
| A         | 1.350         | 1. 750      | 0.053                | 0.069  |  |
| A1        | 0.100         | 0. 250      | 0.004                | 0.010  |  |
| A2        | 1.350         | 1.550       | 0.053                | 0.061  |  |
| b         | 0.330         | 0.510       | 0.013                | 0.020  |  |
| С         | 0.170         | 0. 250      | 0.006                | 0.010  |  |
| D         | 4. 700        | 5. 100      | 0. 185               | 0.200  |  |
| E         | 3.800         | 4.000       | 0.150                | 0. 157 |  |
| E1        | 5.800         | 6.200       | 0. 228               | 0. 244 |  |
| e         | 1. 270        | (BSC)       | 0.050 (BSC)          |        |  |
| L         | 0.400         | 1.270       | 0.016                | 0.050  |  |
| θ         | 0°            | 8°          | 0°                   | 8°     |  |

## ©On-Bright Electronics



#### **IMPORTANT NOTICE**

#### **RIGHT TO MAKE CHANGES**

On-Bright Electronics Corp. reserves the right to make corrections, modifications, enhancements, improvements and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

#### WARRANTY INFORMATION

On-Bright Electronics Corp. warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with its standard warranty. Testing and other quality control techniques are used to the extent it deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

On-Bright Electronics Corp. assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using On-Bright's components, data sheet and application notes. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

#### LIFE SUPPORT

On-Bright Electronics Corp.'s products are not designed to be used as components in devices intended to support or sustain human life. On-bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in medical applications.

#### MILITARY

On-Bright Electronics Corp.'s products are not designed for use in military applications. On-Bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in military applications.