

# Isolated Half-Bridge Gate Driver with Integrated Isolated High-Side Supply

Data Sheet ADuM6132

### **FEATURES**

isoPower integrated isolated high-side supply
275 mW isolated dc-to-dc converter
200 mA output sink current, 200 mA output source current
High common-mode transient immunity: >50 kV/μs
Wide-body 16-lead SOIC package
Safety and regulatory approvals
UL recognition
3750 V rms for 1 minute per III, 1577

3750 V rms for 1 minute per UL 1577
CSA Component Acceptance Notice #5A
CSA/IEC 60950-1, 400 V rms
VDE certificate of conformity (pending)
DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
V<sub>IORM</sub> = 560 V peak

## **APPLICATIONS**

MOSFET/IGBT gate drivers Motor drives Solar panel inverters Power supplies

#### **GENERAL DESCRIPTION**

The ADuM6132¹ is an isolated half-bridge gate driver that employs the Analog Devices, Inc., *i*Coupler® technology to provide an isolated high-side driver with an integrated 275 mW high-side supply. This supply, provided by an internal isolated dc-to-dc converter, powers not only the ADuM6132 high-side output but also any external buffer circuitry that is commonly used with the ADuM6132. This functionality eliminates the cost, space, and performance issues associated with external supply configurations such as a bootstrap circuit.

The architecture of the ADuM6132 isolates the high-side channel and the high-side power from the control and low-side interface circuitry. Care has been taken to ensure close matching between the high-side and low-side driver timing characteristics to reduce the need for a dead time margin.

In comparison to gate drivers that employ high voltage level translation methodologies, the ADuM6132 offers the benefit of true, galvanic isolation. The differential voltage between high-side and low-side channels can be as high as 800 V with good insulation lifetime (see Table 12).

*iso*Power\* uses high frequency switching elements to transfer power through its transformer. Special care must be taken during printed circuit board (PCB) layout to meet emissions standards. Refer to the AN-0971 Application Note for information about board layout considerations.

#### **FUNCTIONAL BLOCK DIAGRAM**



<sup>&</sup>lt;sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; 7,075,329; and other pending patents.

## **TABLE OF CONTENTS**

7/08—Revision 0: Initial Version

| reatures                                                           |
|--------------------------------------------------------------------|
| Applications1                                                      |
| General Description1                                               |
| Functional Block Diagram1                                          |
| Revision History                                                   |
| Specifications                                                     |
| Electrical Characteristics                                         |
| Package Characteristics                                            |
| Regulatory Information4                                            |
| Insulation and Safety-Related Specifications4                      |
| DIN V VDE V 0884-10 (VDE V 0884-10) Insulation<br>Characteristics5 |
| Recommended Operating Conditions5                                  |
| Absolute Maximum Ratings                                           |
| REVISION HISTORY                                                   |
| 4/14—Rev. A to Rev. B                                              |
| Change to Table 3 4                                                |
| 6/12—Rev. 0 to Rev. A                                              |
| Created Hyperlink for Safety and Regulatory Approvals              |
| Entry in Features Section                                          |
| Changes to Regulatory Information Section and Table 3 4            |
| Change to PCB Layout Section                                       |
| Updated Outline Dimensions                                         |

| ESD Caution                                 | 6  |
|---------------------------------------------|----|
| Pin Configuration and Function Descriptions | 7  |
| Typical Performance Characteristics         | 8  |
| Terminology                                 | 10 |
| Applications Information                    | 11 |
| Typical Application Usage                   | 11 |
| PCB Layout                                  | 11 |
| Thermal Analysis                            | 12 |
| Undervoltage Lockout                        | 12 |
| Propagation Delay-Related Parameters        | 13 |
| Magnetic Field Immunity                     | 13 |
| Insulation Lifetime                         | 14 |
| Outline Dimensions                          | 15 |
| Ordering Guide                              | 15 |

## **SPECIFICATIONS**

## **ELECTRICAL CHARACTERISTICS**

All voltages are relative to their respective ground;  $4.5~V \le V_{DD} = V_{DDL} \le 5.5~V$ ;  $12.5~V \le V_{DDB} \le 17.0~V$ ;  $V_{DDA} = V_{ISO}$ . All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD} = V_{DDL} = 5.0~V$ ,  $V_{DDB} = 15~V$ ,  $V_{DDA} = V_{ISO}$ .

Table 1.

| Parameter                                                                              | Symbol                                          | Min                    | Тур   | Max                  | Unit  | Test Conditions/Comments                                      |
|----------------------------------------------------------------------------------------|-------------------------------------------------|------------------------|-------|----------------------|-------|---------------------------------------------------------------|
| DC SPECIFICATIONS                                                                      |                                                 |                        |       |                      |       |                                                               |
| Isolated Power Supply                                                                  |                                                 |                        |       |                      |       |                                                               |
| Input Current, Quiescent                                                               | I <sub>DD(Q)</sub>                              |                        |       | 280                  | mA    | I <sub>ISO</sub> = 0 mA, dc signal inputs                     |
| Input Current, Loaded                                                                  | I <sub>DD</sub>                                 |                        |       | 350                  | mA    | $I_{ISO} = I_{ISO(MAX)}$                                      |
| Maximum Output Current <sup>1</sup>                                                    | I <sub>ISO(MAX)</sub>                           | 22                     |       |                      | mA    | $12.5 \text{ V} \le \text{V}_{\text{ISO}} \le 17.0 \text{ V}$ |
| Output Voltage                                                                         | V <sub>ISO</sub>                                | 12.5                   | 15    | 17                   | V     | $0 \text{ mA} \leq I_{ISO} \leq 22 \text{ mA}$                |
| Logic Supply                                                                           |                                                 |                        |       |                      |       |                                                               |
| Input Current                                                                          | I <sub>DDL</sub>                                |                        | 1.8   | 3.0                  | mA    |                                                               |
| Output Supplies, Channel A or Channel B <sup>2</sup>                                   |                                                 |                        |       |                      |       |                                                               |
| Supply Current, Quiescent                                                              | I <sub>DDA(Q)</sub> , I <sub>DDB(Q)</sub>       |                        | 1.0   | 2.0                  | mA    |                                                               |
| Supply Current, $f_{IN} = 20 \text{ kHz}$                                              | I <sub>DDA(20)</sub> , I <sub>DDB(20)</sub>     |                        | 1.1   | 2.1                  | mA    | $C_L = 200 \text{ pF}$                                        |
| Supply Current, $f_{IN} = 100 \text{ kHz}$                                             | I <sub>DDA(100)</sub> , I <sub>DDB(100)</sub>   |                        | 1.3   | 2.3                  | mA    | $C_L = 200 \text{ pF}$                                        |
| Supply Current, f <sub>IN</sub> = 1000 kHz                                             | I <sub>DDA(1000)</sub> , I <sub>DDB(1000)</sub> |                        | 4.5   | 5.5                  | mA    | $C_L = 200 \text{ pF}$                                        |
| Logic Inputs, Channel A or Channel B                                                   |                                                 |                        |       |                      |       |                                                               |
| Input Current                                                                          | I <sub>IA</sub> , I <sub>IB</sub>               | -10                    | +0.01 | +10                  | μΑ    | $0 \text{ V} \leq V_{IA}, V_{IB} \leq 5.5 \text{ V}$          |
| Logic High Input Voltage                                                               | $V_{IAH}$ , $V_{IBH}$                           | $0.7 \times V_{DDL}$   |       |                      | V     |                                                               |
| Logic Low Input Voltage                                                                | V <sub>IAL</sub> , V <sub>IBL</sub>             |                        |       | $0.3 \times V_{DDL}$ | V     |                                                               |
| Outputs, Channel A or Channel B                                                        |                                                 |                        |       |                      |       |                                                               |
| Channel A High Level Output Voltage                                                    | Voah                                            | $V_{\text{DDA}} - 0.1$ |       |                      | V     | $I_{OAH} = -1 \text{ mA}$                                     |
| Channel B High Level Output Voltage                                                    | V <sub>OBH</sub>                                | $V_{\text{DDB}} - 0.1$ |       |                      | V     | $I_{OBH} = -1 \text{ mA}$                                     |
| Low Level Output Voltages                                                              | V <sub>OAL</sub> ,V <sub>OBL</sub>              |                        |       | 0.1                  | V     | I <sub>OAL</sub> , I <sub>OBL</sub> = 1 mA                    |
| High Level Output Current, Peak <sup>3</sup>                                           | Іоан, Іовн                                      | 200                    |       |                      | mA    |                                                               |
| Low Level Output Current, Peak <sup>3</sup>                                            | I <sub>OAL</sub> , I <sub>OBL</sub>             | 200                    |       |                      | mA    |                                                               |
| Undervoltage Lockout, VDDA or VDDB Supply4                                             |                                                 |                        |       |                      |       |                                                               |
| Positive Going Threshold                                                               | $V_{\text{DDAUV+}}, V_{\text{DDBUV+}}$          | 11.0                   | 11.7  | 12.3                 | V     |                                                               |
| Negative Going Threshold                                                               | V <sub>DDAUV</sub> -, V <sub>DDBUV</sub> -      | 10.0                   | 10.7  | 11.2                 | V     |                                                               |
| Hysteresis                                                                             | $V_{\text{DDAUVH}}, V_{\text{DDBUVH}}$          |                        | 1.0   |                      | V     |                                                               |
| Undervoltage Lockout, VDDL Supply⁴                                                     |                                                 |                        |       |                      |       |                                                               |
| Positive Going Threshold                                                               | $V_{\text{DDLUV}+}$                             | 3.5                    |       | 4.2                  | V     |                                                               |
| Negative Going Threshold                                                               | $V_{DDLUV-}$                                    | 3.1                    |       | 3.8                  | V     |                                                               |
| Hysteresis                                                                             | $V_{DDLUVH}$                                    |                        | 0.5   |                      | V     |                                                               |
| SWITCHING SPECIFICATIONS                                                               |                                                 |                        |       |                      |       |                                                               |
| Minimum Pulse Width <sup>1</sup>                                                       | PW                                              |                        |       | 50                   | ns    | C <sub>L</sub> = 200 pF                                       |
| Maximum Switching Frequency <sup>1</sup>                                               | f <sub>IN</sub>                                 | 1000                   |       |                      | kHz   | $C_L = 200 \text{ pF}$                                        |
| Propagation Delay <sup>1</sup>                                                         | t <sub>PHL</sub> , t <sub>PLH</sub>             | 40                     | 60    | 100                  | ns    | $C_L = 200 \text{ pF}$                                        |
| Change vs. Temperature                                                                 |                                                 |                        | 100   |                      | ps/°C |                                                               |
| Pulse Width Distortion, $ t_{PLH} - t_{PHL} $                                          | PWD                                             |                        |       | 10                   | ns    | C <sub>L</sub> = 200 pF                                       |
| Channel-to-Channel Matching, Rising or<br>Falling Matching Edge Polarity <sup>1</sup>  | t <sub>M2</sub>                                 |                        |       | 20                   | ns    | C <sub>L</sub> = 200 pF                                       |
| Channel-to-Channel Matching, Rising vs.<br>Falling Opposite Edge Polarity <sup>1</sup> | t <sub>M1</sub>                                 |                        |       | 20                   | ns    | C <sub>L</sub> = 200 pF                                       |

| Parameter                          | Symbol         | Min | Тур | Max | Unit | Test Conditions/Comments |
|------------------------------------|----------------|-----|-----|-----|------|--------------------------|
| Part-to-Part Matching <sup>1</sup> |                |     |     | 60  | ns   | C <sub>L</sub> = 200 pF  |
| Output Rise Time (10% to 90%)      | t <sub>R</sub> |     |     | 15  | ns   | C <sub>L</sub> = 200 pF  |
| Output Fall Time (10% to 90%)      | t <sub>F</sub> |     |     | 15  | ns   | C <sub>L</sub> = 200 pF  |

<sup>&</sup>lt;sup>1</sup> See the Terminology section.

## **PACKAGE CHARACTERISTICS**

## Table 2.

| Parameter                                                 | Symbol           | Min Typ          | Max | Unit | Test Conditions/Comments |
|-----------------------------------------------------------|------------------|------------------|-----|------|--------------------------|
| Resistance (Input Side to High-Side Output) <sup>1</sup>  | R <sub>I-O</sub> | 10 <sup>12</sup> |     | Ω    |                          |
| Capacitance (Input Side to High-Side Output) <sup>1</sup> | C <sub>I-O</sub> | 2.0              |     | pF   |                          |
| Input Capacitance                                         | Cı               | 4.0              |     | pF   |                          |
| Junction-to-Ambient Thermal Resistance                    | $\theta_{JA}$    | 45               |     | °C/W | 4-layer PCB              |

<sup>&</sup>lt;sup>1</sup> The device is considered a two-terminal device: Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.

## **REGULATORY INFORMATION**

#### Table 3.

| UL                                                                  | CSA                                                                                                                                                                                                          | VDE (Pending)                                                                   |
|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Recognized under UL 1577 component recognition program <sup>1</sup> | Approved under CSA Component Acceptance<br>Notice #5A                                                                                                                                                        | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 <sup>2</sup> |
| Single protection,<br>3750 V rms isolation voltage                  | Basic insulation per CSA 60950-1-03 and IEC 60950-1, 400 V rms (566 V peak) maximum working voltage Reinforced insulation per CSA 60950-1-03 and IEC 60950-1, 250 V rms (354 V peak) maximum working voltage | Reinforced insulation, 560 V peak                                               |
| File E214100                                                        | File 205078                                                                                                                                                                                                  | File 2471900-4880-0001                                                          |

¹ In accordance with UL 1577, each ADuM6132 is proof-tested by applying an insulation test voltage ≥ 4500 V rms for 1 second (current leakage detection limit = 10 µA).

## **INSULATION AND SAFETY-RELATED SPECIFICATIONS**

Table 4.

| Parameter                                        | Symbol | Value     | Unit  | Test Conditions/Comments                                                             |
|--------------------------------------------------|--------|-----------|-------|--------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage              |        | 3750      | V rms | 1 minute duration                                                                    |
| Minimum External Air Gap (Clearance)             | L(I01) | >8.0      | mm    | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage)             | L(I02) | >8.0      | mm    | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)        |        | 0.017 min | mm    | Insulation distance through insulation                                               |
| Tracking Resistance (Comparative Tracking Index) | CTI    | >175      | V     | DIN IEC 112/VDE 0303 Part 1                                                          |
| Isolation Group                                  |        | IIIa      |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                         |

<sup>&</sup>lt;sup>2</sup> I<sub>DDA</sub> is supplied by the output of the integrated isolated dc-to-dc power supply. I<sub>DDB</sub> is supplied by an external power connection to the V<sub>DDB</sub> pin. See Figure 16.

<sup>&</sup>lt;sup>3</sup> Duration less than 1 second. Average output current must conform to the limit shown in the Absolute Maximum Ratings section.

<sup>&</sup>lt;sup>4</sup> Undervoltage lockout (UVLO) holds the outputs in a low state if the corresponding input or output power supply is below the referenced threshold. Hysteresis is built into the detection threshold to prevent oscillations and noise sensitivity.

<sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-10, each ADuM6132 is proof-tested by applying an insulation test voltage ≥ 1050 V peak for 1 second (partial discharge detection limit = 5 pC). The asterisk (\*) marking branded on the component designates DIN V VDE V 0884-10 approval.

## DIN V VDE V 0884-10 (VDE V 0884-10) INSULATION CHARACTERISTICS

The ADuM6132 is suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The asterisk (\*) marking on the package denotes DIN V VDE V 0884-10 approval.

Table 5.

| Parameter                                                | Test Conditions/Comments                                                                        | Symbol            | Value     | Unit   |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------|-----------|--------|
| Installation Classification per DIN VDE 0110             |                                                                                                 |                   |           |        |
| For Rated Mains Voltage ≤ 150 V rms                      |                                                                                                 |                   | I to IV   |        |
| For Rated Mains Voltage ≤ 300 V rms                      |                                                                                                 |                   | l to III  |        |
| For Rated Mains Voltage ≤ 400 V rms                      |                                                                                                 |                   | l to II   |        |
| Climatic Classification                                  |                                                                                                 |                   | 40/105/21 |        |
| Pollution Degree (DIN VDE 0110, Table 1)                 |                                                                                                 |                   | 2         |        |
| Maximum Working Insulation Voltage                       |                                                                                                 | V <sub>IORM</sub> | 560       | V peak |
| Input-to-Output Test Voltage, Method B1                  | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production test, $t_m = 1$ sec, partial discharge <5 pC | V <sub>PR</sub>   | 1050      | V peak |
| Input-to-Output Test Voltage, Method A                   |                                                                                                 | $V_{PR}$          |           |        |
| After Environmental Tests Subgroup 1                     | $V_{IORM} \times 1.6 = V_{PR}$ , $t_m = 60$ sec, partial discharge <5 pC                        |                   | 896       | V peak |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{PR}$ , $t_m = 60$ sec, partial discharge <5 pC                        |                   | 672       | V peak |
| Highest Allowable Overvoltage                            | Transient overvoltage, t <sub>TR</sub> = 10 sec                                                 | $V_{TR}$          | 6000      | V peak |
| Safety-Limiting Values                                   | Maximum value allowed in the event of a failure (see Figure 2)                                  |                   |           |        |
| Case Temperature                                         |                                                                                                 | Ts                | 150       | °C     |
| Side 1 Current                                           |                                                                                                 | I <sub>S1</sub>   | 555       | mA     |
| Insulation Resistance at Ts                              | $V_{IO} = 500 \text{ V}$                                                                        | Rs                | >109      | Ω      |



Figure 2. Thermal Derating Curve, Dependence of Safety-Limiting Values with Ambient Temperature per DIN V VDE V 0884-10

## **RECOMMENDED OPERATING CONDITIONS**

## Table 6.

| Parameter                                                                               | Rating                 |
|-----------------------------------------------------------------------------------------|------------------------|
| Operating Temperature Range, T <sub>A</sub>                                             | -40°C to +85°C         |
| Input Supply Voltage, VDD and VDDL1                                                     | 4.5 V to 5.5 V         |
| Channel A, Channel B Supply Voltage, V <sub>DDA</sub> and V <sub>DDB</sub> <sup>1</sup> | 12.5 V to 17 V         |
| Input Signal Rise and Fall Times                                                        | 1 ms                   |
| Common-Mode Transient Immunity,<br>Input to Output                                      | -50 kV/μs to +50 kV/μs |
|                                                                                         | 1 V/ms                 |

 $<sup>^{\</sup>scriptscriptstyle 1}$  All voltages are relative to their respective ground.

 $<sup>^2</sup>$  The ADuM6132 power supply may fail to properly initialize if  $V_{\text{DD}}$  and  $V_{\text{DDL}}$  are applied too slowly. The power supply slew rate must be faster than specified over the entire turn-on ramp. Power-on should start from a completely discharged state.

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 7.

|                                                            | D (*                                        |
|------------------------------------------------------------|---------------------------------------------|
| Parameter                                                  | Rating                                      |
| Storage Temperature Range, T <sub>ST</sub>                 | −55°C to +150°C                             |
| Ambient Operating Temperature                              | −40°C to +85°C                              |
| Range, T <sub>A</sub>                                      |                                             |
| Input Supply Voltage, V <sub>DDL</sub> , V <sub>DD</sub> 1 | −0.5 V to +7.0 V                            |
| Channel A, Channel B Supply                                | −0.5 V to +27 V                             |
| Voltage, V <sub>DDA</sub> , V <sub>DDB</sub> <sup>1</sup>  |                                             |
| Input Voltage, V <sub>IA</sub> , V <sub>IB</sub> 1         | $-0.5 \text{ V to V}_{DDL} + 0.5 \text{ V}$ |
| Output Voltage, V <sub>OA</sub> 1                          | $-0.5 \text{ V to V}_{ISO} + 0.5 \text{ V}$ |
| Output Voltage, V <sub>OB</sub> <sup>1</sup>               | $-0.5 \text{ V to V}_{DDB} + 0.5 \text{ V}$ |
| Average DC Output Current,                                 | -10 mA to +10 mA                            |
| IOA, IOB                                                   |                                             |
| Peak Output Current, IOA, IOB                              | −200 mA to +200 mA                          |
| Common-Mode Transients <sup>2</sup>                        | –100 kV/μs to +100 kV/μs                    |

<sup>&</sup>lt;sup>1</sup> All voltages are relative to their respective ground.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup> Refers to common-mode transients across any insulation barrier. Common-mode transients exceeding the absolute maximum ratings can cause latch-up or permanent damage.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

**Table 8. Pin Function Descriptions** 

| Pin No. | Mnemonic           | Description                                                                               |  |  |  |
|---------|--------------------|-------------------------------------------------------------------------------------------|--|--|--|
| 1       | $V_{DD}$           | Input Supply Voltage for Isolated Power Supply, 4.5 V to 5.5 V.                           |  |  |  |
| 2, 8    | GND                | Ground Reference for Isolated Power Supply Input and Logic Inputs.                        |  |  |  |
| 3       | $V_{DDL}$          | Input Supply Voltage for Logic, 4.5 V to 5.5 V.                                           |  |  |  |
| 4       | VIA                | Logic Input A.                                                                            |  |  |  |
| 5       | V <sub>IB</sub>    | Logic Input B.                                                                            |  |  |  |
| 6       | V <sub>OB</sub>    | Output B (Nonisolated).                                                                   |  |  |  |
| 7       | $V_{\text{DDB}}$   | Output B Supply Voltage Input (Nonisolated), 12.5 V to 17 V.                              |  |  |  |
| 9, 15   | GND <sub>ISO</sub> | Ground Reference for Isolated Power Supply Output.                                        |  |  |  |
| 10, 11  | NC                 | No Connect.                                                                               |  |  |  |
| 12      | V <sub>OA</sub>    | Output A (Isolated).                                                                      |  |  |  |
| 13      | $V_{DDA}$          | Output A Supply Voltage Input. Must be connected externally to V <sub>ISO</sub> (Pin 16). |  |  |  |
| 14      | $GND_A$            | Output A Ground Reference. Must be connected externally to GND <sub>ISO</sub> (Pin 15).   |  |  |  |
| 16      | V <sub>ISO</sub>   | Isolated Power Supply Voltage Output.                                                     |  |  |  |

Table 9. Truth Table (Positive Logic)<sup>1</sup>

| V <sub>IA</sub> Input | V <sub>IB</sub> Input | V <sub>DDL</sub> State | V <sub>DDB</sub> State | Voa Output | V <sub>OB</sub> Output | Notes                                                                                    |
|-----------------------|-----------------------|------------------------|------------------------|------------|------------------------|------------------------------------------------------------------------------------------|
| L                     | L                     | Powered                | Powered                | L          | L                      |                                                                                          |
| L                     | Н                     | Powered                | Powered                | L          | Н                      |                                                                                          |
| Н                     | L                     | Powered                | Powered                | Н          | L                      |                                                                                          |
| Н                     | Н                     | Powered                | Powered                | Н          | Н                      |                                                                                          |
| X                     | X                     | Unpowered              | Powered                | L          | L                      | V <sub>OA</sub> returns to input state within 1 μs of V <sub>DDL</sub> power restoration |
| Χ                     | Х                     | Powered                | Unpowered              | L          | L                      |                                                                                          |

 $<sup>^{1}</sup>$  L = low; H = high; X = high or low.

## TYPICAL PERFORMANCE CHARACTERISTICS

All typical performance curves are based on operation at  $T_A = 25$ °C, unless otherwise noted.



Figure 4. Typical V<sub>ISO</sub> Supply Voltage vs. I<sub>ISO</sub> External Load



Figure 5. Typical IDD Supply Current vs. IISO External Load



Figure 6. Typical V<sub>ISO</sub> Supply Efficiency vs. I<sub>ISO</sub> External Load



Figure 7. Typical Total Power Dissipation vs. I<sub>ISO</sub> External Load



Figure 8. Typical V<sub>ISO</sub> Output Voltage at Maximum Combined Load over Temperature



Figure 9. Power Dissipation vs. Load Impedance for Fault Conditions



Figure 10. Typical  $I_{DDA}$  Supply Current,  $C_L = 200 pF$ 



Figure 11. Typical  $I_{DDB}$  Supply Current,  $C_L = 200 pF$ 



Figure 12. Typical  $V_{OH}$  Voltage Drop vs.  $I_{OH}$  ( $V_{DD} = V_{DDL} = 5 V$ ,  $V_{DDA} = V_{DDB} = 12 V$  to 17 V)



Figure 13. Typical  $V_{OL}$  vs.  $I_{OL}$  ( $V_{DD} = V_{DDL} = 5 \text{ V}$ ,  $V_{DDA} = V_{DDB} = 12 \text{ V}$  to 17 V)



Figure 14. Typical Channel A Propagation Delay vs. Temperature



Figure 15. Typical Channel B Propagation Delay vs. Temperature

## **TERMINOLOGY**

## **Channel-to-Channel Matching**

Channel-to-channel matching with rising or falling matching edge polarity is the magnitude of the propagation delay difference between two channels of the same part when the inputs are both rising edges or both falling edges. The loads on each channel are equal.

Channel-to-channel matching with rising vs. falling opposite edge polarity is the magnitude of the propagation delay difference between two channels of the same part when one input is a rising edge and one input is a falling edge. The loads on each channel are equal.

## **Maximum Output Current**

The maximum output current is the maximum isolated supply current that the ADuM6132 can provide. This current supports external loads as well as the needs of the ADuM6132 Channel A output circuitry. This is achieved via external connection of the  $V_{\rm ISO}$  pin to the  $V_{\rm DDA}$  pin and of the GND $_{\rm ISO}$  pin to the GND $_{\rm A}$  pin (see Figure 16). The net current available to power external loads is the ADuM6132 output current,  $I_{\rm ISO}$ , minus the Channel A supply current,  $I_{\rm DDA}$ .

## **Maximum Switching Frequency**

The maximum switching frequency is the maximum signal frequency at which the specified timing parameters are guaranteed. Operation beyond the maximum switching frequency is not recommended, because high switching rates can cause droop in the output supply voltage.

#### Minimum Pulse Width

The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed. Operation below the minimum pulse width is not recommended.

## **Part-to-Part Matching**

Part-to-part matching is the magnitude of the propagation delay difference between the same channels of two different parts. This includes rising vs. rising edges, falling vs. falling edges, or rising vs. falling edges. The supply voltages, temperatures, and loads of each part are equal.

## **Propagation Delay**

The propagation delay is the time that it takes a logic signal to propagate through a component. The propagation delay to a logic low output may differ from the propagation delay to a logic high output.

The  $t_{PHL}$  propagation delay is measured from the 50% level of the falling edge of the  $V_{IA}$  or  $V_{IB}$  signal to the 50% level of the falling edge of the  $V_{OA}$  or  $V_{OB}$  signal. The  $t_{PLH}$  propagation delay is measured from the 50% level of the rising edge of the  $V_{IA}$  or  $V_{IB}$  signal to the 50% level of the rising edge of the  $V_{OA}$  or  $V_{OB}$  signal.

## Capacitive Load (C<sub>L</sub>)

The output capacitive load simulates a typical FET, IGBT, or buffer for timing or current measurements. This load includes all discrete and parasitic capacitive loads on the output.

## APPLICATIONS INFORMATION TYPICAL APPLICATION USAGE

The architecture of the ADuM6132 is ideal for motor drive and inverter applications where the low-side channels are common to the controller. This arrangement requires only two isolation regions in a package. All the isolated signals and the isolated power are grouped on one side of the package to maintain full package creepage and clearance. The low-side driver, as well as the control signals, share a common reference and are also grouped.

To maximize the effectiveness of external bypass capacitors, the  $\it iso$  Power dc-to-dc converter is not internally tied to the data channels, and should be treated as a completely independent subsystem, except for a UVLO function (see the Undervoltage Lockout section). This means that power must be applied to  $V_{\rm DD}$  to operate the dc-to-dc converter. Power must also be applied to  $V_{\rm DDL}$  and  $V_{\rm DDB}$  to operate the data input and the Channel B driver output. On the secondary side, the power generated at the  $V_{\rm ISO}$  pin must be applied as an input power supply to the  $V_{\rm DDA}$  pin.  $GND_{\rm ISO}$  and  $GND_{\rm A}$  must also be connected.

The ADuM6132 is intended for use in driving low gate capacitance transistors (200 pF typically). Most high voltage applications involve larger transistors than this. To accommodate these applications, users can implement a buffer configuration with the ADuM6132, as shown in Figure 16. In many cases, this buffer configuration is the least expensive option to drive high capacitance devices and provides the

greatest amount of design flexibility. The precise buffer/high voltage transistor combination can be selected to suit the requirements of the application.

### **PCB LAYOUT**

The ADuM6132 digital isolator with integrated 275 mW *iso*Power dc-to-dc converter requires no external interface circuitry for the logic interfaces. Power supply bypassing is required at the input and output supply pins (see Figure 17). The power supply section of the ADuM6132 uses a very high oscillator frequency to efficiently pass power through its chip scale transformers. In addition, the normal operation of the data section of the *i*Coupler introduces switching transients on the power supply pins. Bypass capacitors are required for several operating frequencies. Noise suppression requires a low ESR, high frequency capacitor; ripple suppression and proper regulation require a large value capacitor in parallel (see Table 10). The total lead length between both ends of the capacitor and the input power supply pin should not exceed 20 mm.

Table 10. Recommended Bypass Capacitors

| Tuble 101 Recommended Bypuss Supuritors |        |                   |  |  |
|-----------------------------------------|--------|-------------------|--|--|
| Supply                                  | Pins   | Bypass Capacitors |  |  |
| V <sub>DD</sub>                         | 1, 2   | 0.1 μF, 10 μF     |  |  |
| $V_{DDB}$                               | 7, 8   | 0.1 μF            |  |  |
| $V_{DDL}$                               | 2, 3   | 0.1 μF            |  |  |
| $V_{DDA}$                               | 13, 14 | 0.1 μF            |  |  |
| V <sub>ISO</sub>                        | 15, 16 | 0.1 μF, 10 μF     |  |  |



Figure 16. Typical Application Circuit

In applications involving high common-mode transients, care should be taken to ensure that board capacitive coupling across the isolation barrier is minimized. Furthermore, the board layout should be designed so that any coupling that does occur affects all pins on a given component side equally. Failure to ensure this may cause voltage differentials between pins that exceed the absolute maximum ratings of the device (see Table 7), leading to latch-up or permanent damage.



Figure 17. Recommended PCB Layout

The ADuM6132 is a power device that dissipates approximately 1 W of power when fully loaded and running at maximum speed. Because it is not possible to apply a heat sink to an isolation device, the device depends primarily on heat dissipation into the PCB through the GND pins. If the device will be used at high ambient temperatures, provide a thermal path from the GND pins to the PCB ground plane.

The board layout in Figure 17 shows enlarged pads for Pin 8 (GND) and Pin 9 (GND $_{\rm ISO}$ ). Multiple vias should be implemented from the pad to the ground plane. This layout significantly reduces the temperatures inside the chip. The dimensions of the expanded pads are left to the discretion of the designer and the available board space. See the AN-0971 Application Note for board layout recommendations.

## THERMAL ANALYSIS

The ADuM6132 consists of several internal die attached to two lead frame paddles. For the purposes of thermal analysis, the part is treated as a thermal unit with the highest junction temperature determining  $\theta_{JA}$ , as shown in Table 2. The value of  $\theta_{JA}$  is based on measurements taken with the part mounted on a JEDEC standard 4-layer board with fine width traces and still air. Under normal operating conditions, the ADuM6132 operates at full load across the full temperature range without derating the output current. However, following the recommendations in the PCB Layout section decreases the thermal resistance to the PCB, allowing increased thermal margin at high ambient temperatures.

Under  $V_{\rm ISO}$  output short-circuit conditions, as shown in Figure 9, the package power dissipation quickly exceeds the safe operating limit of 1.44 W for ambient temperatures up to 85°C. At low input voltage, the power dissipation can approach 2 W. Because internal compensation of the PWM makes low  $V_{\rm DD}$  a worst-case condition, input voltage limiting is not an effective strategy for protecting the ADuM6132 from output load fault conditions. Therefore, the preferred protection methods, where required, are either limiting ambient temperature to 60°C or the use of a fuse.

### UNDERVOLTAGE LOCKOUT

The ADuM6132 has undervoltage lockout (UVLO) circuits on the  $V_{\rm DDL},\,V_{\rm DDA},$  and  $V_{\rm DDB}$  supplies. For each supply, the respective UVLO circuit monitors the supply voltage and takes a predetermined action based on whether the supply voltage is above or below a given threshold. These thresholds are specified in Table 1.

In the recommended configuration shown in Figure 16, only two independent supplies are controlled by the user:  $V_{\rm DDB}$  and  $V_{\rm DDL}/V_{\rm DD}$  ( $V_{\rm DDL}=V_{\rm DD}$  in Figure 16).  $V_{\rm DDA}$  is supplied by the internal dc-to-dc converter via the  $V_{\rm ISO}=V_{\rm DDA}$  external connection. Nevertheless, the  $V_{\rm DDA}$  UVLO functionality is included in Table 11 to show how the  $V_{\rm OA}$  output behaves when the internal dc-to-dc converter powers on and off.

Table 11. Undervoltage Lockout Functionality<sup>1</sup>

| User-Provided Supplies |                         | V <sub>iso</sub> Powered<br>Supply |                                                                                                                                                                      |  |
|------------------------|-------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| $V_{DDL}$              | <b>V</b> <sub>DDB</sub> | $V_{DDA}$                          | Effect                                                                                                                                                               |  |
| Н                      | Н                       | Н                                  | Normal operation.<br>Internal dc-to-dc converter is<br>active.<br>VoA/VoB output logic states<br>match VIA/VIB input logic states.                                   |  |
| Н                      | Н                       | L                                  | Internal dc-to-dc converter is active but V <sub>ISO</sub> is below UVLO threshold.  V <sub>OA</sub> output is driven low. V <sub>OB</sub> output operates normally. |  |
| X                      | L                       | X                                  | Internal dc-to-dc converter is turned off ( $V_{ISO} = 0$ V). $V_{OA}$ output is driven low. $V_{OB}$ output is driven low.                                          |  |
| L                      | X                       | X                                  | Internal dc-to-dc converter is turned off ( $V_{ISO} = 0$ V). $V_{OA}$ output is driven low. $V_{OB}$ output is driven low.                                          |  |

<sup>&</sup>lt;sup>1</sup> H: supply voltage > UVLO threshold; L: supply voltage < UVLO threshold; X: supply voltage level is irrelevant.

When all three supplies are above their respective UVLO thresholds, the ADuM6132 operates normally. The internal dc-to-dc converter is active, and both outputs operate as determined by their respective input logic signals. If either of the user-provided supplies is below its UVLO threshold, the ADuM6132 is put into a disabled mode. In this mode, the internal dc-to-dc converter is turned off and both outputs are driven low.

The  $V_{OB}$  output is driven low by either the  $V_{\rm DDL}$  or  $V_{\rm DDB}$  UVLO circuit (whichever is below its threshold). The  $V_{\rm OA}$  output is driven low when the internal dc-to-dc converter is turned off. The  $V_{\rm ISO}$  supply voltage drops to 0 V, causing  $V_{\rm DDA}$  to drop also because  $V_{\rm ISO}$  and  $V_{\rm DDA}$  are externally connected. When  $V_{\rm DDA}$  is below its UVLO threshold, the  $V_{\rm DDA}$  UVLO circuit drives  $V_{\rm OA}$  low.

### PROPAGATION DELAY-RELATED PARAMETERS

Propagation delay is a parameter that describes the time it takes a logic signal to propagate through a component. The propagation delay to a logic low output may differ from the propagation delay to a logic high output.



Figure 18. Propagation Delay Parameters

Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the timing of the input signal is preserved.

Channel-to-channel matching refers to the maximum amount that the propagation delay differs between channels within a single ADuM6132 component.

### **MAGNETIC FIELD IMMUNITY**

The ADuM6132 is extremely immune to external magnetic fields. The limitation on the ADuM6132 magnetic field immunity is set by the condition in which induced voltage in the receiving coil of the transformer is sufficiently large to falsely set or reset the decoder. The following analysis defines the conditions under which this may occur.

The pulses at the transformer output have an amplitude greater than 1.0 V. The decoder has a sensing threshold at approximately 0.5 V, thus establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

$$V = (-d\beta/dt) \Sigma \pi r_n^2$$
;  $n = 1, 2, ... N$ 

where:

 $\beta$  is the magnetic flux density (gauss).  $r_n$  is the radius of the nth turn in the receiving coil (cm). N is the number of turns in the receiving coil.

Given the geometry of the receiving coil in the ADuM6132 and an imposed requirement that the induced voltage be at most 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic flux density is calculated, as shown in Figure 19.



Figure 19. Maximum Allowable External Magnetic Flux Density

For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic flux density of 0.2 kgauss induces a voltage of 0.25 V at the receiving coil. This voltage is approximately 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event occurs during a transmitted pulse (with the worst-case polarity), the received pulse is reduced from >1.0 V to 0.75 V—still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances from the ADuM6132 transformers. Figure 20 expresses these allowable current magnitudes as a function of frequency for selected distances. As shown in Figure 20, the ADuM6132 is extremely immune and can be affected only by extremely large currents operated at high frequency and very close to the component. For example, at a magnetic field frequency of 1 MHz, a 0.5 kA current would need to be placed 5 mm away from the ADuM6132 to affect the operation of the component.



Figure 20. Maximum Allowable Current for Various Current-to-ADuM6132 Spacings

Note that in the presence of strong magnetic fields and high frequencies, any loops formed by PCB traces may induce sufficiently large error voltages to trigger the threshold of succeeding circuitry. Care should be taken in the layout of such traces to avoid this possibility.

## **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation depends on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices conducts an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM6132.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. Table 12 summarizes the recommended peak working voltages for 50 years and 15 years of service life for various operating conditions evaluated by Analog Devices. In many cases, the approved working voltage is higher than the 50-year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases.

The insulation lifetime of the ADuM6132 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 21, Figure 22, and Figure 23 illustrate these different isolation voltage waveforms.

Bipolar ac voltage is the most stringent environment. The goal of a 50-year operating lifetime under the bipolar ac condition determines the maximum working voltage recommended by Analog Devices.

In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower, which allows operation at higher working voltages while still achieving a 50-year service life. The working voltages listed in Table 12 can be applied while maintaining the 50-year minimum lifetime, provided that the voltage conforms to either the unipolar ac or dc voltage cases.

Any cross-insulation voltage waveform that does not conform to Figure 22 or Figure 23 should be treated as a bipolar ac waveform, and its peak voltage should be limited to the 50-year lifetime voltage value listed in Table 12. Note that the voltage shown in Figure 22 is sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.



Table 12. Maximum Continuous Working Voltage<sup>1</sup>

| Parameter                     | Peak Voltage | Lifetime                 |
|-------------------------------|--------------|--------------------------|
| AC Voltage, Bipolar Waveform  | 424 V peak   | 50-year minimum lifetime |
| AC Voltage, Unipolar Waveform |              |                          |
| Basic Insulation              | 800 V peak   | 15-year minimum lifetime |
| Basic Insulation              | 660 V peak   | 50-year minimum lifetime |
| DC Voltage Waveform           |              |                          |
| Basic Insulation              | 800 V peak   | 15-year minimum lifetime |
| Basic Insulation              | 660 V peak   | 50-year minimum lifetime |

<sup>&</sup>lt;sup>1</sup> Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more information.

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-013-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 24. 16-Lead Standard Small Outline Package [SOIC\_W]
Wide Body
(RW-16)
Dimensions shown in millimeters and (inches)

## **ORDERING GUIDE**

| Model <sup>1</sup> | No. of<br>Channels | Output Peak<br>Current (A) | Output<br>Voltage (V) | Temperature Range | Package Description                                        | Package<br>Option |
|--------------------|--------------------|----------------------------|-----------------------|-------------------|------------------------------------------------------------|-------------------|
| ADuM6132ARWZ       | 2                  | 0.2                        | 15                    | −40°C to +85°C    | 16-Lead SOIC_W                                             | RW-16             |
| ADuM6132ARWZ-RL    | 2                  | 0.2                        | 15                    | −40°C to +85°C    | 16-Lead SOIC_W, 13-inch Tape and Reel Option (1,000 Units) | RW-16             |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

**NOTES** 

