

Sample &

Buy







#### **TMP708**

SBOS585B - DECEMBER 2011 - REVISED DECEMBER 2016

### TMP708 Resistor-Programmable Temperature Switch in SOT Package

Technical

Documents

#### 1 Features

- Threshold Accuracy:
  - ±0.5°C Typical
  - ±3°C Maximum (60°C to 100°C)
- Temperature Threshold Set By 1% External Resistor
- Low Quiescent Current: 40 μA, Typical
- Open-Drain, Active-Low Output Stage
- Pin-Selectable 10°C or 30°C Hysteresis
- Reset Operation Specified at V<sub>CC</sub> = 0.8 V
- Supply Range: 2.7 V to 5.5 V
- Package: 5-Pin SOT-23

#### 2 Applications

- Computers (Laptops and Desktops)
- Servers
- Industrial and Medical Equipment
- Storage Area Networks
- Automotive

### 3 Description

The TMP708 is a fully-integrated, resistorprogrammable temperature switch with a temperature threshold that is set by just one external resistor within the entire operating range. The TMP708 provides an open-drain, active-low output and has a 2.7-V to 5.5-V supply voltage range.

Support &

The temperature threshold accuracy is typically  $\pm 0.5^{\circ}$ C, with a maximum of  $\pm 3^{\circ}$ C (60°C to 100°C). The quiescent current consumption is typically 40  $\mu$ A. Hysteresis is pin-selectable to 10°C or 30°C.

The TMP708 is available in a 5-pin, SOT-23 package.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TMP708      | SOT-23 (5) | 2.90 mm x 1.60 mm |

(1) For all available packages, see the package option addendum at the end of the datasheet.



Copyright © 2016, Texas Instruments Incorporated



Texas Instruments

www.ti.com

Page

### **Table of Contents**

| 1 | Feat                              | tures 1                            |  |  |  |  |  |  |  |  |  |  |  |
|---|-----------------------------------|------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| 2 | Арр                               | lications 1                        |  |  |  |  |  |  |  |  |  |  |  |
| 3 | Des                               | Description 1                      |  |  |  |  |  |  |  |  |  |  |  |
| 4 | Rev                               | Revision History 2                 |  |  |  |  |  |  |  |  |  |  |  |
| 5 | Pin Configuration and Functions 3 |                                    |  |  |  |  |  |  |  |  |  |  |  |
| 6 | Spe                               | cifications 4                      |  |  |  |  |  |  |  |  |  |  |  |
|   | 6.1                               | Absolute Maximum Ratings 4         |  |  |  |  |  |  |  |  |  |  |  |
|   | 6.2                               | ESD Ratings 4                      |  |  |  |  |  |  |  |  |  |  |  |
|   | 6.3                               | Recommended Operating Conditions 4 |  |  |  |  |  |  |  |  |  |  |  |
|   | 6.4                               | Thermal Information 4              |  |  |  |  |  |  |  |  |  |  |  |
|   | 6.5                               | Electrical Characteristics 5       |  |  |  |  |  |  |  |  |  |  |  |
|   | 6.6                               | Typical Characteristics 6          |  |  |  |  |  |  |  |  |  |  |  |
| 7 | Deta                              | ailed Description7                 |  |  |  |  |  |  |  |  |  |  |  |
|   | 7.1                               | Overview 7                         |  |  |  |  |  |  |  |  |  |  |  |
|   | 7.2                               | Functional Block Diagram 7         |  |  |  |  |  |  |  |  |  |  |  |
|   | 7.3                               | Feature Description                |  |  |  |  |  |  |  |  |  |  |  |
|   |                                   |                                    |  |  |  |  |  |  |  |  |  |  |  |

|    | 7.4  | Device Functional Modes                            |
|----|------|----------------------------------------------------|
| 8  | App  | lication and Implementation9                       |
|    | 8.1  | Application Information                            |
|    | 8.2  | Typical Application9                               |
| 9  | Pow  | er Supply Recommendations 11                       |
| 10 | Lay  | out 11                                             |
|    | 10.1 |                                                    |
|    | 10.2 | Layout Example 11                                  |
|    | 10.3 | Thermal Considerations 11                          |
| 11 | Dev  | ice and Documentation Support 12                   |
|    | 11.1 | Receiving Notification of Documentation Updates 12 |
|    | 11.2 | Community Resources 12                             |
|    | 11.3 | Trademarks 12                                      |
|    | 11.4 | Electrostatic Discharge Caution 12                 |
|    | 11.5 | Glossary 12                                        |
| 12 |      | hanical, Packaging, and Orderable<br>mation        |

#### **4** Revision History

.

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (February 2012) to Revision B

| Cł | hanges from Original (December 2011) to Revision A                                                                                                                                                                                                                                        | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Deleted Package and Ordering Information table; information now available in package option addendum located at the end of this data sheet                                                                                                                                                | 2    |
| •  | Added Device Information, ESD Ratings, and Recommended Operating Conditions tables, and Detailed<br>Description, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation<br>Support, and Mechanical, Packaging, and Orderable Information sections |      |

| <br>                                                                       | 3 | ,- |
|----------------------------------------------------------------------------|---|----|
| Updated threshold accuracy feature bullet                                  |   | 1  |
| Updated threshold accuracy text in second paragraph of Description section |   | 1  |



#### TMP708 SBOS585B – DECEMBER 2011 – REVISED DECEMBER 2016

# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN  |                    | ТҮРЕ           | DESCRIPTION                                                                 |  |  |  |
|------|--------------------|----------------|-----------------------------------------------------------------------------|--|--|--|
| NAME | NO.                | 1175           | DESCRIPTION                                                                 |  |  |  |
| GND  | 2                  | Analog power   | Device ground                                                               |  |  |  |
| HYST | 4                  | Digital input  | Hysteresis selection. For 10°C, HYST = VCC; for 30°C, HYST = GND.           |  |  |  |
| OT   | 3                  | Digital output | Open-drain, active low output                                               |  |  |  |
| SET  | 1                  | Analog input   | Temperature set point. Connect an external 1% resistor between SET and GND. |  |  |  |
| VCC  | VCC 5 Analog power |                | Power-supply voltage (2.7 V to 5.5 V)                                       |  |  |  |

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|             |                            | MIN  | MAX                   | UNIT |
|-------------|----------------------------|------|-----------------------|------|
|             | Supply, VCC                | -0.3 | 6                     |      |
| Voltage     | Input, SET and HYST        | -0.3 | V <sub>CC</sub> + 0.3 | V    |
|             | Output, OT                 | -0.3 | 6                     |      |
| Current .   | Input                      |      | 20                    |      |
| Current     | Output                     |      | 20                    | mA   |
|             | Operating, T <sub>A</sub>  | -40  | 125                   |      |
| Temperature | Junction, T <sub>J</sub>   |      | 150                   | °C   |
|             | Storatge, T <sub>stg</sub> | -65  | 150                   |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                                   | ±4000 |      |
|                    | Electrostatic discharge | ctrostatic discharge Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    | Machine model (MM       | Machine model (MM)                                                                                  | ±200  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                       | MIN | NOM MAX | UNIT |
|-----------------|-----------------------|-----|---------|------|
| V <sub>CC</sub> | Supply voltage        | 2.7 | 5.5     | V    |
| T <sub>A</sub>  | Operating temperature | 0   | 125     | °C   |

#### 6.4 Thermal Information

|                       |                                              | TMP708       |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | UNIT |
|                       |                                              | 5 PINS       |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 217.9        | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 86.3         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 44.6         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 4.4          | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 43.8         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.5 Electrical Characteristics

at  $T_{\text{A}}$  = 0°C to 125°C and  $V_{\text{CC}}$  = 2.7 V to 5.5 V (unless otherwise noted)

|                        | PARAMETER                | TEST CONDITIONS                                  | MIN                 | TYP  | MAX                 | UNIT |
|------------------------|--------------------------|--------------------------------------------------|---------------------|------|---------------------|------|
| POWER S                | UPPLY                    |                                                  |                     |      |                     |      |
|                        | Cupply ourrent           | $V_{CC} = 5 V$                                   |                     | 40   | 55                  | μA   |
| I <sub>CC</sub>        | Supply current           | V <sub>CC</sub> = 5 V<br>V <sub>CC</sub> = 2.7 V |                     | 40   | 55                  | μA   |
| TEMPERA                | TURE                     |                                                  |                     |      | ·                   |      |
| Τ <sub>Ε</sub>         | Temperature error        | $T_{A} = 60^{\circ}C \text{ to } 100^{\circ}C$   |                     | ±0.5 | ±3                  | °C   |
| DIGITAL I              | NPUT (HYST)              |                                                  |                     |      | ·                   |      |
| V <sub>IH</sub>        | High-level input voltage |                                                  | $0.7 \times V_{CC}$ |      |                     | V    |
| V <sub>IL</sub>        | Low-level input voltage  |                                                  |                     |      | $0.3 \times V_{CC}$ | V    |
| l <sub>lkg_in</sub>    | Input leakage current    |                                                  |                     | 1    |                     | μA   |
| C <sub>IN</sub>        | Input capacitance        |                                                  |                     | 10   |                     | pF   |
| ANALOG                 | NPUT (SET)               |                                                  |                     |      |                     |      |
| V <sub>IN</sub>        | Input voltage range      |                                                  | 0                   |      | V <sub>CC</sub>     | V    |
| DIGITAL C              | PEN-DRAIN OUTPUT (OT)    |                                                  |                     |      | ·                   |      |
| I <sub>(OT_SINK)</sub> | Output sink current      | V <sub>OT</sub> = 0.3 V                          | 5                   | 12   |                     | mA   |
| I <sub>lkg(OT)</sub>   | Output leakage current   | $V_{OT} = V_{CC}$                                |                     | 1    |                     | μA   |



TMP708 SBOS585B – DECEMBER 2011 – REVISED DECEMBER 2016

#### 6.6 Typical Characteristics

at  $T_A = 25^{\circ}C$  and  $V_{CC} = 2.7$  V to 5.5 V (unless otherwise noted)





#### 7 Detailed Description

#### 7.1 Overview

The TMP708 is a fully-integrated, resistor-programmable temperature switch that incorporates two temperature dependent voltage references and one comparator. One voltage reference exhibits a positive temperature coefficient (tempco), and the other voltage reference exhibits a negative tempco. The temperature at which both voltage references are equal determines the temperature trip point.

The Functional Block Diagram shows the comparator, the NFET open-drain device connected to the  $\overline{OT}$  pin, the positive tempco reference using the external R<sub>SET</sub> resistor, the negative tempco reference, and the hysteresis control. The voltage of the positive tempco reference is controlled by external resistor R<sub>SET</sub>.

#### 7.2 Functional Block Diagram





(1)

#### 7.3 Feature Description

#### 7.3.1 Temperature Switch

The TMP708 temperature threshold is programmable from 0°C to 125°C and is set by an external 1% resistor from the SET pin to the GND pin. The TMP708 has an open-drain, active-low output structure that easily interfaces with a microprocessor.

The TMP708 reaches the temperature trip point when the voltage from the positive tempco reference exceeds the voltage from the negative tempco reference. This difference causes the output of the comparator to switch from logic 0 to logic 1. The comparator output drives the gate of the NFET open-drain device, and pulls the voltage on the OT pin from logic 1 to logic 0 under these conditions; in other words, the output *trips*. Furthermore, the logic 1 output from the comparator causes the hysteresis control to increase the voltage of the PST pin; 30°C for logic 0 on the HYST pin). Increase the voltage of the positive tempco reference after the TMP708 trips to stop the TMP708 from untripping (voltage on the OT pin changing from logic 0 to logic 1) until the local temperature reduces by the amount set by the HYST pin. After the local temperature reduces, and the voltage from the positive tempco reference is less than the voltage from the negative tempco reference, the output of the comparator switches from logic 1 to logic 0. This condition causes the voltage on the OT pin to change from logic 0 to logic 1 to logic 1 to logic 0. This condition causes the voltage on the OT pin to change from logic 0 to logic 1 to logic 1 to logic 0. This condition causes the voltage on the OT pin to change from logic 0 to logic 1 (device untrips).

#### 7.3.2 Hysteresis Input

The HYST pin is a digital input that allows the input hysteresis to be set at either  $10^{\circ}C$  (when HYST = VCC) or  $30^{\circ}C$  (when HYST = GND). The hysteresis function keeps the  $\overline{OT}$  pin from oscillating when the temperature is near the threshold. Thus, always connect the HYST pin to either VCC or GND. Other input voltages on this pin can cause abnormal supply currents or a device malfunction.

#### 7.3.3 Set-Point Resistor (R<sub>SET</sub>)

Set the temperature threshold by connecting  $R_{SET}$  from the SET pin to GND. The value of  $R_{SET}$  is determined using either Figure 2 or Equation 1:

 $R_{SET}$  (k $\Omega$ ) = 0.0012T<sup>2</sup> - 0.9308T + 96.147

where

T = temperature threshold in degrees Celsius.

#### 7.4 Device Functional Modes

The TMP708 device has a single functional mode. Normal operation for the TMP708 device occurs when the power-supply voltage applied across the VCC and GND pins is within the specified operating range of 2.7 V to 5.5 V.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TMP708 device is simple to configure. The only external components that the device requires are a bypass capacitor and pullup resistor. Power-supply bypassing is strongly recommended. Use a 0.1- $\mu$ F capacitor placed as close as possible to the VCC supply pin. To minimize the internal power dissipation of the TMP708 family of devices, use a pullup resistor value greater than 10 k $\Omega$  from the  $\overline{OT}$  pin to the VCC pin. See the *Hysteresis Input* section for hysteresis configuration, and the *Set-Point Resistor* ( $R_{SET}$ ) section for configuring the temperature threshold.

#### 8.2 Typical Application



Figure 5. Overtemperature Protection for a 60°C Trip Point

#### 8.2.1 Design Requirements

For this design example, a 2.7-V to 5.5-V power supply, 60°C trip point, and 10°C hysteresis are used.



#### **Typical Application (continued)**

#### 8.2.2 Detailed Design Procedure

Connect the HYST pin to VCC for 10°C hysteresis. For a 60°C temperature threshold, see the *Set-Point Resistor* ( $R_{SET}$ ) section to compute an ideal  $R_{SET}$  resistor value of 44.619 k $\Omega$ . Select the closest standard value resistor available; in this case, 44.2 k $\Omega$ . Use a 10-k $\Omega$  pullup resistor from the OT pin to the VCC pin. To minimize power, a larger-value pullup resistor can be used, but must not exceed 470 k $\Omega$ . Place a 0.1- $\mu$ F bypass capacitor close to the TMP708 device in order to reduce noise coupled from the power supply.

#### 8.2.3 Application Curves

Figure 6 shows an example of the hysteresis feature. The HYST pin is connected to VCC, so the TMP708 device is configured for  $10^{\circ}$ C of hysteresis. The device is configured for a 60°C trip temperature by the R<sub>SET</sub> resistor value; therefore, the OT output asserts low when the 60°C threshold is exceeded. The OT output remains asserted low until the sensor reaches 50°C.



Figure 6. TMP708 Hysteresis Function



#### 9 Power Supply Recommendations

The TMP708 low supply current and supply range allow this device to be powered from many sources. Any significant noise on the VCC pin can result in a trip-point error. Minimize this noise by low-pass filtering the device supply ( $V_{CC}$ ) using a 150- $\Omega$  resistor and a 0.1- $\mu$ F capacitor.

#### 10 Layout

#### 10.1 Layout Guidelines

The TMP708 is extremely simple to lay out. Figure 7 shows the recommended board layout.

#### 10.2 Layout Example



Figure 7. Recommended Layout

#### **10.3 Thermal Considerations**

The TMP708 quiescent current is typically 40  $\mu$ A. The device dissipates negligible power when the output drives a high-impedance load. Thus, the die temperature is the same as the package temperature. In order to maintain accurate temperature monitoring, provide a good thermal contact between the TMP708 package and the device being monitored. The rise in die temperature as a result of self-heating is given by Equation 2:

$$\Delta T_{J} = P_{DISS} \times \theta_{JA}$$

where

- P<sub>DISS</sub> = power dissipated by the device.
  - $\theta_{JA}$  = package thermal resistance. Typical thermal resistance for SOT-23 package is 217.9°C/W. (2)

To limit the effects of self-heating, keep the output current at a minimum level.

TEXAS INSTRUMENTS

www.ti.com

#### **11** Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



2-Oct-2014

### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| TMP708AIDBVR     | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | SBI                     | Samples |
| TMP708AIDBVT     | ACTIVE        | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | SBI                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



2-Oct-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TMP708AIDBV                 | /R SOT-23       | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TMP708AIDB\                 | /T SOT-23       | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

2-Oct-2014



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMP708AIDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TMP708AIDBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |

### DBV 5

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.45 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





### **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated