

## 2.5-V TO 3.3-V HIGH-PERFORMANCE CLOCK BUFFER

#### **FEATURES**

- High-Performance 1:10 Clock Driver
- Pin-to-Pin Skew < 100 ps at V<sub>DD</sub> 3.3 V
- V<sub>DD</sub> Range = 2.3 V to 3.6 V
- Input Clock Up To 200 MHz (See Figure 7)
- Operating Temperature Range -40°C to 85°C
- Output Enable Glitch Suppression
- Distributes One Clock Input to Two Banks of Five Outputs
- Packaged in 24-Pin TSSOP
- Pin-to-Pin Compatible to the CDCVF2310, Except the R = 22-Ω Series Damping Resistors at Yn

#### **PW PACKAGE** (TOP VIEW) GND □□ ☐ CLK 23 $\square$ $V_{DD}$ V<sub>DD</sub> □ ⊤ V<sub>DD</sub> 22 1Y0 🗆 21 1Y1 🞞 1Y2 🞞 20 □ 2Y1 ☐ GND GND □ 19 GND □ 18 ☐ GND 1Y3 🗆 17 □ 2Y2 1Y4 🗆 9 16 V<sub>DD</sub> □ 10 15 $\square$ $\vee_{DD}$ $\square$ $V_{DD}$ 1G □□ 14 2Y4 🔲 12 13 **□** 2G

#### **APPLICATIONS**

General-Purpose Applications

#### DESCRIPTION

The CDCVF310 is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.

The CDCVF310 is characterized for operation from -40C to 85C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **FUNCTIONAL BLOCK DIAGRAM**





#### **FUNCTION TABLE**

|    | INPUT | OUTPUT   |                    |                    |  |
|----|-------|----------|--------------------|--------------------|--|
| 1G | 2G    | CLK      | 1Y[0:4]            | 2Y[0:4]            |  |
| L  | L     | <b>↓</b> | L                  | L                  |  |
| Н  | L     | <b>↓</b> | CLK <sup>(1)</sup> | L                  |  |
| L  | Н     | <b>↓</b> | L                  | CLK <sup>(1)</sup> |  |
| Н  | Н     | ↓        | CLK <sup>(1)</sup> | CLK <sup>(1)</sup> |  |

(1) After detecting one negative edge on the CLK input, the output follows the input CLK if the control pin is held high.

#### **Terminal Functions**

|          | TERMINAL              |     | DECODIFICAL                                                                                                                                                             |
|----------|-----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.                   | I/O | DESCRIPTION                                                                                                                                                             |
| 1G       | 11                    | I   | Output enable control for 1Y[0:4] outputs. This output enable is active-high, meaning the 1Y[0:4] clock outputs follow the input clock (CLK) if this pin is logic high. |
| 2G       | 13                    | I   | Output enable control for 2Y[0:4] outputs. This output enable is active-high, meaning the 2Y[0:4] clock outputs follow the input clock (CLK) if this pin is logic high. |
| 1Y[0:4]  | 3, 4, 5, 8, 9         | 0   | Buffered output clocks                                                                                                                                                  |
| 2Y[0:4]  | 21, 20, 17, 16, 12    | 0   | Buffered output clocks                                                                                                                                                  |
| CLK      | 24                    | I   | Input reference frequency                                                                                                                                               |
| GND      | 1, 6, 7, 18, 19       |     | Ground                                                                                                                                                                  |
| $V_{DD}$ | 2, 10, 14, 15, 22, 23 |     | DC power supply, 2.3 V – 3.6 V                                                                                                                                          |



#### **DETAILED DESCRIPTION**

### **Output Enable Glitch Suppression Circuit**

The purpose of the glitch suppression circuitry is to ensure the output enable sequence is synchronized with the clock input such that the output buffer is enabled or disabled on the next full period of the input clock (negative edge triggered by the input clock) (see Figure 1).

The G input must fulfill the timing requirements  $(t_{su}, t_h)$  according to the Switching Characteristics table for predictable operation.





Figure 1. Enable and Disable Mode Relative to CLK



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

| Supply voltage range, V <sub>DD</sub>                                                           | –0.5 V to 4.6 V                   |  |  |  |  |
|-------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|--|
| Input voltage range, V <sub>I</sub> <sup>(2)(3)</sup>                                           | -0.5 V to V <sub>DD</sub> + 0.5 V |  |  |  |  |
| Output voltage range, V <sub>O</sub> <sup>(2)(3)</sup>                                          | -0.5 V to V <sub>DD</sub> + 0.5 V |  |  |  |  |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{DD}$ )                                   | ±50 mA                            |  |  |  |  |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DD</sub> ) | ±50 mA                            |  |  |  |  |
| Continuous total output current, I <sub>O</sub> (V <sub>O</sub> = 0 to V <sub>DD</sub> )        | ±50 mA                            |  |  |  |  |
| Dealisms the week immediates (4). DIM realisms                                                  | 88°C/W, high K                    |  |  |  |  |
| Package thermal impedance, θ <sub>JA</sub> <sup>(4)</sup> : PW package                          | 120°C/W, low K                    |  |  |  |  |
| Storage temperature range T <sub>stg</sub>                                                      | −65°C to 150°C                    |  |  |  |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS (1)**

|                                            |                                  | MIN | NOM | MAX      | UNIT  |
|--------------------------------------------|----------------------------------|-----|-----|----------|-------|
| Supply voltage, V <sub>DD</sub>            |                                  | 2.3 | 2.5 |          | V     |
| Supply voltage, v <sub>DD</sub>            |                                  |     | 3.3 | 3.6      | V     |
| Low lovel input voltage V                  | V <sub>DD</sub> = 3 V to 3.6 V   |     |     | 0.8      | V     |
| Low-level input voltage, V <sub>IL</sub>   | $V_{DD}$ = 2.3 V to 2.7 V        |     |     | 0.7      | V     |
| High-level input voltage, V <sub>IH</sub>  | V <sub>DD</sub> = 3 V to 3.6 V   | 2   |     |          | V     |
| High-level input voltage, V <sub>IH</sub>  | $V_{DD}$ = 2.3 V to 2.7 V        | 1.7 |     |          | \ \ \ |
| Input voltage, V <sub>I</sub>              |                                  | 0   |     | $V_{DD}$ | V     |
| Lich lovel output ourrent I                | V <sub>DD</sub> = 3 V to 3.6 V   |     |     | -12      | ^     |
| High-level output current, I <sub>OH</sub> | V <sub>DD</sub> = 2.3 V to 2.7 V |     |     | -6       | mA    |
| Low lovel output output                    | V <sub>DD</sub> = 3 V to 3.6 V   |     | 12  |          | A     |
| Low-level output current, I <sub>OL</sub>  | V <sub>DD</sub> = 2.3 V to 2.7 V |     |     | 6        | mA    |
| Operating free-air temperature, T          | \<br>\                           | -40 |     | 85       | °C    |

<sup>(1)</sup> Unused inputs must be held high or low to prevent them from floating.

### **TIMING REQUIREMENTS**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                 | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |
|------------------|-----------------|------------------------------------------------|-----|-----|-----|------|
| f <sub>clk</sub> | Clock frequency | V <sub>DD</sub> = 2.3 V to 3.6 V, See Figure 7 | 0   |     | 200 | MHz  |

Copyright © 2004–2008, Texas Instruments Incorporated

Submit Documentation Feedback

<sup>(2)</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>3)</sup> This value is limited to 4.6 V maximum.

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51.



#### **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)(1)

|                                | PARAMETER             | TEST CO                                     | MIN                            | TYP | MAX | UNIT |    |
|--------------------------------|-----------------------|---------------------------------------------|--------------------------------|-----|-----|------|----|
| $V_{IK}$                       | Input voltage         | $V_{DD} = 3 V$ ,                            | $I_I = -18 \text{ mA}$         |     |     | -1.2 | V  |
| I                              | Input current         | V <sub>I</sub> = 0 V or V <sub>DD</sub>     |                                |     |     | ±5   | μΑ |
| I <sub>DD</sub> <sup>(2)</sup> | Static device current | $CLK = 0 V \text{ or } V_{DD} = 3.6 V,$     | $I_O = 0 \text{ mA}$           |     |     | 80   | μΑ |
| C <sub>I</sub>                 | Input capacitance     | $V_{DD} = 2.3 \text{ V to } 3.6 \text{ V},$ | $V_I = 0 \text{ V or } V_{DD}$ |     | 2.5 |      | pF |
| Co                             | Output capacitance    | $V_{DD} = 2.3 \text{ V to } 3.6 \text{ V},$ | $V_I = 0 V \text{ or } V_{DD}$ |     | 2.6 |      | pF |
| $C_{PD}$                       | Power dissipation (3) | $V_{DD} = 2.3 \text{ V to } 3.6 \text{ V},$ | $V_I = 0 V \text{ or } V_{DD}$ |     |     | 32   | pF |

- (1) All typical values are with respect to nominal  $V_{DD}$ .
- (2) For dynamic I<sub>DD</sub> over Frequency see Figure 6.
- (3) This is the formula for the power dissipation calculation.

$$\begin{split} \text{P\_tot} &= \text{P\_stat} + \text{P\_Dyn} + \text{P\_Load[W]} \\ \text{P\_stat} &= \text{V}_{\text{DD}} \times \text{I}_{\text{DD}} [\text{W}] \\ \text{P\_Dyn} &= \text{C\_PD} \times \text{V}_{\text{DD}} \times \text{V}_{\text{DD}} \times f [\text{W}] \\ \text{P\_Load} &= \text{C\_Load} \times \text{V}_{\text{DD}} \times \text{V}_{\text{DD}} \times f \times n [\text{W}] \\ \text{n} &= \text{Number of switching output pins} \end{split}$$

## $V_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$

|                 | PARAMETER                                | TEST                      | CONDITIONS               | MIN                   | TYP <sup>(1)</sup> MAX | UNIT |
|-----------------|------------------------------------------|---------------------------|--------------------------|-----------------------|------------------------|------|
|                 |                                          | $V_{DD}$ = min to max,    | $I_{OH} = -100 \mu A$    | V <sub>DD</sub> - 0.2 |                        |      |
| $V_{OH}$        | High-level output voltage                | V - 2 V                   | I <sub>OH</sub> = -12 mA | 2.1                   |                        | V    |
|                 |                                          | $V_{DD} = 3 V$            | $I_{OH} = -6 \text{ mA}$ | 2.4                   |                        |      |
|                 |                                          | $V_{DD}$ = min to max,    | I <sub>OL</sub> = 100 μA |                       | 0.2                    |      |
| $V_{OL}$        | V <sub>OL</sub> Low-level output voltage | V 2.V                     | I <sub>OL</sub> = 12 mA  |                       | 0.4                    | V    |
|                 |                                          | $V_{DD} = 3 V$            | $I_{OL} = 6 \text{ mA}$  |                       | 0.3                    |      |
|                 |                                          | $V_{DD} = 3 V$ ,          | V <sub>O</sub> = 1 V     | -37                   |                        |      |
| I <sub>OH</sub> | High-level output current                | $V_{DD} = 3.3 \text{ V},$ | V <sub>O</sub> = 1.65 V  |                       | <b>–</b> 57            | mA   |
|                 |                                          | $V_{DD} = 3.6 V,$         | $V_0 = 3.135 \text{ V}$  |                       | -38                    |      |
|                 |                                          | $V_{DD} = 3 V$ ,          | V <sub>O</sub> = 1.95 V  | 37                    |                        |      |
| I <sub>OL</sub> | Low-level output current                 | $V_{DD} = 3.3 \text{ V},$ | V <sub>O</sub> = 1.65 V  |                       | 57                     | mA   |
|                 |                                          | $V_{DD} = 3.6 \text{ V},$ | V <sub>O</sub> = 0.4 V   |                       | 38                     |      |

<sup>(1)</sup> All typical values are with respect to nominal  $V_{\text{DD}}$ .

## $V_{DD} = 2.5 \text{ V } \pm 0.2 \text{ V}$

|                                          | PARAMETER                 | TEST                          | CONDITIONS               | MIN                   | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------------------------------|---------------------------|-------------------------------|--------------------------|-----------------------|--------------------|-----|------|
| \/                                       | High lovel output voltage | V <sub>DD</sub> = min to max, | I <sub>OH</sub> = -100 A | V <sub>DD</sub> - 0.2 |                    |     | V    |
| V <sub>OH</sub>                          | High-level output voltage | $V_{DD} = 2.3 \text{ V}$      | $I_{OH} = -6 \text{ mA}$ | 1.8                   |                    |     | V    |
| \/                                       | Low lovel output voltage  | $V_{DD}$ = min to max,        | I <sub>OL</sub> = 100 A  |                       |                    | 0.2 | V    |
| V <sub>OL</sub> Low-level output voltage |                           | $V_{DD} = 2.3 \text{ V}$      | $I_{OL} = 6 \text{ mA}$  |                       |                    | 0.4 | V    |
|                                          |                           | $V_{DD} = 2.3 V$ ,            | $V_O = 1 V$              | -20                   |                    |     |      |
| $I_{OH}$                                 | High-level output current | $V_{DD} = 2.5 V,$             | $V_0 = 1.25 \text{ V}$   |                       | -36                |     | mA   |
|                                          |                           | $V_{DD} = 2.7 V,$             | $V_0 = 2.375 \text{ V}$  |                       |                    | -25 |      |
|                                          |                           | $V_{DD} = 2.3 V,$             | $V_0 = 1.2 \text{ V}$    | 20                    |                    |     |      |
| $I_{OL}$                                 | Low-level output current  | $V_{DD} = 2.5 V,$             | $V_0 = 1.25 \text{ V}$   |                       | 36                 |     | mA   |
|                                          |                           | $V_{DD} = 2.7 V,$             | $V_0 = 0.3 V$            |                       |                    | 25  |      |

(1) All typical values are with respect to nominal V<sub>DD</sub>.



### JITTER CHARACTERISTICS

Characterized using CDCVF310 Performance EVM when  $V_{DD}$ =3.3 V. Outputs not under test are terminated to 50  $\Omega$ .

|                                                                    | PARAMETER | TEST CONDITIONS                               | MIN | TYP | MAX | TINU   |
|--------------------------------------------------------------------|-----------|-----------------------------------------------|-----|-----|-----|--------|
| t <sub>jitter</sub> Additive phase jitter from input to output 1Y0 |           | 12 kHz to 5 MHz, f <sub>out</sub> = 30.72 MHz |     | 47  |     | fo rmo |
|                                                                    |           | 12 kHz to 20 MHz, f <sub>out</sub> = 125 MHz  |     | 40  |     | fs rms |

#### **SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                         | TEST CONDITIONS                         | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------|---------------------------------------------------|-----------------------------------------|-----|--------------------|-----|------|
| V <sub>DD</sub> = 3  | 3.3 V ±0.3 V (see Figure 2)                       |                                         | •   |                    |     |      |
| t <sub>PLH</sub>     | CLK to Yn                                         | f 0 MHz to 200 MHz                      | 1   |                    | 2.8 |      |
| t <sub>PHL</sub>     | CLK to Yh                                         | f = 0 MHz to 200 MHz                    | 1   |                    | 2.8 | ns   |
| t <sub>sk(o)</sub>   | Output skew (Ym to Yn) (2) (see Figure 4)         |                                         |     | 100                | 150 | ps   |
| t <sub>sk(p)</sub>   | Pulse skew (see Figure 5)                         |                                         |     |                    | 250 | ps   |
| t <sub>sk(pp)</sub>  | Part-to-part skew                                 |                                         |     |                    | 350 | ps   |
| t <sub>r</sub>       | Rise time                                         | $V_0 = 0.4 \text{ V to 2 V}$            | 1.3 |                    | 2.7 | V/ns |
| t <sub>f</sub>       | Fall time                                         | $V_0 = 2 \text{ V to } 0.4 \text{ V}$   | 1.3 |                    | 2.7 | V/ns |
| t <sub>su(en)</sub>  | Enable setup time, G_high before CLK $\downarrow$ |                                         | 0.1 |                    |     | ns   |
| t <sub>su(dis)</sub> | Disable setup time, G_low before CLK $\downarrow$ |                                         | 0.1 |                    |     | ns   |
| t <sub>h(en)</sub>   | Enable hold time, G_high after CLK $\downarrow$   |                                         | 0.4 |                    |     | ns   |
| t <sub>h(dis)</sub>  | Disable hold time, G_low after CLK $\downarrow$   |                                         | 0.4 |                    |     | ns   |
| $V_{DD} = 2$         | 2.5 V ±0.2 V (see Figure 2)                       |                                         |     |                    |     |      |
| t <sub>PLH</sub>     | CLK to Yn                                         | f = 0 MHz to 200 MHz                    | 1.3 |                    | 4   | ns   |
| t <sub>PHL</sub>     | CER to TII                                        | 1 - 0 1011 12 10 200 1011 12            | 1.3 |                    | 4   | 113  |
| t <sub>sk(o)</sub>   | Output skew (Ym to Yn) (2) (see Figure 4)         |                                         |     | 150                | 230 | ps   |
| t <sub>sk(p)</sub>   | Pulse skew (see Figure 5)                         |                                         |     |                    | 280 | ps   |
| t <sub>sk(pp)</sub>  | Part-to-part skew                                 |                                         |     |                    | 400 | ps   |
| t <sub>r</sub>       | Rise time                                         | $V_0 = 0.4 \text{ V to } 1.7 \text{ V}$ | 0.5 |                    | 1.6 | V/ns |
| t <sub>f</sub>       | Fall time                                         | $V_0 = 1.7 \text{ V to } 0.4 \text{ V}$ | 0.5 |                    | 1.6 | V/ns |
| t <sub>su(en)</sub>  | Enable setup time, G_high before CLK $\downarrow$ |                                         | 0.1 |                    |     | ns   |
| t <sub>su(dis)</sub> | Disable setup time, G_low before CLK $\downarrow$ |                                         | 0.1 |                    |     | ns   |
| t <sub>h(en)</sub>   | Enable hold time, G_high after CLK ↓              |                                         | 0.4 |                    |     | ns   |
| t <sub>h(dis)</sub>  | Disable hold time, G_low after CLK ↓              |                                         | 0.4 |                    |     | ns   |

Submit Documentation Feedback

 $<sup>\</sup>begin{array}{ll} \text{(1)} & \text{All typical values are with respect to nominal $V_{DD}$.} \\ \text{(2)} & \text{The $t_{sk(o)}$ specification is only valid for equal loading of all outputs.} \end{array}$ 



### PARAMETER MEASUREMENT INFORMATION



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: Clock Frequency  $\leq$  200 MHz,  $Z_O = 50$   $\Omega$ ,  $t_r < 1.2$  ns,  $t_f < 1.2$  ns.

Figure 2. Test Load Circuit



Figure 3. Voltage Waveforms Propagation Delay Times



Figure 4. Output Skew



Figure 5. Pulse Skew



### **DYNAMIC SUPPLY CURRENT**



#### C\_LOAD(max) PER OUTPUT PIN Yn







11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | _    | Eco Plan                   | Lead/Ball Finish | •                  | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                |              | (4)               |         |
| CDCVF310PW       | ACTIVE | TSSOP        | PW      | 24   | 60   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKV310            | Samples |
| CDCVF310PWG4     | ACTIVE | TSSOP        | PW      | 24   | 60   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKV310            | Samples |
| CDCVF310PWR      | ACTIVE | TSSOP        | PW      | 24   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKV310            | Samples |
| CDCVF310PWRG4    | ACTIVE | TSSOP        | PW      | 24   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKV310            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





11-Apr-2013

## PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCVF310PWR | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Jan-2013



#### \*All dimensions are nominal

| ĺ | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | CDCVF310PWR | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

PW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity www.ti.com/wirelessconnectivity