

# 3.0V to 5.5V RS485/RS422 Transceivers with ±30kV ESD Protection

#### 1. Features

- High-Performance and Compliant with RS-485 EIA/ TIA-485 Standard
  - Low EMI 500kbps Data Rate (CA-IF4805) and up to 50Mbps (CA-IF4850), 20Mbps (CA-IF4820) High-Speed Data Rates
  - 1/8 Unit Load Enables up to 256 Nodes on the Same Bus
- Integrated Protection for Robust Communication
  - ±30V Fault Protection Range on Driver Outputs/Receiver Inputs
  - ±15V Common-Mode Voltage Range
  - ±15kV Human Body Model ESD Protection for the Full-duplex Devices (CA-IF48xxFS/FM/FD)
  - ±30kV Human Body Model ESD Protection for the Half-duplex Devices (CA-IF48xxHS/HM/HD)
  - Short-Circuit Protection
  - Thermal Shutdown
  - True Fail-Safe Guarantees Known Receiver Output State
- Low Power
  - 960μA (max.) @ Receive Mode
  - Shutdown Current < 5µA
  - **3V to 5.5V Supply Voltage Range**
- Wide Operating Temperature Range: –40°C to 125°C
- 8 pin SOIC, 8 pin MSOP and 8 pin DFN Packages

#### 2. Applications

- Motor Drive
- Factory Automation & Control
- Grid Infrastructure
- Home and Building Automation
- Video Surveillance
- Process Control
- Telecommunication Equipment

#### 3. General Description

The CA-IF48xx family of devices are low-power transceivers for RS-485/RS-422 communications in harsh environments. All devices have  $\pm 30V$  fault protection for overvoltage conditions on the bus lines that ensure robust protection for the communication interface. They also feature  $\pm 15V$  wide common-mode range (CMR), this feature was specifically designed for systems where there is a large common-mode voltage present due to either nearby electrically noisy equipment or large ground differences due to different earth grounds or long distance transmission. The bus pins of these devices are protected against  $\pm 15kV$  (for the full-duplex transceivers) and  $\pm 30kV$  (for the half-duplex transceivers) electro-static discharge (ESD) shocks, eliminating the need for additional system level protection components.

The CA-IF48xx family of devices contains one driver(TX) and one receiver(RX), operates over the +3V to +5.5V supply range, making these devices convenient for designers to use one part with either +3.3V or +5V supply systems. The CA-IF48xxHS/HM/HD devices provide half-duplex transceivers, and the CA-IF48xxFS/FM/FD devices provide full-duplex transceivers. The CA-IF4820 and CA-IF4850 can transmit and receive at data rates up to 20Mbps and up to 50Mbps respectively, while the CA-IF4805 is specified for data rates up to 500kbps. These devices also include fail-safe circuitry, guaranteeing a logic-high receiver output when the receiver inputs are shorted or open.

All devices are specified over the -40°C to +125°C wide operating temperature range and are available in small 8pin MSOP, 8-pin DFN packages for space constrained applications and 8-pin SOIC for drop-in compatibility.

#### **Device Information**

| Part number | Package | Package size<br>(NOM) |
|-------------|---------|-----------------------|
| CA-IF48xxxS | SOIC8   | 3.9mm*4.9mm           |
| CA-IF48xxxM | MSOP8   | 3mm*3mm               |
| CA-IF48xxxD | DFN8    | 3mm*3mm               |

CA-IF4805H Simplified Block Diagram



# Shanghai Chipanalog Microelectronics Co., Ltd.

CHIPANALOG

CA-IF4820F Simplified Block Diagram



# 4. Ordering Information

| Part #      | Package          |                 |        |         |
|-------------|------------------|-----------------|--------|---------|
|             | Full/Half-Duplex | Data Rate(Mbps) | on Bus | Tackage |
| CA-IF4805HS | Half-Duplex      | 0.5             | 256    | SOIC8   |
| CA-IF4805FS | Full-Duplex      | 0.5             | 256    | SOIC8   |
| CA-IF4820HS | Half-Duplex      | 20              | 256    | SOIC8   |
| CA-IF4820FS | Full-Duplex      | 20              | 256    | SOIC8   |
| CA-IF4850HS | Half-Duplex      | 50              | 256    | SOIC8   |
| CA-IF4850FS | Full-Duplex      | 50              | 256    | SOIC8   |
| CA-IF4805HM | Half-Duplex      | 0.5             | 256    | MSOP8   |
| CA-IF4805FM | Full-Duplex      | 0.5             | 256    | MSOP8   |
| CA-IF4820HM | Half-Duplex      | 20              | 256    | MSOP8   |
| CA-IF4820FM | Full-Duplex      | 20              | 256    | MSOP8   |
| CA-IF4850HM | Half-Duplex      | 50              | 256    | MSOP8   |
| CA-IF4850FM | Full-Duplex      | 50              | 256    | MSOP8   |
| CA-IF4805HD | Half-Duplex      | 0.5             | 256    | DFN8    |
| CA-IF4805FD | Full-Duplex      | 0.5             | 256    | DFN8    |
| CA-IF4820HD | Half-Duplex      | 20              | 256    | DFN8    |
| CA-IF4820FD | Full-Duplex      | 20              | 256    | DFN8    |
| CA-IF4850HD | Half-Duplex      | 50              | 256    | DFN8    |
| CA-IF4850FD | Full-Duplex      | 50              | 256    | DFN8    |

# Table 4-1. Ordering Information



# **Table of Contents**

| 1.<br>2. |          | res1<br>cations1                            |  |
|----------|----------|---------------------------------------------|--|
| 3.       |          | ral Description1                            |  |
| 4.       | Order    | ring Information2                           |  |
| 5.       | Revis    | ion History3                                |  |
| 6.       | Pin C    | onfiguration and Descriptions4              |  |
|          | 6.1.     | CA-IF48xxHS/CA-IF48xxHD/CA-IF48xxHM half-   |  |
|          | duplex t | ransceivers4                                |  |
|          | 6.2.     | CA-IF48xxFS/CA-IF48xxFD/CA-IF48xxFM full-   |  |
|          |          | ransceivers5                                |  |
| 7.       | Speci    | fication6                                   |  |
|          | 7.1.     | Absolute Maximum Ratings <sup>1</sup> 6     |  |
|          | 7.2.     | ESD Ratings6                                |  |
|          | 7.3.     | Recommended Operating Conditions6           |  |
|          | 7.4.     | Thermal Information6                        |  |
|          | 7.5.     | Electrical Characteristics7                 |  |
|          | 7.6.     | Switching Characteristics9                  |  |
|          | 7.7.     | Typical Characteristics: all devices11      |  |
|          | 7.8.     | Typical Characteristics for the CA-IF480513 |  |

| IF4850 | 14                            |    |
|--------|-------------------------------|----|
| Darar  | neter Measurement Information | 15 |

| 8.  | Par      | amete    | er Measurement Information.       | 15   |
|-----|----------|----------|-----------------------------------|------|
| 9.  | Det      | ailed    | Description                       |      |
|     | 9.1.     | Ove      | rview                             | 17   |
|     | 9.2.     | Dev      | ice Functional Modes              | 17   |
|     | 9        | Э.2.1.   | Device Function Modes for the CA- |      |
|     | I        | F48xxHS  | /HM/HD                            | 17   |
|     | 9        | 9.2.2.   | Device Function Modes for the CA- |      |
|     | I        | F48xxFS, | /FM/FD                            | 18   |
| 10. | . Ap     | olicati  | on Information                    |      |
|     |          |          | Information                       |      |
|     | 11.1.    | SOIC     | C8 Package Outline                |      |
|     | 11.2.    | MSC      | OP8 Package Outline               | 21   |
|     | 11.3.    | DFN      | 8 Package Outline                 | 22   |
| 12  | . Sol    | dering   | g Temperature (reflow) Profil     | e 23 |
| 40  | <b>T</b> |          | Deal hafe was atten               | 04   |

- 13. Tape and Reel Information ......24
- 14. Important statement ......25

# 5. Revision History

| Revision Number | Description                                   | Page Changed |
|-----------------|-----------------------------------------------|--------------|
| Version 1.00    | N/A                                           | N/A          |
| Version 1.01    | Update the Package ,Tape and Reel Information | 22,24        |



Shanghai Chipanalog Microelectronics Co., Ltd.

6. Pin Configuration and Descriptions

6.1. CA-IF48xxHS/CA-IF48xxHD/CA-IF48xxHM half-duplex transceivers



Figure 6-1. CA-IF48xxHS/ CA-IF48xxHD/CA-IF48xxHM pin configuration

#### Table 6-1 CA-IF48xxHS/ CA-IF48xxHD/ CA-IF48xxHM pin description

| Pin Name        | Pin<br>Number | Description                                                                                                                                                                                                                                         |
|-----------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO              | 1             | Receiver data output. With REB low, RO is high when $(V_A - V_B) > V_{TH+}$ and is low when $(V_A - V_B) < V_{TH-}$ .<br>RO is high impedance when REB is high. See <i>Table 9-2</i> for details.                                                   |
| REB             | 2             | Receiver output enable. Drive REB low or connect to GND to enable RO. Drive REB high to disable the receiver and put RO in high impedance. Drive REB high and DE low to force the IC into low-power shutdown mode.                                  |
| DE              | 3             | Driver output enable. Drive DE high to enable the driver. Drive DE low or connect to GND to disable the driver. Drive REB high and DE low to force the IC into low-power shutdown mode.                                                             |
| DI              | 4             | Driver data input. With DE high, a logic low on DI forces the noninverting output (A) low and the inverting output (B) high; a logic high on DI forces the noninverting output high and the inverting output low. See <i>Table 9-1</i> for details. |
| GND             | 5             | Ground.                                                                                                                                                                                                                                             |
| А               | 6             | Noninverting RS-485/RS-422 driver output/receiver input.                                                                                                                                                                                            |
| В               | 7             | Inverting RS-485/RS-422 driver output/receiver input.                                                                                                                                                                                               |
| V <sub>cc</sub> | 8             | Power supply input. Bypass $V_{cc}$ to GND with at least $0.1\mu$ F capacitor as close to the device as possible.                                                                                                                                   |



6.2. CA-IF48xxFS/CA-IF48xxFD/CA-IF48xxFM full-duplex transceivers



Figure 6-2. CA-IF48xxFS/CA-IF48xxFD/CA-IF48xxFM pin configuration

#### Table 6-2. CA-IF48xxFS/CA-IF48xxFD/CA-IF48xxFM pin description

| Pin Name        | Pin<br>Number | Description                                                                                                                                                                                                                           |
|-----------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>cc</sub> | 1             | Power supply input. Bypass $V_{CC}$ to GND with at least $0.1\mu F$ capacitor as close to the device as possible.                                                                                                                     |
| RO              | 2             | Receiver data output. RO is high when $(V_A - V_B) > V_{TH+}$ and is low when $(V_A - V_B) < V_{TH-}$ . See <i>Table 9-4</i> for details.                                                                                             |
| DI              | 3             | Driver data input. A logic low on DI forces the noninverting output (Y) low and the inverting output (Z) high; a logic high on DI forces the noninverting output high and the inverting output low. See <i>Table 9-3</i> for details. |
| GND             | 4             | Ground.                                                                                                                                                                                                                               |
| Y               | 5             | Noninverting RS-485/RS-422 driver output.                                                                                                                                                                                             |
| Z               | 6             | Inverting RS-485/RS-422 driver output.                                                                                                                                                                                                |
| В               | 7             | Inverting RS-485/RS-422 receiver input.                                                                                                                                                                                               |
| A               | 8             | Noninverting RS-485/RS-422 receiver input.                                                                                                                                                                                            |



Shanghai Chipanalog Microelectronics Co., Ltd.

7. Specification

## 7.1. Absolute Maximum Ratings<sup>1</sup>

|                  | Parameters                | Minimum<br>value | Maximum<br>value     | Unit |
|------------------|---------------------------|------------------|----------------------|------|
| V <sub>cc</sub>  | Power supply voltage      | -0.3             | 7.0                  | V    |
| A, B, Y, Z       | Voltage on the bus        | -30              | 30                   | V    |
| DE, DI, REB      | Logic control voltage     | -0.3             | 7.0                  | V    |
| RO               | Logic voltage at RO       | -0.3             | V <sub>CC</sub> +0.3 | V    |
| Tj               | Junction temperature      | 1                | .50                  | °C   |
| T <sub>STG</sub> | Storage temperature range | -65              | 150                  | °C   |
| N                |                           |                  |                      |      |

Note:

1. The stresses listed under "Absolute Maximum Ratings" are stress ratings only, not for functional operation condition. Exposure to absolute maximum rating conditions for extended periods may cause permanent damage to the device.

# 7.2. ESD Ratings

|                                                                                                   | Parameters                                                                             |                                | Value | Unit |
|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------|-------|------|
|                                                                                                   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-                                        | CA-IF48xxF Full-duplex devices | ±15   | kV   |
| V <sub>ESD</sub> Electrostatic discharge                                                          | e 001, bus pins <sup>1</sup>                                                           | CA-IF48xxH Half-duplex devices | ±30   | kV   |
|                                                                                                   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all other pins <sup>1</sup>        |                                |       | kV   |
|                                                                                                   | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>2</sup> |                                |       |      |
| Note:                                                                                             |                                                                                        |                                |       |      |
| 1. Per JEDEC document JEP155, 500V HBM allows safe manufacturing of standard ESD control process. |                                                                                        |                                |       |      |
| 2. Per JEDEC document JI                                                                          | P157, 250V CDM allows safe manufacturing of standard ESI                               | D control process.             |       |      |

# 7.3. Recommended Operating Conditions

|                   | Parameters                        | Minimum<br>value | Typical<br>value | Maximum<br>value | Unit |
|-------------------|-----------------------------------|------------------|------------------|------------------|------|
| Vcc               | Power supply                      | 3                | 3.3/5.0          | 5.5              | V    |
| VIN               | Input voltage at any bus terminal | -15              |                  | 15               | V    |
| VIL               | Low-level input voltage           | 0                |                  | 0.8              | V    |
| VIH               | High-level input voltage          | 2                |                  | V <sub>CC</sub>  | V    |
| RL                | Differential load resistance      | 54               |                  |                  | Ohm  |
| 1/t <sub>ui</sub> | Signaling rate: CA-IF4805         |                  |                  | 500              | kbps |
| 1/t <sub>ui</sub> | Signaling rate: CA-IF4820         |                  |                  | 20               | Mbps |
| 1/t <sub>ui</sub> | Signaling rate: CA-IF4850         |                  |                  | 50               | Mbps |
| TA                | Operating ambient temperature     | -40              |                  | 125              | °C   |
| Tj                | Junction temperature              | -40              |                  | 150              | °C   |

# 7.4. Thermal Information

| THERMAL METRIC  |                                        | CA-IF48xxHS/FS | CA- IF48xxHM/FD | CA- IF48xxHM/FD | Unit |
|-----------------|----------------------------------------|----------------|-----------------|-----------------|------|
|                 |                                        | SOIC8          | MSOP8           | DFN8            | Onit |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 120            | 160             | 45              | °C/W |



# 7.5. Electrical Characteristics

All typical specs are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C, Min/Max specs are over recommended operating conditions unless otherwise specified.

|                      | Parameters                                              | Test conditions                                                                                                                                             |                                     | Minimum<br>value     | Typical<br>value     | Maximum<br>value | Unit |
|----------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|----------------------|------------------|------|
| Driver               |                                                         |                                                                                                                                                             |                                     |                      |                      |                  |      |
|                      |                                                         | $V_{CC}$ =3.3V, $R_L$ =60 $\Omega$ , -15 V $\leq$ $V_{test}$<br>Figure 8-1) <sup>(1)</sup>                                                                  |                                     | 1.5                  | 2.4                  |                  | V    |
| Vod                  | Differential output                                     | $\label{eq:RL} \begin{array}{l} {\sf R}_L = 60 \ \Omega, \ -15 \ V \le V_{test} \le 15 \ V \ , \ 4. \\ \\ {\sf 5.5 \ V} \ (see \ Figure \ 8-1) \end{array}$ | .5 V ≤ V <sub>CC</sub> ≤            | 2.1                  |                      |                  | V    |
| VODI                 | voltage                                                 | Vcc=5.0V, $R_L$ = 100 $\Omega$ (see Figure                                                                                                                  | e 8-2)                              | 2                    | 4                    |                  | V    |
|                      |                                                         | Vcc=3.3V, $R_L$ = 100 $\Omega$ (see Figure                                                                                                                  | e 8-2)                              | 1.5                  | 2.7                  |                  | V    |
|                      |                                                         | Vcc=5.0V, $R_L = 54 \Omega$ (see Figure 8-2)           Vcc=3.3V, $R_L = 54 \Omega$ (see Figure 8-2)                                                         |                                     | 1.5                  | 3.7                  |                  | V    |
|                      |                                                         |                                                                                                                                                             |                                     | 1.5                  | 2.4                  |                  | V    |
| ∆ V <sub>od</sub>    | Change in differential<br>output voltage                |                                                                                                                                                             |                                     | -200                 |                      | 200              | mV   |
| / <sub>oc</sub>      | Common-mode output<br>voltage                           | $V_{CC}$ =3.3V/5.0V , $R_L$ = 54 $\Omega$ (see Fi                                                                                                           | gure 8-2)                           | 1                    | V <sub>CC</sub> /2   | 3                | V    |
| ∆V <sub>OC(SS)</sub> | Change in steady-state<br>common-mode output<br>voltage |                                                                                                                                                             |                                     | -200                 |                      | 200              | mV   |
| os                   | Short-circuit output<br>current                         | $V_{CC}$ =3.3V/5.0V ,DE = $V_{CC}$ , -7 V $\leq$ $V_0 \leq$ 12 V                                                                                            |                                     | -250                 |                      | 250              | mA   |
| Receiver             |                                                         |                                                                                                                                                             |                                     | ·                    |                      |                  |      |
|                      |                                                         | DE = 0 V, V <sub>CC</sub> = 0V/3.3V/5.0V                                                                                                                    | V <sub>I</sub> = 12V                |                      | 75                   | 125              | μA   |
|                      | Bus input current                                       | $DE = 0.0, v_{CC} = 0.0/3.30/3.00$                                                                                                                          | V <sub>I</sub> = -7V                | -100                 | -43                  |                  | μA   |
| I                    | Bus input current                                       | DE = 0 V, V <sub>CC</sub> = 0V/3.3V/5.0V                                                                                                                    | V <sub>I</sub> = 15V                |                      | 91                   | 125              | μA   |
|                      |                                                         | $DE = 0.0, v_{CC} = 0.0/3.30/3.00$                                                                                                                          | V <sub>I</sub> =-15V                | -200                 | -97                  |                  | μA   |
| / <sub>TH+</sub>     | Receiver differential threshold voltage rising          |                                                                                                                                                             |                                     |                      | -100                 | -20              | mV   |
| / <sub>TH-</sub>     | Receiver differential threshold voltage falling         | V <sub>cc</sub> = 3.3V/5.0V,<br>Over common-mode range                                                                                                      | -200                                | -130                 |                      | mV               |      |
| ∕ <sub>HYS</sub>     | Receiver input hysteresis                               |                                                                                                                                                             |                                     |                      | 30                   |                  | mV   |
| V <sub>OH</sub>      | Output high voltage                                     | V <sub>CC</sub> = 3.3V/5.0V, I <sub>OH</sub> = -4 mA                                                                                                        |                                     | V <sub>cc</sub> -0.4 | V <sub>CC</sub> -0.2 |                  | V    |
| / <sub>OL</sub>      | Output low voltage                                      | V <sub>CC</sub> = 3.3V/5.0V, I <sub>OL</sub> = 4 mA                                                                                                         |                                     |                      | 0.2                  | 0.4              | V    |
| OZR                  | Output high-impedance<br>current                        | $V_{CC} = 3.3V/5.0V, V_0 = 0 V \text{ or } V_0$                                                                                                             | <sub>CC,</sub> REB= V <sub>CC</sub> | -1                   |                      | 1                | μA   |
| nput Logic           |                                                         |                                                                                                                                                             |                                     |                      |                      |                  |      |
| IN                   | Logic Input current                                     | $3 V \le V_{CC} \le 5.5 V$ , $0 V \le V_{IN} \le V$                                                                                                         | сс                                  | -6.2                 |                      | 6.2              | μA   |
| Device               |                                                         | - T                                                                                                                                                         |                                     |                      |                      |                  |      |
|                      |                                                         | V <sub>cc</sub> =5.0V, Driver and receiver enabled<br>REB=0V, DE = V <sub>cc</sub> , No load                                                                |                                     | 0.4                  | 0.8                  | 1.2              | mA   |
|                      |                                                         | $V_{CC}$ =3.3V, Driver and receiver<br>REB=0V, DE = $V_{CC}$ , No load                                                                                      | enabled                             |                      | 0.7                  | 1.1              | mA   |
|                      |                                                         | $V_{CC}$ =5.0V, Driver enabled, reco<br>Disabled REB= $V_{CC}$ , DE = $V_{CC}$ , No                                                                         |                                     |                      | 0.8                  | 1.2              | mA   |
| сс                   | Supply current<br>(quiescent)                           | $V_{CC}$ =3.3V, Driver enabled, reco<br>Disabled REB= $V_{CC}$ , DE = $V_{CC}$ , No                                                                         |                                     |                      | 0.7                  | 1.1              | mA   |
|                      |                                                         | V <sub>CC</sub> =5.0V, Driver disabled, rec<br>enabled REB=0V, DE = 0V, No                                                                                  |                                     |                      | 700                  | 960              | μA   |
|                      |                                                         | V <sub>CC</sub> =3.3V, Driver disabled, rec<br>enabled REB=0V, DE = 0V, No                                                                                  |                                     |                      | 700                  | 960              | μA   |
|                      |                                                         | V <sub>CC</sub> =5.0V, Driver and receiver<br>REB=V <sub>CC</sub> , DE = 0V, D=open, Nc                                                                     |                                     |                      | 2.9                  | 5                | μΑ   |
|                      |                                                         | V <sub>cc</sub> =3.3V, Driver and receiver<br>REB=V <sub>cc</sub> , DE = 0V, D=open, Nc                                                                     | disabled                            |                      | 1.6                  | 3                | μA   |

# 

# CA-IF4805/CA-IF4820/CA-IF4850 Version 1.01, 2022/12/21

2. Under any condition, ensure that  $V_{TH^{\scriptscriptstyle +}}$  is at least  $V_{HYS}$  higher than  $V_{TH^{\scriptscriptstyle -}}$ 

Shanghai Chipanalog Microelectronics Co., Ltd.

| T <sub>SD</sub>                   | Thermal shutdown temperature                         |                               | 180 | °C |
|-----------------------------------|------------------------------------------------------|-------------------------------|-----|----|
| Notes:<br>1.  V <sub>OD</sub>   ≥ | 1.4 V with $T_A > 85^{\circ}$ C, $V_{test} < -7$ V a | nd V <sub>cc</sub> < 3.135 V. |     |    |



# 7.6. Switching Characteristics

Version 1.01, 2022/12/21

All typical specs are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C, Min/Max specs are over recommended operating conditions unless otherwise specified.

|                                            | Parameter                                       | Test Conditions                                                                                | Minimum<br>value | Typical<br>value | Maximum<br>value | Unit      |
|--------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------|------------------|------------------|------------------|-----------|
| Driver: CA-IF                              | 4805HS/ CA-IF4805HM/ CA-IF                      | 4805HD                                                                                         |                  |                  |                  |           |
| + +                                        | Driver differential output                      |                                                                                                | 250              | 260              | 680              | nc        |
| t <sub>r</sub> , t <sub>f</sub>            | rise/fall time                                  | V <sub>CC</sub> =5.0 V                                                                         | 250              | 360              | 680              | ns        |
| t <sub>PHL</sub> ,t <sub>PLH</sub>         | Propagation delay                               | $R_L$ = 54 $\Omega$ , $C_L$ = 50 pF, see Figure 8-3                                            |                  | 280              | 500              | ns        |
| t <sub>sk(P)</sub>                         | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub> | 7                                                                                              |                  |                  | 10               | ns        |
|                                            | Driver differential output                      |                                                                                                | 240              | 250              | 670              |           |
| t <sub>r</sub> , t <sub>f</sub>            | rise/fall time                                  | V <sub>CC</sub> =3.3 V,                                                                        | 240              | 350              | 670              | ns        |
| t <sub>PHL</sub> ,t <sub>PLH</sub>         | Propagation delay                               | $R_L = 54 \Omega$ , $C_L = 50 pF$ , see Figure 8-3                                             |                  | 280              | 500              | ns        |
| t <sub>sk(P)</sub>                         | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub> |                                                                                                |                  |                  | 10               | ns        |
| t <sub>PHZ</sub> ,t <sub>PLZ</sub>         | Disable time                                    | see Figure 8-4, Figure 8-5                                                                     |                  | 10               | 200              | ns        |
|                                            |                                                 | REB = 0V, see Figure 8-4, Figure 8-5                                                           |                  | 100              | 600              | ns        |
| t <sub>PZH</sub> ,t <sub>PZL</sub>         | Enable time                                     | REB = V <sub>CC</sub> , see Figure 8-4, Figure 8-5                                             |                  | 7.2              | 11               | us        |
| Receiver: CA                               | -IF4805HS/ CA-IF4805HM/ CA                      |                                                                                                |                  |                  | I                |           |
| t <sub>r</sub> , t <sub>f</sub>            | Output rise/fall time                           |                                                                                                |                  | 3.8              | 10               | ns        |
| t <sub>PHL</sub> ,t <sub>PLH</sub>         | Propagation delay                               | – V <sub>cc</sub> =3.3 V/5.0 V,                                                                |                  | 23               | 110              | ns        |
| t <sub>SK(P)</sub>                         | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub> | - C <sub>L</sub> = 15 pF, see Figure 8-6                                                       |                  |                  | 7                | ns        |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>        | Disable time                                    | see Figure 8-7, Figure 8-8                                                                     |                  | 7                | 20               | ns        |
| t <sub>PZH(1)</sub> ,t <sub>PZL(1)</sub> , |                                                 | DE = $V_{cc}$ , see Figure 8-7, Figure 8-8                                                     |                  | 8                | 20               | ns        |
| t <sub>PZH(2)</sub> ,t <sub>PZL(2)</sub> , | Enable time                                     | DE = 0 V, see Figure 8-7, Figure 8-8                                                           |                  | 7                | 14               | μs        |
|                                            | 4805FS/ CA-IF4805FM/ CA-IF4                     |                                                                                                |                  | •                |                  | μο        |
|                                            | Driver differential output                      |                                                                                                |                  |                  |                  |           |
| t <sub>r</sub> , t <sub>f</sub>            | rise/fall time                                  | V <sub>cc</sub> =5.0 V                                                                         | 250              | 360              | 680              | ns        |
| t <sub>PHL</sub> ,t <sub>PLH</sub>         | Propagation delay                               | $R_{\rm L} = 54 \Omega$ , $C_{\rm L} = 50 \text{ pF}$ , see Figure 8-3                         |                  | 280              | 500              | ns        |
|                                            | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub> |                                                                                                |                  | 200              | 10               | ns        |
| t <sub>sк(P)</sub>                         | Driver differential output                      |                                                                                                |                  |                  | 10               | 115       |
| t <sub>r</sub> , t <sub>f</sub>            | rise/fall time                                  | V <sub>cc</sub> =3.3 V                                                                         | 240              | 350              | 670              | ns        |
| t <sub>PHL</sub> ,t <sub>PLH</sub>         | Propagation delay                               | $R_L = 54 \Omega$ , $C_L = 50 pF$ , see Figure 8-3                                             |                  | 280              | 500              | ns        |
|                                            | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub> | Π <sub>L</sub> = 54 32, C <sub>L</sub> = 50 μr, see Figure 0.5                                 |                  | 200              | 10               | ns        |
| t <sub>sk(P)</sub><br>Beceiver: CA         | -IF4805FS/ CA-IF4805FM/ CA-I                    | E4805ED                                                                                        |                  |                  | 10               | 115       |
| t <sub>r</sub> , t <sub>f</sub>            | Output rise/fall time                           |                                                                                                |                  | 3.8              | 10               | ns        |
|                                            | Propagation delay                               | – V <sub>CC</sub> =3.3 V/5.0 V                                                                 |                  | 23               | 10               |           |
| t <sub>PHL</sub> ,t <sub>PLH</sub>         |                                                 | - C <sub>L</sub> = 15 pF, see Figure 8-6                                                       |                  | 25               | 7                | ns        |
|                                            | Pulse skew  t <sub>PHL</sub> - t <sub>PLH</sub> |                                                                                                |                  |                  | /                | ns        |
|                                            | · · · ·                                         | 820HD/ CA-IF4850HS/CA-IF4850HM/CA-IF48                                                         | 50HD             |                  |                  |           |
| t <sub>r</sub> , t <sub>f</sub>            | Driver differential output                      | N 22N/50N                                                                                      | 1                | 3                | 6                | ns        |
| + +                                        | rise/fall time                                  | V <sub>cc</sub> =3.3 V/5.0 V                                                                   | 2                | 10               | 20               | ~ ~       |
| t <sub>PHL</sub> ,t <sub>PLH</sub>         | Propagation delay                               | $R_L = 54 \Omega$ , $C_L = 50 pF$ , see Figure 8-3                                             | 3                | 10               | 20               | ns        |
| t <sub>sκ(P)</sub>                         | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub> |                                                                                                |                  |                  | 3.5              | ns        |
| t <sub>PHZ</sub> ,t <sub>PLZ</sub>         | Disable time                                    | see Figure 8-4, Figure 8-5. V <sub>CC</sub> =3.3 V/5.0 V                                       |                  | 15               | 25               | ns        |
|                                            |                                                 | REB = OV, see Figure 8-4, Figure 8-5.                                                          |                  | 20               | 50               | ns        |
| t <sub>PZH</sub> ,t <sub>PZL</sub>         | Enable time                                     | V <sub>CC</sub> =3.3 V/5.0 V                                                                   |                  |                  |                  |           |
|                                            |                                                 | REB = $V_{CC}$ , see Figure 8-4, Figure 8-5.                                                   |                  | 2.5              | 10               | μs        |
|                                            |                                                 | V <sub>CC</sub> =3.3 V/5.0 V                                                                   |                  | 2.0              | _•               | <b>~~</b> |
| Receiver: CA                               | -IF4820HS/CA-IF4820HM/CA-I                      | F4820HD/ CA-IF4850HS/CA-IF4850HM/CA-IF                                                         | 4850HD           |                  |                  |           |
| t <sub>r</sub> , t <sub>f</sub>            | Output rise/fall time                           | V <sub>22</sub> =2 2 V/5 0 V                                                                   |                  | 3.8              | 10               | ns        |
| t <sub>PHL</sub> ,t <sub>PLH</sub>         | Propagation delay                               | <ul> <li>V<sub>CC</sub>=3.3 V/5.0 V,</li> <li>C<sub>L</sub> = 15 pF, see Figure 8-6</li> </ul> |                  | 23               | 110              | ns        |
| t <sub>sk(P)</sub>                         | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub> | $ C_{L}$ - 15 pr, see rigule 8-0                                                               |                  |                  | 7                | ns        |
|                                            |                                                 | see Figure 8-7, Figure 8-8. V <sub>cc</sub> =3.3 V/5.0                                         |                  | _                | 0.5              |           |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>        | Disable time                                    | V                                                                                              |                  | 7                | 20               | ns        |



Shanghai Chipanalog Microelectronics Co., Ltd.

| $t_{PZH(1)}, t_{PZL(1)}, t_{PZH(2)}, t_{PZH(2)}, t_{PZL(2)}$ Enable time |                                                 | DE = $V_{CC}$ , see Figure 8-7, Figure 8-8.<br>$V_{CC}$ =3.3 V/5.0 V         |       | 8  | 20  | ns |
|--------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------|-------|----|-----|----|
|                                                                          |                                                 | DE = 0 V, see Figure 8-7, Figure 8-8.<br>$V_{CC}$ =3.3 V/5.0 V               |       | 7  | 14  | μs |
| Driver: CA-I                                                             | F4820FS/CA-IF4820FM/CA-IF48                     | 20FD/CA-IF4850FS/ CA-IF4850FM/CA-IF485                                       | 0FD   |    |     |    |
| t <sub>r</sub> , t <sub>f</sub>                                          | Driver differential output rise/fall time       | V <sub>cc</sub> =3.3 V/5.0 V ,R <sub>L</sub> = 54 Ω, C <sub>L</sub> = 50 pF, | 1     | 3  | 6   | ns |
| t <sub>PHL</sub> ,t <sub>PLH</sub>                                       | Propagation delay                               | see Figure 8-3                                                               | 3     | 10 | 20  | ns |
| t <sub>SK(P)</sub>                                                       | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub> |                                                                              |       |    | 3.5 | ns |
| Receiver: C/                                                             | A-IF4820FS/CA-IF4820FM/CA-IF                    | 4820FD/CA-IF4850FS/ CA-IF4850FM/CA-IF4                                       | 850FD |    |     | •  |
| t <sub>r</sub> , t <sub>f</sub>                                          | Output rise/fall time                           |                                                                              |       | 2  | 6   | ns |
| t <sub>PHL</sub> ,t <sub>PLH</sub>                                       | Propagation delay                               | − $V_{cc}$ =3.3 V/5.0 V ,C <sub>L</sub> = 15 pF, see Figure<br>8-6           |       | 25 | 40  | ns |
| t <sub>sk(P)</sub>                                                       | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub> | 0-0                                                                          |       |    | 3.5 | ns |



# 7.7. Typical Characteristics: all devices



# Typical Characteristics: all devices(continued)





# 7.8. Typical Characteristics for the CA-IF4805





# CA-IF4805/CA-IF4820/CA-IF4850 Version 1.01, 2022/12/21

# 7.9. Typical Characteristics for the CA-IF4820 and CA-IF4850





# 8. Parameter Measurement Information



Figure 8-1. Driver Differential Output Voltage With Common-Mode Load



Figure 8-2. Driver Differential and Common-Mode Output With RS-485 Load



Figure 8-3. Driver Differential Output Rise and Fall Times and Propagation Delays



Figure 8-4. Driver Enable and Disable Times With Active High Output and Pull-Down Load



Shanghai Chipanalog Microelectronics Co., Ltd.



Figure 8-5. Driver Enable and Disable Times With Active Low Output and Pull-up Load



Figure 8-6. Receiver Output Rise and Fall Times and Propagation Delays



Figure 8-7. Receiver Enable/Disable Times With Driver Enabled



Figure 8-8. Receiver Enable Times With Driver Disabled



# 9. Detailed Description

#### 9.1. Overview

The CA-IF48xx family of devices are optimized for RS-485/RS-422 applications per the EIA/TIA-485 standard. These devices contain one differential driver and one differential receiver. The receiver features a 1/8-unit load input impedance, allowing up to 256 transceivers on a single bus. The CA-IF48xxHS/HM/HD serials devices are the half-duplex transceivers, and the CA-IF48xxFS/FM/FD serials devices are the full-duplex transceivers. Driver Enable (DE) and Receiver Enable (REB) pins are included on the half-duplex transceivers CA-IF48xxHS/HM/HD. When disabled, the driver and receiver outputs are high impedance. In addition, the CA-IF4805 features reduced slew-rate driver that minimize EMI and reduce reflections caused by improperly terminated cables, thus allowing error-free data transmission up to 500kbps. The driver slew-rates of the CA-IF4820 and CA-IF4850 are not limited, allowing them to transmit up to 20Mbps and up to 50Mbps data rate respectively.

To reduce system complexity and the need for external protection, the driver outputs/receiver inputs of the CA-IF4805/CA-IF4820/CA-IF4850 devices are designed to withstand voltage faults of up to  $\pm 30V$  with respect to ground without damage, and the common-mode range exceeds the standard with  $\pm 15V$  for both the driver and receiver. They also incorporate a high ESD protection circuit capable of protecting against up to  $\pm 30kV$  (half-duplex transceivers) or up to  $\pm 15kV$  (full-duplex transceivers) of ESD Human Body Model (HBM) for driver outputs and receiver inputs. In addition, two mechanisms against excessive power dissipation caused by faults or bus contention. The first, over-current protection on the output stage, provides immediate protection against short circuits over the entire common-mode voltage range. The second, a thermal shutdown circuit, forces the driver outputs into a high-impedance state once the junction temperature of the devices exceed the thermal shutdown threshold T<sub>SD</sub> (180°C, typ.). The shutdown condition is cleared when the junction temperature drops to normal operation temperature range of the device.

#### 9.2. Device Functional Modes

## 9.2.1. Device Function Modes for the CA-IF48xxHS/HM/HD

The CA-IF48xxHS/HM/HD driver accepts a single-ended, logic-level input (DI) and transfers it to a differential RS-485/RS-422 level output on the A and B driver outputs. Set the driver enable input (DE) low to disable the driver. A and B are high impedance when the driver is disabled. Also, the DE pin has internal pull-down to GND, when left open, the driver is disabled as well. The DI pin has an internal pull-up resistor to V<sub>CC</sub>, thus, when left open while the driver is enabled, output A turns high and B turns low. See Table 9-1 for more details.

| Input                  | Enable                                                             | Output |   | Function                   |  |  |  |  |  |
|------------------------|--------------------------------------------------------------------|--------|---|----------------------------|--|--|--|--|--|
| DI                     | DE                                                                 | Α      | В | Function                   |  |  |  |  |  |
| Н                      | Н                                                                  | Н      | L | Drive bus high             |  |  |  |  |  |
| L                      | Н                                                                  | L      | Н | Drive bus low              |  |  |  |  |  |
| Х                      | L                                                                  | Z      | Z | Driver disabled            |  |  |  |  |  |
| Х                      | OPEN                                                               | Z      | Z | Driver disabled by default |  |  |  |  |  |
| OPEN                   | Н                                                                  | Н      | L | Drive bus high by default  |  |  |  |  |  |
| Note:                  |                                                                    |        |   |                            |  |  |  |  |  |
| L = Low level; H = Hig | L = Low level; H = High level; Z = high impedance; X = Don't care. |        |   |                            |  |  |  |  |  |

#### Table 9-1. CA-IF48xxHS/HM/HD Driver Function Table

The receiver accepts a differential, RS-485/RS-422 level input on the A and B inputs and transfers it to a single-ended, logic-level output (RO). Drive the receiver enable input (REB) low to enable the receiver. Drive REB high to disable the receiver. RO is high impedance when REB is high. Also, the REB pin has an internal pull-up resistor to  $V_{CC}$ , thus, when left open, the receiver is disabled and RO output is high impedance.

| Differential Input                 | Enable | Output        | Function                     |  |  |
|------------------------------------|--------|---------------|------------------------------|--|--|
| $V_{ID} = V_A - V_B$               | REB    | RO            | Function                     |  |  |
| $V_{TH+} < V_{ID}$                 | L      | Н             | High-level bus state         |  |  |
| $V_{TH-} < V_{ID} < V_{TH+}$       | L      | Indeterminate | Indeterminate bus state      |  |  |
| V <sub>ID</sub> < V <sub>TH-</sub> | L      | L             | Low-level bus state          |  |  |
| Х                                  | Н      | Z             | Receiver disabled            |  |  |
| Х                                  | OPEN   | Z             | Receiver disabled by default |  |  |
| Open-circuit bus                   | L      | Н             | Fail-safe high output        |  |  |
| Short-circuit bus                  | L      | Н             | Fail-safe high output        |  |  |
| Idle (terminated) bus              | L      | Н             | Fail-safe high output        |  |  |
| ote:                               |        | •             | •                            |  |  |

Table 9-2. CA-IF48xxHS/HM/HD Receiver Function Table

The CA-IF48xx devices include a true fail-safe feature that ensures the receiver output (RO) is high when the receiver inputs are shorted or open, or when they are connected to a differentially terminated transmission line with all drivers disabled. If the differential receiver input voltage ( $V_A - V_B$ ) is greater than or equal to  $V_{TH+}$  (-20mV, maximum), RO is logic high. When the input voltage ( $V_A - V_B$ ) is less than the negative input threshold  $V_{TH-}$  (-200mV, minimum), the receiver output RO turns low. See Table 9-2 for more details.

## 9.2.2. Device Function Modes for the CA-IF48xxFS/FM/FD

For these full-duplex devices, the driver and receiver are fully enabled, thus the differential outputs Y and Z follow the logic states at data input DI at all times. In order to avoid data conflict, only one CA-IF48xxFS/FM/FD driver can be attached to a twisted pair of RS485 cable. The DI pin has an internal pull-up resistor to  $V_{CC}$ , thus, when DI left open or a logic high at DI causes Y to turn high and Z to turn low. When DI is low, the output states reverse: Z turns high, Y becomes low. See Table 9-3 for details. Considering that the driver of this series full-duplex transceivers doesn't have enable control, these devices can only be used for point-to-point communication or single transmitter multi-receivers bus topology to avoid the data conflict on the bus.

| Input                  | Out                                                | put | Function                  |  |  |  |  |  |  |
|------------------------|----------------------------------------------------|-----|---------------------------|--|--|--|--|--|--|
| DI                     | Y                                                  | Z   | Function                  |  |  |  |  |  |  |
| Н                      | Н                                                  | L   | Drive bus high            |  |  |  |  |  |  |
| L                      | L                                                  | Н   | Drive bus low             |  |  |  |  |  |  |
| OPEN                   | Н                                                  | L   | Drive bus high by default |  |  |  |  |  |  |
| Note:                  |                                                    |     |                           |  |  |  |  |  |  |
| L = Low level; H = Hig | L = Low level; H = High level; Z = high impedance. |     |                           |  |  |  |  |  |  |

#### Table 9-3. CA-IF48xxFS/FM/FD Driver Function Table

When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is higher than the positive input threshold,  $V_{TH+}$ , the receiver output RO turns high. When  $V_{ID}$  is less than the negative input threshold  $V_{TH-}$ , the receiver output RO turns low. As mentioned above, all of the CA-IF48xx devices include a true fail-safe feature that ensures the receiver output (RO) is high when the receiver inputs are shorted or open, or idle status.

#### Table 9-4. CA-IF48xxFS/FM/FD Receiver Function Table

| Differential Input           | Enable | Output        | Function                |  |  |
|------------------------------|--------|---------------|-------------------------|--|--|
| $V_{ID} = V_A - V_B$         | REB    | RO            | Function                |  |  |
| $V_{TH+} < V_{ID}$           | L      | Н             | High-level bus state    |  |  |
| $V_{TH-} < V_{ID} < V_{TH+}$ | L      | Indeterminate | Indeterminate bus state |  |  |
| $V_{ID} < V_{TH-}$           | L      | L             | Low-level bus state     |  |  |
| Open-circuit bus             | L      | Н             | Fail-safe high output   |  |  |
| Short-circuit bus            | L      | Н             | Fail-safe high output   |  |  |
| Idle (terminated) bus        | L      | Н             | Fail-safe high output   |  |  |

Copyright © 2020, Chipanalog Incorporated Shanghai Chipanalog Microelectronics Co., Ltd.



#### **10.** Application Information

The CA-IF48xx family consists of half-duplex and full-duplex RS-485 transceivers commonly used for asynchronous data transmissions. For half-duplex devices, the driver and receiver enable pins allow for the configuration of different operating modes. Full-duplex implementation requires two signal pairs (four wires), and allows each node to transmit data on one pair while simultaneously receiving data on the other pair.

An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. As seen in the following Figure 10-1 typical network application circuit, to minimize reflections, terminate the line at both ends with a termination resistor,  $R_T$ , whose value matches the characteristic impedance( $Z_0$ ) of the cable, and keep stub lengths off the main line as short as possible. This method, known as parallel termination, generally allows for higher data rates over longer cable length. For the CA-IF48xxFS/FM/FD full-duplex transceivers, since the driver has no enable control, these devices are usually used for point-to-point communication to avoid data conflict problems. See Figure 10-2 typical application circuit.

To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with at least 100nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes.



Figure 10-1. Typical RS-485 Network With CA-IF48xxHS/HM/HD Half-Duplex Transceivers



Figure 10-2. Typical RS-485 Network With CA-IF48xxFS/FM/FD Full-Duplex Transceivers

# 11. Package Information

11.1. SOIC8 Package Outline



**TOP VIEW** 



Shanghai Chipanalog Microelectronics Co., Ltd.

# **RECOMMENDED LAND PATTERN**



0.50 0.25 0.25 0.25 0.18 0.30 1.04REF LEFT-SIDE VIEW

# **FRONT VIEW**





TOP VIEW





Shanghai Chipanalog Microelectronics Co., Ltd.

# 11.3. DFN8 Package Outline





# COMMON DIMENSIONS (UNITS OF MEASURE=MILLIMETER)

| SYMBOL | MIN            | TYP     | MAX  |  |  |  |
|--------|----------------|---------|------|--|--|--|
| A      | 0.70           | 0,75    | 0.80 |  |  |  |
| A1     | 0.00           | 0,02    | 0.05 |  |  |  |
| A2     |                | 0.203   |      |  |  |  |
| b      | 0.30           | 0,35    | 0.40 |  |  |  |
| D      | 2.90           | 3,00    | 3.10 |  |  |  |
| D1     | 2.51           | 2.56    | 2.61 |  |  |  |
| E      | 2.90           | 3,00    | 3.10 |  |  |  |
| E1     | 1.55           | 1,60    | 1.65 |  |  |  |
| е      |                | 0,65BSC |      |  |  |  |
| L      | 0.35 0.40 0.45 |         |      |  |  |  |
| Ν      | 8              |         |      |  |  |  |
| aaa    |                | 0,08    |      |  |  |  |
| bbb    |                | 0.10    |      |  |  |  |

NOTES:

1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS(ANGLES IN DEGREES). 2. COPLANARITY APPLIES TO THE EXPOSED PAD AS THE TERMINALS.



TOP VIEW



# 12. Soldering Temperature (reflow) Profile



Figure 12-1 Soldering Temperature (reflow) Profile

## Table12- 1 Soldering Temperature Parameter

| Profile Feature                                            | Pb-Free Assembly |
|------------------------------------------------------------|------------------|
| Average ramp-up rate(217 $^{\circ}$ C to Peak)             | 3°C/second max   |
| Time of Preheat temp(from 150 $^\circ C$ to 200 $^\circ C$ | 60-120 second    |
| Time to be maintained above 217 $^{\circ}\mathrm{C}$       | 60-150 second    |
| Peak temperature                                           | 260 +5/-0 ℃      |
| Time within 5 $^{\circ}\!\mathrm{C}$ of actual peak temp   | 30 second        |
| Ramp-down rate                                             | 6 °C/second max. |
| Time from 25°C to peak temp                                | 8 minutes max    |



13. Tape and Reel Information

# **REEL DIMENSIONS**



TAPE DIMENSIONS



#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



\*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | КО<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CA-IF4805HS | SOIC            | S                  | 8    | 2500 | 330                      | 12.4                     | 6.5        | 5.4        | 2.1        | 8.0        | 12.0      | Q1               |
| CA-IF4805FS | SOIC            | S                  | 8    | 2500 | 330                      | 12.4                     | 6.5        | 5.4        | 2.1        | 8.0        | 12.0      | Q1               |
| CA-IF4820HS | SOIC            | S                  | 8    | 2500 | 330                      | 12.4                     | 6.5        | 5.4        | 2.1        | 8.0        | 12.0      | Q1               |
| CA-IF4820FS | SOIC            | S                  | 8    | 2500 | 330                      | 12.4                     | 6.5        | 5.4        | 2.1        | 8.0        | 12.0      | Q1               |
| CA-IF4850HS | SOIC            | S                  | 8    | 2500 | 330                      | 12.4                     | 6.5        | 5.4        | 2.1        | 8.0        | 12.0      | Q1               |
| CA-IF4850FS | SOIC            | S                  | 8    | 2500 | 330                      | 12.4                     | 6.5        | 5.4        | 2.1        | 8.0        | 12.0      | Q1               |
| CA-IF4805HM | MSOP8           | М                  | 8    | 5000 | 330                      | 12.4                     | 5.2        | 3.3        | 1.50       | 8.00       | 12.00     | Q1               |
| CA-IF4805FM | MSOP8           | М                  | 8    | 5000 | 330                      | 12.4                     | 5.2        | 3.3        | 1.50       | 8.00       | 12.00     | Q1               |
| CA-IF4820HM | MSOP8           | М                  | 8    | 5000 | 330                      | 12.4                     | 5.2        | 3.3        | 1.50       | 8.00       | 12.00     | Q1               |
| CA-IF4820FM | MSOP8           | М                  | 8    | 5000 | 330                      | 12.4                     | 5.2        | 3.3        | 1.50       | 8.00       | 12.00     | Q1               |
| CA-IF4850HM | MSOP8           | М                  | 8    | 5000 | 330                      | 12.4                     | 5.2        | 3.3        | 1.50       | 8.00       | 12.00     | Q1               |
| CA-IF4850FM | MSOP8           | М                  | 8    | 5000 | 330                      | 12.4                     | 5.2        | 3.3        | 1.50       | 8.00       | 12.00     | Q1               |
| CA-IF4805HD | DFN             | D                  | 8    | 3000 | 180                      | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| CA-IF4805FD | DFN             | D                  | 8    | 3000 | 180                      | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| CA-IF4820HD | DFN             | D                  | 8    | 3000 | 180                      | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| CA-IF4820FD | DFN             | D                  | 8    | 3000 | 180                      | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| CA-IF4850HD | DFN             | D                  | 8    | 3000 | 180                      | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| CA-IF4850FD | DFN             | D                  | 8    | 3000 | 180                      | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |



## 14. Important statement

The above information is for reference only and used for helping Chipanalog customers with design, research and development. Chipanalog reserves the rights to change the above information due to technological innovation without advance notice.

All Chipanalog products pass ex-factory test. As for specific practical applications, customers need to be responsible for evaluating and determining whether the products are applicable or not by themselves. Chipanalog's authorization for customers to use the resources are only limited to development of the related applications of the Chipanalog products. In addition to this, the resources cannot be copied or shown, and Chipanalog is not responsible for any claims, compensations, costs, losses, liabilities and the like arising from the use of the resources.

#### **Trademark information**

Chipanalog Inc.<sup>®</sup> and Chipanalog<sup>®</sup> are registered trademarks of Chipanalog.



http://www.chipanalog.com