### INTEGRATED CIRCUITS

### DATA SHEET

# TDA8354Q Full bridge current driven vertical deflection output circuit in LVDMOS

Preliminary specification
File under Integrated Circuits, IC02

1998 Sep 03





**TDA8354Q** 

#### **FEATURES**

- · Few external components
- Highly efficient fully DC-coupled vertical output bridge circuit
- · Short rise and fall times of the vertical flyback switch
- · Guard circuit
- Temperature (thermal) protection
- High ElectroMagnetic Compatibility (EMC) because of common mode inputs
- · Guard signal in zoom mode.

#### **GENERAL DESCRIPTION**

The TDA8354Q is a power circuit for use in 90° and 110° colour deflection systems for field frequencies of 25 to 200 Hz and 16: 9 picture tubes. The circuit provides a DC-driven vertical deflection output circuit, operating as a highly efficient class G system. Due to the full bridge output circuit the deflection coils can be DC coupled.

The IC is constructed in a low-voltage DMOS process that combines bipolar, CMOS and DMOS devices, to provide ruggedness.

#### QUICK REFERENCE DATA

| SYMBOL                                      | PARAMETER                                          | CONDITIONS  | MIN.           | TYP. | MAX. | UNIT |  |
|---------------------------------------------|----------------------------------------------------|-------------|----------------|------|------|------|--|
| DC supply                                   | OC supply                                          |             |                |      |      |      |  |
| V <sub>P</sub>                              | supply voltage                                     |             | 7.5            | 12   | 18   | V    |  |
| I <sub>q(av)</sub>                          | average quiescent supply current                   | during scan | _              | 10   | 15   | mA   |  |
| V <sub>flb</sub>                            | flyback supply voltage                             |             | $2 \times V_P$ | 45   | 68   | V    |  |
| I <sub>Vflb(av)</sub>                       | average flyback supply current                     | during scan | _              | _    | 10   | mA   |  |
| Vertical circu                              | it                                                 |             |                |      |      |      |  |
| I <sub>o(p-p)</sub>                         | output current (peak-to-peak value)                |             | _              | _    | 3.2  | Α    |  |
| I <sub>i(diff)(p-p)</sub>                   | input current (peak-to-peak value) at pin 11 or 12 |             | _              | 500  | 600  | μΑ   |  |
| Flyback swite                               | ch                                                 |             |                |      |      |      |  |
| I <sub>o(Vflb)</sub>                        | peak output current                                | t ≤ 1.5 ms  | _              | _    | ±1.6 | А    |  |
| Thermal data (in accordance with IEC 747-1) |                                                    |             |                |      |      |      |  |
| T <sub>stg</sub>                            | storage temperature                                |             | -55            | -    | +150 | °C   |  |
| T <sub>amb</sub>                            | operating ambient temperature                      |             | -25            | -    | +75  | °C   |  |
| Tj                                          | junction temperature                               |             | _              | _    | 150  | °C   |  |

#### **ORDERING INFORMATION**

| TYPE     | PACKAGE |                                                                  |          |
|----------|---------|------------------------------------------------------------------|----------|
| NUMBER   | NAME    | DESCRIPTION                                                      | VERSION  |
| TDA8354Q | DBS13P  | plastic DIL-bent-SIL power package; 13 leads (lead length 12 mm) | SOT141-6 |

TDA8354Q

#### **BLOCK DIAGRAM**



TDA8354Q

#### **PINNING**

| SYMBOL                | PIN | DESCRIPTION                                                                |
|-----------------------|-----|----------------------------------------------------------------------------|
| V <sub>o(guard)</sub> | 1   | guard output voltage                                                       |
| $V_{i(M)}$            | 2   | measuring resistor input                                                   |
| V <sub>i(con)</sub>   | 3   | conversion resistor input                                                  |
| $V_{P(B)}$            | 4   | supply voltage B                                                           |
| $V_{o(B)}$            | 5   | output voltage B                                                           |
| GNDB                  | 6   | ground B                                                                   |
| V <sub>flb</sub>      | 7   | flyback supply voltage                                                     |
| GNDA                  | 8   | ground A                                                                   |
| $V_{o(A)}$            | 9   | output voltage A                                                           |
| V <sub>P(A)</sub>     | 10  | supply voltage A                                                           |
| I <sub>i(neg)</sub>   | 11  | input power-stage (negative);<br>includes l <sub>i(bias)</sub> signal bias |
| I <sub>i(pos)</sub>   | 12  | input power-stage (positive);<br>includes l <sub>i(bias)</sub> signal bias |
| I <sub>i(comp)</sub>  | 13  | damping resistor compensation current input                                |



Fig.2 Pin configuration.

#### **FUNCTIONAL DESCRIPTION**

The vertical driver circuit is a bridge configuration. The deflection coil is connected between the output amplifiers, which are driven in phase opposition. The differential input circuit is current driven. The input circuit is special intended for direct connection to driver circuits which deliver symmetrical current signals, but is also suitable for asymmetrical currents. The current to voltage conversion is done by the external resistor (R<sub>con</sub>) connected between the output of the input conversion stage and output stage B. This voltage is compared with the output current through the deflection coil measured as voltage across R<sub>M</sub>, which provides internal feedback information. The relationship between the differential input current and the output current is defined by:  $2 \times I_{i(diff)} \times R_{con} = I_{coil} \times R_M$  The output current is adjustable from 0.5 A (p-p) to 3.2 A (p-p) by varying R<sub>con</sub>. The maximum input current is 800 µA peak for each pin. The minimum input current should be 50 μA.

#### Flyback supply

The flyback voltage is determined by an additional supply voltage  $V_{flb}.$  The principle of operating with two supply voltages (class G) makes it possible to fix the supply voltage  $V_P$  optimum for the scan voltage and the second supply voltage  $V_{flb}$  optimum for the flyback voltage. Using this method, very high efficiency is achieved. The supply voltage  $V_{flb}$  is almost totally available as flyback voltage across the coil, this being possible due to the absence of a coupling capacitor (not necessary, due to the bridge configuration). The very short rise and fall time of the flyback switch is >400 V/ $\mu s$ .

#### **Protection**

The output circuit has protection circuits for:

- Die temperature control
- Overvoltage of output stage A.

### Full bridge current driven vertical deflection output circuit in LVDMOS

TDA8354Q

#### **Guard circuit**

A guard circuit with output signal V<sub>o(guard)</sub> is provided.

The guard circuit generates an active HIGH level during the flyback period. The guard circuit is also activated for one or more of the following conditions:

- When the thermal protection is activated (T<sub>i</sub> ≈ 170 °C)
- During short-circuit of the output pins (pins 5 and 9) to  $V_{\text{P}}$  or ground
- · During open coil
- During open loop
- During short-circuit of the input pins (pins 11 and 12) to V<sub>P</sub> or ground.

An active HIGH level of the guard signal is also generated for the next conditions:

- · No drive signal
- · Short-circuit of the coil.

However, for these events the signal is generated via an internal timer circuit. The guard signal set via this timer has a delay of  $\approx$ 120 ms. The delay time is given by the lowest applicable field frequency.

The guard signal can be used for blanking the picture tube screen and signalling a fault condition.

#### **Damping resistor compensation**

For HF-loop stability a damping resistor is connected across the deflection coil. There is a big difference in current in the damping resistor  $R_{p}$  during scan and flyback. The resistor current is summed to the current in the deflection coil via the measuring resistor  $R_{\text{M}}$ , which results in a too low current in the deflection coil at the start of the scan.

To reach a short settling time the difference in the current during scan and flyback in the damping resistor can be compensated for by external means. To do so a resistor ( $R_{comp}$ ) of about 1 M $\Omega$  can be connected between the output of stage A (pin 9) and the damping resistor compensation current input (pin 13).

For a more accurate calculation of  $R_{\text{comp}}$  refer to the following formula:

$$R_{comp} = \frac{(V_{flb} - V_{loss} - V_p) \times R_p \times R_{con}}{(V_{flb} - V_{loss} - I_L \times R_L) \times R_M}$$

### Full bridge current driven vertical deflection output circuit in LVDMOS

TDA8354Q

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                      | PARAMETER                                       | CONDITIONS                          | MIN. | MAX.           | UNIT |  |  |
|-----------------------------|-------------------------------------------------|-------------------------------------|------|----------------|------|--|--|
| DC supply                   |                                                 |                                     | •    |                |      |  |  |
| V <sub>P</sub>              | supply voltage                                  |                                     | _    | 18             | V    |  |  |
| V <sub>flb</sub>            | flyback supply voltage                          |                                     | _    | 68             | V    |  |  |
| Vertical circu              | uit                                             |                                     |      |                |      |  |  |
| I <sub>o(p-p)</sub>         | output current (peak-to-peak value)             |                                     | _    | 3.2            | А    |  |  |
| V <sub>o(A)</sub>           | output voltage (pin 9)                          | note 1                              | _    | 68             | V    |  |  |
| V <sub>o(B)</sub>           | output voltage (pin 5)                          |                                     | _    | V <sub>P</sub> | V    |  |  |
| I <sub>1,2,3,11,12,13</sub> | current into or out of pins 1 to 3 and 11 to 13 |                                     | -20  | +20            | mA   |  |  |
| V <sub>1,2,3,11,12,13</sub> | peak voltage on pins 1 to 3 and 11 to 13        |                                     | -0.5 | V <sub>P</sub> | V    |  |  |
| Flyback swit                | ch                                              |                                     |      |                |      |  |  |
| I <sub>o(Vflb)</sub>        | peak output current                             |                                     | _    | ±1.6           | А    |  |  |
| Thermal data                | a (in accordance with IEC 747-1)                |                                     |      |                |      |  |  |
| T <sub>stg</sub>            | storage temperature                             |                                     | -55  | +150           | °C   |  |  |
| T <sub>amb</sub>            | operating ambient temperature                   |                                     | -25  | +75            | °C   |  |  |
| Tj                          | junction temperature                            | note 2                              | _    | 150            | °C   |  |  |
| Miscellaneo                 | Miscellaneous                                   |                                     |      |                |      |  |  |
| t <sub>sc</sub>             | short-circuiting time                           | note 3                              | _    | 1              | h    |  |  |
| I <sub>i/o</sub>            | current into any pin                            | $+1.5 \times  V_{P(max)} $ ; note 4 | _    | +200           | mA   |  |  |
|                             | current out of any pin                          | $-1.5 \times  V_{P(max)} $ ; note 4 | -200 | _              | mA   |  |  |
| V <sub>ESD</sub>            | electrostatic handling                          | note 5                              | _    | ±300           | V    |  |  |
|                             |                                                 | note 6                              | _    | ±2000          | V    |  |  |

#### **Notes**

- 1. When the pin voltage exceeds 70 V the device behaves like a power zener diode thus limiting the voltage.
- 2. Internally limited by thermal protection; switching point ≈170 °C.
- 3. Up to  $V_P = 18 \text{ V}$ .
- 4. At  $T_{j(max)}$ .
- 5. Machine model: equivalent to discharge a 200 pF capacitor through a 0  $\Omega$  series resistor. Except pin 7:  $\pm$ 250 V.
- 6. Human body model: equivalent to discharge a 100 pF capacitor through a 1.5 k $\Omega$  series resistor. Except pin 7:  $\pm 1500$  V.

1998 Sep 03 6

### Full bridge current driven vertical deflection output circuit in LVDMOS

TDA8354Q

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    |             | 4     | K/W  |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 40    | K/W  |

#### **CHARACTERISTICS**

 $V_P$  = 12 V;  $V_{flb}$  = 45 V;  $f_i$  = 50 Hz;  $I_{i(bias)}$  = 330  $\mu$ A;  $T_{amb}$  = 25 °C; measured in test circuit of Fig.3; unless otherwise specified.

| SYMBOL                                   | PARAMETER                                                       | CONDITIONS                                                 | MIN.           | TYP.              | MAX. | UNIT |
|------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------|----------------|-------------------|------|------|
| DC supply                                |                                                                 |                                                            | •              |                   | •    | •    |
| V <sub>P</sub>                           | operating supply voltage                                        |                                                            | 7.5            | 12                | 18   | V    |
| V <sub>flb</sub>                         | flyback supply voltage                                          |                                                            | $2 \times V_P$ | 45                | 68   | V    |
| I <sub>q(av)</sub>                       | average quiescent supply current                                | during scan                                                | _              | 10                | 15   | mA   |
| Iq                                       | quiescent supply current                                        | no signal; no load                                         | _              | 60                | 80   | mA   |
| I <sub>Vflb(av)</sub>                    | average flyback supply current                                  | during scan                                                | _              | _                 | 10   | mA   |
| Output stag                              | e A and B                                                       |                                                            | •              |                   |      | •    |
| V <sub>loss</sub>                        | voltage loss from pin 10 to 9 and from pin 5 to 6               | I <sub>o</sub> = 3.2 A (p-p); note 1                       | _              | -                 | 6.0  | V    |
|                                          | voltage loss from pin 4 to 5 and from pin 9 to 8                |                                                            | _              | -                 | 4.8  | V    |
|                                          | voltage loss from pin 10 to 9 and from pin 5 to 6               | I <sub>o</sub> = 2.2 A (p-p); note 1                       | _              | _                 | 4.2  | V    |
|                                          | voltage loss from pin 4 to 5 and from pin 9 to 8                |                                                            | _              | _                 | 3.4  | V    |
| LE                                       | linearity error                                                 |                                                            |                |                   |      |      |
|                                          | adjacent blocks                                                 | $I_0 = 3.2 \text{ A (p-p)}$ ; note 2                       | _              | 0.5               | 2    | %    |
|                                          | not adjacent blocks                                             | $I_0 = 3.2 \text{ A (p-p)}; \text{ note } 2$               | _              | 0.5               | 3    | %    |
| Vo                                       | output voltage swing (flyback) $V_{o(A)} - V_{o(B)}$            | $I_{i(diff)} = 0.3 \text{ mA};$<br>$I_{o} = 1.6 \text{ A}$ | _              | 46                | _    | V    |
| V <sub>offset</sub>                      | offset voltage across R <sub>M</sub>                            | $I_{i(diff)} = 0$                                          |                |                   |      |      |
|                                          |                                                                 | $I_{i(bias)} = 500 \mu\text{A}$                            | _              | _                 | 15   | mV   |
|                                          |                                                                 | $I_{i(bias)} = 100 \mu\text{A}$                            | _              | _                 | 13   | mV   |
| $\Delta V_{\text{offset(T)}}$            | offset voltage as function of temperature                       | $I_{i(diff)} = 0$                                          | _              | _                 | 40   | μV/K |
| $V_{o(A)}, V_{o(B)}$                     | DC output voltage                                               | I <sub>i(diff)</sub> = 0; note 3                           | -              | $\frac{V_{P}}{2}$ | _    | V    |
| G <sub>v(ol)</sub>                       | open-loop voltage gain V <sub>9 to 5</sub> /V <sub>3 to 5</sub> | notes 4 and 5                                              | _              | 60                | _    | dB   |
| V <sub>3 to 5</sub> /V <sub>2 to 5</sub> |                                                                 | note 4                                                     | _              | 0                 | _    | dB   |
| f <sub>res</sub>                         | frequency response (-3 dB)                                      | open loop                                                  | _              | 1                 | _    | kHz  |
| G <sub>i</sub>                           | current gain (I <sub>o</sub> /I <sub>i(diff)</sub> )            |                                                            | _              | 8000              | _    |      |

1998 Sep 03 7

### Full bridge current driven vertical deflection output circuit in LVDMOS

TDA8354Q

| SYMBOL                    | PARAMETER                                                         | CONDITIONS                                  | MIN. | TYP. | MAX. | UNIT |
|---------------------------|-------------------------------------------------------------------|---------------------------------------------|------|------|------|------|
| $\Delta G_{i(T)}$         | current gain drift as function of temperature                     |                                             | _    | _    | 10-4 | /K   |
| PSRR                      | power supply rejection ratio                                      | note 6                                      | 80   | 90   | _    | dB   |
| Input stage               |                                                                   |                                             |      |      |      |      |
| I <sub>i(bias)</sub>      | signal bias current                                               |                                             | _    | 330  | 500  | μΑ   |
| I <sub>i(diff)(p-p)</sub> | differential mode input current (peak-to-peak value) pin 11 or 12 | note 7                                      | _    | 500  | 600  | μΑ   |
| V <sub>i(diff)</sub>      | differential mode input voltage                                   | $I_{i(diff)} = 500 \mu A$                   | _    | 0.75 | _    | V    |
| V <sub>i(cm)</sub>        | common mode input voltage                                         | $I_{i(bias)} = 330 \mu\text{A}$             | 0.95 | 1.15 | 1.35 | V    |
| Flyback swi               | tch                                                               | •                                           |      | •    | •    |      |
| I <sub>o(Vflb)</sub>      | output peak current                                               | t < 1.5 ms                                  | _    | _    | ±1.6 | Α    |
| V <sub>loss</sub>         | voltage loss (V <sub>flb</sub> – V <sub>o(A)</sub> )              | I <sub>o</sub> = +1.6 A                     | _    | 8    | 9    | V    |
| Guard circu               | it                                                                |                                             |      |      |      |      |
| I <sub>o(guard)</sub>     | output current                                                    | not active;<br>$V_{o(guard)} = 0 \text{ V}$ | _    | -    | 10   | μΑ   |
|                           |                                                                   | active; $V_{o(guard)} = 4.5 \text{ V}$      | 1    | _    | 2.5  | mA   |
| $V_{o(guard)}$            | output voltage on pin 1                                           | $I_{o(guard)} = 100 \mu A$                  | 5    | 6    | 7    | V    |
|                           | allowable voltage on pin 1                                        | maximum leakage<br>current = 10 μA          | _    | _    | 18   | V    |

#### Notes

- 1. At  $T_i = 125$  °C. The temperature coefficient of  $V_{loss}$  has a positive sign.
- 2. The linearity error is measured without S correction and based on the same measurement principle as performed on the screen. The measuring method is as follows:

Divide the output signal into 22 equal time parts ranging from 1 to 22 inclusive. Measure the value of the voltage across  $R_M$  of two succeeding parts called one block (a) starting with part 2 and 3 (block 1) and ending with part 20 and 21 (block 10). Thus parts 1 and 22 are unused. The equations for linearity error for adjacent blocks (LEAB) and not adjacent blocks (LENAB) are given below:

$$LEAB = \frac{a_k - a_{(k+1)}}{a_{av}}$$
 
$$LENAB = \frac{a_{max} - a_{min}}{a_{av}}$$

- 3.  $V_{o(A)} + V_{o(B)} = V_P$ . At the start of the scan this equation is one diode voltage less.
- 4. The V value within formulae relates to voltages at or between relative pin numbers, i.e.  $V_{9 \text{ to } 5}/V_{3 \text{ to } 5} = \text{voltage value}$  across pins 9 and 5 divided by voltage value across pins 3 and 5.
- 5. V<sub>2 to 5</sub> AC short-circuited.
- 6. At  $V_{(ripple)} = 500$  mV (eff) at  $V_P$ ; measured across  $R_M$ ;  $f_{(ripple)} = 50$  Hz 1 kHz.
- 7.  $I_{i(bias)} + I_{i(diff)} \le 800 \,\mu\text{A}$  and  $I_{i(bias)} I_{i(diff)} \ge 50 \,\mu\text{A}$  per pin.

TDA8354Q

#### **INTERNAL CIRCUITRY**

Table 1 Equivalent pin circuits

| PIN | SYMBOL                | EQUIVALENT CIRCUIT |
|-----|-----------------------|--------------------|
| 1   | V <sub>o(guard)</sub> | 300 Ω<br>MGL472    |
| 2   | V <sub>i(M)</sub>     | 2 300 Ω<br>MGL465  |
| 3   | V <sub>i(con)</sub>   | 3 300 Ω<br>MGL466  |
| 4   | V <sub>P(B)</sub>     | 4)———              |
| 5   | V <sub>o(B)</sub>     |                    |
| 6   | GNDB                  | (5) MGL 467        |

TDA8354Q

| PIN | SYMBOL               | EQUIVALENT CIRCUIT     |
|-----|----------------------|------------------------|
| 7   | V <sub>flb</sub>     | 10                     |
| 8   | GNDA                 |                        |
| 9   | V <sub>o(A)</sub>    | ]                      |
| 10  | V <sub>P(A)</sub>    | 9<br>                  |
| 11  | I <sub>i(neg)</sub>  | 300 Ω<br>(1)<br>MGL470 |
| 12  | I <sub>i(pos)</sub>  | 300 Ω (12)<br>MGL469   |
| 13  | l <sub>i(comp)</sub> | 300 Ω<br>MGL468        |

TDA8354Q

#### **TEST AND APPLICATION INFORMATION**



TDA8354Q



**TDA8354Q** 

#### **PACKAGE OUTLINE**

#### DBS13P: plastic DIL-bent-SIL power package; 13 leads (lead length 12 mm)

SOT141-6



#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

0.60

10

19.6

| OUTLINE  |     | REFER | ENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|-------|-------|------------|---------------------------------|
| VERSION  | IEC | JEDEC | EIAJ  | PROJECTION | ISSUE DATE                      |
| SOT141-6 |     |       |       |            | <del>95-03-11</del><br>97-12-16 |

1.7

5.08

3.1

11.0

4.3

0.25

3.4

### Full bridge current driven vertical deflection output circuit in LVDMOS

TDA8354Q

#### **SOLDERING**

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (order code 9398 652 90011).

#### Soldering by dipping or by wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\ max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### Repairing soldered joints

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300  $^{\circ}$ C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400  $^{\circ}$ C, contact may be up to 5 seconds.

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification     | This data sheet contains final product specifications.                                |  |  |  |
| Limiting values           |                                                                                       |  |  |  |

#### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

TDA8354Q

**NOTES** 

### Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. +61 2 9805 4455, Fax. +61 2 9805 4466

Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010,

Fax. +43 160 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773

Belgium: see The Netherlands

Brazil: see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG,

Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America Czech Republic: see Austria

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S,

Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 23 53 60, Fax. +49 40 23 536 300

Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS,

Tel. +30 1 4894 339/239, Fax. +30 1 4814 240

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,

Tel. +91 22 493 8541, Fax. +91 22 493 0966

Indonesia: PT Philips Development Corporation, Semiconductors Division,

Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080

Ireland: Newstead, Clonskeagh, DUBLIN 14

Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3,

20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku,

TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,

Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO,

Tel. +47 22 74 8000, Fax. +47 22 74 8341 Pakistan: see Singapore

Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI,

Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000,

Tel. +27 11 470 5911, Fax. +27 11 470 5494

South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil,

Tel. +55 11 821 2333, Fax. +55 11 821 2382

Spain: Balmes 22, 08007 BARCELONA Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1,

TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd.

209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL,

Tel. +90 212 279 2770. Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421

United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381

Uruguay: see South America Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 625 344, Fax.+381 11 635 777

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1998

SCA60

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

545104/00/01/pp16

Date of release: 1998 Sep 03

Document order number: 9397 750 04083

Let's make things better.

Internet: http://www.semiconductors.philips.com





