











SN74HC4066

SCLS325H-MARCH 1996-REVISED AUGUST 2016

# **SN74HC4066 Quadruple Bilateral Analog Switch**

#### **Features**

- Wide Operating Voltage Range of 2 V to 6 V
- Typical Switch Enable Time of 18 ns
- Low Power Consumption, 20-µA Maximum I<sub>CC</sub>
- Low Input Current of 1 µA Maximum
- High Degree of Linearity
- High On-Off Output-Voltage Ratio
- Low Crosstalk Between Switches
- Low On-State Impedance: 50-Ω Typical at  $V_{CC} = 6 V$
- Individual Switch Controls

## **Applications**

- Analog Signal Switching/Multiplexing:
  - Signal Gating, Modulator, Squelch Control, Demodulator, Chopper, Commutating Switch
- Digital Signal Switching/Multiplexing
  - Audio and Video Signal Routing
- Transmission-Gate Logic Implementation
- Analog-to-Digital and Digital-to-Analog Conversion
- Digital Control of Frequency, Impedance, Phase, and Analog-Signal Gain
- Motor Speed Control
- **Battery Chargers**
- DC-DC Converter

## 3 Description

The SN74HC4066 device is a silicon-gate CMOS quadruple analog switch designed to handle both analog and digital signals. Each switch permits signals with amplitudes of up to 6 V (peak) to be transmitted in either direction.

Each switch section has its own enable input control (C). A high-level voltage applied to C turns on the associated switch section.

Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE<br>(PINS) | BODY SIZE (NOM)    |
|--------------|-------------------|--------------------|
| SN74HC4066D  | SOIC (14)         | 8.65 mm × 3.91 mm  |
| SN74HC4066DB | SSOP (14)         | 6.20 mm × 5.30 mm  |
| SN74HC4066PW | TSSOP (14)        | 500 mm × 4.40 mm   |
| SN74HC4066N  | PDIP (14)         | 19.30 mm × 6.35 mm |
| SN74HC4066NS | SO (14)           | 10.30 mm × 5.30 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram, Each Switch (Positive Logic)



Copyright © 2016, Texas Instruments Incorporated



### **Table of Contents**

| 1 | Features 1                             | 8.3 Feature Description                        | 12         |
|---|----------------------------------------|------------------------------------------------|------------|
| 2 | Applications 1                         | 8.4 Device Functional Modes                    | 12         |
| 3 | Description 1                          | 9 Application and Implementation               | 13         |
| 4 | Revision History2                      | 9.1 Application Information                    |            |
| 5 | Pin Configuration and Functions3       | 9.2 Typical Application                        | 13         |
| 6 | Specifications3                        | 10 Power Supply Recommendations                | 15         |
| • | 6.1 Absolute Maximum Ratings           | 11 Layout                                      | 15         |
|   | 6.2 ESD Ratings                        | 11.1 Layout Guidelines                         | 15         |
|   | 6.3 Recommended Operating Conditions 4 | 11.2 Layout Example                            | 15         |
|   | 6.4 Thermal Information4               | 12 Device and Documentation Support            | 16         |
|   | 6.5 Electrical Characteristics         | 12.1 Documentation Support                     | 16         |
|   | 6.6 Switching Characteristics 5        | 12.2 Receiving Notification of Documentation U | Jpdates 16 |
|   | 6.7 Operating Characteristics 6        | 12.3 Community Resource                        | 16         |
|   | 6.8 Typical Characteristics 6          | 12.4 Trademarks                                | 16         |
| 7 | Parameter Measurement Information 7    | 12.5 Electrostatic Discharge Caution           | 16         |
| 8 | Detailed Description 12                | 12.6 Glossary                                  | 16         |
|   | 8.1 Overview 12                        | 13 Mechanical, Packaging, and Orderable        |            |
|   | 8.2 Functional Block Diagram 12        | Information                                    | 16         |
|   |                                        |                                                |            |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision G (July 2003) to Revision H

**Page** 

- Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section



## 5 Pin Configuration and Functions

# D, DB, N, NS, OR PW PACKAGE (TOP VIEW)



#### **Pin Functions**

|     | PIN             | 1/0 | DEGODIDATION          |
|-----|-----------------|-----|-----------------------|
| NO. | NAME            | 1/0 | DESCRIPTION           |
| 1   | 1A              | I/O | Switch 1 input/output |
| 2   | 1B              | I/O | Switch 1 output/input |
| 3   | 2B              | I/O | Switch 2 output/input |
| 4   | 2A              | I/O | Switch 2 input/output |
| 5   | 2C              | 1   | Switch 2 control      |
| 6   | 3C              | I   | Switch 3 control      |
| 7   | GND             | _   | Ground                |
| 8   | 3A              | I/O | Switch 1 input/output |
| 9   | 3B              | I/O | Switch 1 output/input |
| 10  | 4B              | I/O | Switch 1 output/input |
| 11  | 4A              | I/O | Switch 1 input/output |
| 12  | 4C              | I   | Switch 3 control      |
| 13  | 1C              | I   | Switch 1 control      |
| 14  | V <sub>CC</sub> | _   | Power                 |

# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                   |                                 | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|---------------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage <sup>(2)</sup>                     |                                 | -0.5 | 7   | V    |
| I                | Control-input diode current                       | $V_I < 0$ or $V_I > V_{CC}$     |      | ±20 | mA   |
| I                | I/O port diode current                            | $V_I < 0$ or $V_{I/O} > V_{CC}$ |      | ±20 | mA   |
|                  | On-state switch current                           | $V_{I/O} = 0$ to $V_{CC}$       |      | ±25 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                 |      | ±50 | mA   |
| $T_J$            | Junction temperature                              |                                 |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                               |                                 | -60  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to ground unless otherwise specified.

Copyright © 1996–2016, Texas Instruments Incorporated



### 6.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±1000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                          |                          | MIN              | NOM MA | λX  | UNIT |
|------------------|------------------------------------------|--------------------------|------------------|--------|-----|------|
| $V_{CC}$         | Supply voltage                           |                          | 2 <sup>(2)</sup> | 5      | 6   | V    |
| V <sub>I/O</sub> | I/O port voltage                         |                          | 0                | V      | СС  | V    |
|                  |                                          | V <sub>CC</sub> = 2 V    | 1.5              | V      | СС  |      |
| $V_{IH}$         | High-level input voltage, control inputs | $V_{CC} = 4.5 \text{ V}$ | 3.15             | V      | СС  | V    |
|                  |                                          | V <sub>CC</sub> = 6 V    | 4.2              | V      | СС  |      |
|                  |                                          | V <sub>CC</sub> = 2 V    | 0                | (      | 0.3 |      |
| $V_{IL}$         | Low-level input voltage, control inputs  | V <sub>CC</sub> = 4.5 V  | 0                | (      | 0.9 | V    |
|                  |                                          | $V_{CC} = 6 V$           | 0                | •      | .2  |      |
|                  |                                          | V <sub>CC</sub> = 2 V    |                  | 10     | 00  |      |
| Δt/Δν            | Input transition rise and fall time      | V <sub>CC</sub> = 4.5 V  |                  | 5      | 00  | ns   |
|                  |                                          | V <sub>CC</sub> = 6 V    |                  | 4      | 00  |      |
| T <sub>A</sub>   | Operating free-air temperature           |                          | -40              |        | 85  | °C   |

All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. See the TI application report, *Implications of Slow or Floating CMOS Inputs* (SCBA004). With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. It is recommended that only digital

#### 6.4 Thermal Information

|                      |                                              |             | 8            | N74HC4066   |            |               |      |
|----------------------|----------------------------------------------|-------------|--------------|-------------|------------|---------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D<br>(SOIC) | DB<br>(SSOP) | N<br>(PDIP) | NS<br>(SO) | PW<br>(TSSOP) | UNIT |
|                      |                                              | 14 PINS     | 14 PINS      | 14 PINS     | 14 PINS    | 14 PINS       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 89.4        | 103.6        | 53.2        | 87.6       | 118.5         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 49.5        | 55.6         | 40.5        | 45.4       | 47.3          | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 43.6        | 50.8         | 33.1        | 46.3       | 60.2          | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 17.2        | 21           | 25.3        | 15.8       | 5.2           | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 43.4        | 50.3         | 33          | 46         | 59.6          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: SN74HC4066

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. CDM value for N

signals be transmitted at these low supply voltages.



## 6.5 Electrical Characteristics

 $T_A = -40$  to +85 °C unless otherwise specified.

|                    | PARAMETER                  |         | TEST CONDIT                                  | IONS                        | V <sub>CC</sub> | MIN | TYP  | MAX   | UNIT |  |
|--------------------|----------------------------|---------|----------------------------------------------|-----------------------------|-----------------|-----|------|-------|------|--|
|                    |                            |         |                                              | T <sub>A</sub> = 25 C       | 2 V             |     | 150  |       |      |  |
| _                  | On atota quitab register   |         | $I_T = -1$ mA, $V_I = 0$ to $V_{CC}$ ,       | T <sub>A</sub> = 25 C       | 4.5 V           |     | 50   | 85    | 0    |  |
| r <sub>on</sub>    | On-state switch resistance |         | $V_C = V_{IH}$ (see Figure 2)                | $T_A = -40 \text{ to } +85$ | 4.5 V           |     |      | 106   | Ω    |  |
|                    |                            |         |                                              | T <sub>A</sub> = 25 C       | 6 V             |     | 30   |       |      |  |
|                    |                            |         |                                              | T <sub>A</sub> = 25 C       | 2 V             |     | 320  |       |      |  |
| _                  | Dook on atata registana    |         | $V_I = V_{CC}$ or GND, $V_C = V_{IH}$ ,      | T <sub>A</sub> = 25 C       | 451/            |     | 70   | 170   | 0    |  |
| r <sub>on(p)</sub> | Peak on-state resistance   | е       | $I_T = -1 \text{ mA}$                        | $T_A = -40 \text{ to } +85$ | 4.5 V           |     |      | 215   | Ω    |  |
|                    |                            |         |                                              | T <sub>A</sub> = 25 C       | 6 V             |     | 50   |       |      |  |
|                    | Control inner to compat    |         | \/ O ==\/                                    | $T_A = -40 \text{ to } +85$ | 6.17            |     | ±0.1 | ±100  | A    |  |
| l <sub>l</sub>     | Control input current      |         | $V_C = 0$ or $V_{CC}$                        | T <sub>A</sub> = 25 C       | 6 V             |     |      | ±1000 | nA   |  |
|                    | Off state switch leadings  |         | $V_1 = V_{CC}$ or 0, $V_{CC} = V_{CC}$ or 0, | $T_A = -40 \text{ to } +85$ | 6 V             |     |      | ±0.1  |      |  |
| I <sub>soff</sub>  | Off-state switch leakage   | current | $V_C = V_{IL}$ (see Figure 3)                | T <sub>A</sub> = 25 C       | O V             |     |      | ±5    | μA   |  |
|                    | On state switch leadings   |         | $V_I = V_{CC}$ or 0, $V_C = V_{IH}$          | $T_A = -40 \text{ to } +85$ | 6 V             |     |      | ±0.1  |      |  |
| I <sub>son</sub>   | On-state switch leakage    | current | (see Figure 4)                               | T <sub>A</sub> = 25 C       |                 |     |      | ±5    | μA   |  |
|                    | Cumply ourrent             |         | \/ 0 or \/ 1 0                               | $T_A = -40 \text{ to } +85$ | 6 V             |     |      | 2     |      |  |
| I <sub>CC</sub>    | Supply current             |         | $V_I = 0$ or $V_{CC}$ , $I_O = 0$            | T <sub>A</sub> = 25 C       | O V             |     |      | 20    | μA   |  |
|                    |                            | A or B  | T <sub>A</sub> = 25 C                        |                             |                 |     | 9    |       |      |  |
| $C_{i}$            | Input capacitance          | 0       | $T_A = -40 \text{ to } +85$                  |                             | 5 V             |     | 3    | 10    | рF   |  |
|                    |                            | С       | T <sub>A</sub> = 25 C                        |                             |                 |     |      | 10    |      |  |
| C <sub>f</sub>     | Feed-through capacitance   | A to B  | V <sub>I</sub> = 0                           | <u> </u>                    |                 |     | 0.5  |       | pF   |  |
| Co                 | Output capacitance         | A or B  |                                              |                             | 5 V             |     | 9    |       | pF   |  |

# 6.6 Switching Characteristics

 $T_A = -40$  to +85 °C unless otherwise specified.

| P                  | ARAMETER      | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CO                                  | ONDITIONS                   | V <sub>CC</sub> | MIN   | TYP | MAX | UNIT |
|--------------------|---------------|-----------------|----------------|------------------------------------------|-----------------------------|-----------------|-------|-----|-----|------|
|                    |               |                 |                |                                          | $T_A = 25^{\circ}C$         | 2 V             |       | 10  | 60  |      |
|                    |               |                 |                |                                          | $T_A = -40 \text{ to } +85$ | 2 V             |       |     | 75  |      |
| t <sub>PLH</sub> , | Propagation   | A or B          | B or A         | C <sub>L</sub> = 50 pF                   | $T_A = 25$ °C               | 4.5 V           |       | 4   | 12  | no   |
| $t_{PHL}$          | delay time    | AUID            | D UI A         | (see Figure 5)                           | $T_A = -40 \text{ to } +85$ | 4.5 V           |       |     | 15  | ns   |
|                    |               |                 |                |                                          | $T_A = 25$ °C               | 6 V             |       | 3   | 10  |      |
|                    |               |                 |                |                                          | $T_A = -40 \text{ to } +85$ | 6 V             |       |     | 13  |      |
|                    |               |                 |                |                                          | $T_A = 25$ °C               | 2 V             |       | 70  | 180 | ns   |
|                    |               |                 |                |                                          | $T_A = -40 \text{ to } +85$ | 2 V             |       |     | 225 |      |
| t <sub>PZH</sub> , | Switch        | С               | A or B         | $R_L = 1 k\Omega$ ,                      | $T_A = 25$ °C               | 4.5 V           |       | 21  | 36  |      |
| $t_{PZL}$          | turn-on time  | C               | AUID           | C <sub>L</sub> = 50 pF<br>(see Figure 6) | $T_A = -40 \text{ to } +85$ | 4.5 V           |       |     | 45  |      |
|                    |               |                 |                | ,                                        | $T_A = 25$ °C               | 6 V             |       | 18  | 31  |      |
|                    |               |                 |                |                                          | $T_A = -40 \text{ to } +85$ | 0 0             |       |     | 38  |      |
|                    |               |                 |                |                                          | $T_A = 25$ °C               | 2 V             |       | 50  | 200 |      |
|                    |               |                 |                |                                          | $T_A = -40 \text{ to } +85$ | 2 V             |       |     | 250 |      |
| $t_{PLZ}$ ,        | Switch        | С               | A or B         | $R_L = 1 k\Omega$ ,                      | $T_A = 25$ °C               | 4.5 V           |       | 25  | 40  |      |
| $t_{\text{PHZ}}$   | turn-off time | C               | AUID           | C <sub>L</sub> = 50 pF<br>(see Figure 6) | $T_A = -40 \text{ to } +85$ |                 | 4.5 V | 50  | ns  |      |
|                    |               |                 |                |                                          | $T_A = 25^{\circ}C$         | 6 V             |       | 22  | 34  |      |
|                    |               |                 |                |                                          | $T_A = -40 \text{ to } +85$ | ον              |       |     | 43  |      |



## **Switching Characteristics (continued)**

 $T_A = -40$  to +85 °C unless otherwise specified.

|                | PARAMETER                        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CO                                                                                                                                                        | NDITIONS              | V <sub>CC</sub> | MIN TY | P MAX | UNIT        |
|----------------|----------------------------------|-----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|--------|-------|-------------|
|                |                                  |                 |                | C <sub>L</sub> = 15 pF,                                                                                                                                        | T <sub>A</sub> = 25°C | 2 V             | 1      | 5     |             |
|                | Control input                    | _               |                | $R_L = 1 \text{ k}\Omega,$<br>$V_C = V_{CC} \text{ or}$                                                                                                        | $T_A = 25^{\circ}C$   | 4.5 V           | 3      | 30    |             |
| f <sub>l</sub> | frequency                        | С               | A or B         | GND,<br>$V_O = V_{CC} / 2$<br>(see Figure 7)                                                                                                                   | T <sub>A</sub> = 25°C | 6 V             | 3      | 80    | MHz         |
|                |                                  |                 |                | C <sub>L</sub> = 50 pF,                                                                                                                                        | T <sub>A</sub> = 25°C | 4.5 V           | 1      | 5     |             |
|                | Control<br>feed-through<br>noise | С               | A or B         | $\begin{aligned} R_{in} &= R_L = 600 \\ \Omega, \\ V_C &= V_{CC} \text{ or } \\ \text{GND,} \\ f_{in} &= 1 \text{ MHz} \\ \text{(see Figure 8)} \end{aligned}$ | T <sub>A</sub> = 25°C | 6 V             | 2      | 20    | mV<br>(rms) |

# 6.7 Operating Characteristics

 $V_{CC} = 4.5 \text{ V}, T_{\Delta} = 25^{\circ}\text{C}$ 

|          | 1.6 V, T <sub>A</sub> = 2.6 G                                                       |                                                    |                                              |       |      |
|----------|-------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------|-------|------|
|          | PARAMETER                                                                           | TEST (                                             | CONDITIONS                                   | TYP   | UNIT |
| $C_{pd}$ | Power dissipation capacitance per gate                                              | $C_L = 50 \text{ pF},$                             | f = 1 MHz                                    | 45    | pF   |
|          | Minimum through bandwidth, A to B or B to $A^{(1)}$ [20 log $(V_O / V_I)$ ] = -3 dB | $C_L = 50 \text{ pF},$<br>$V_C = V_{CC}$           | $R_L = 600 \Omega$ , (see Figure 9)          | 30    | MHz  |
|          | Crosstalk between any switches (2)                                                  | $C_L = 10 \text{ pF},$<br>$f_{in} = 1 \text{ MHz}$ | $R_L = 50 \Omega$ , (see Figure 10)          | 45    | dB   |
|          | Feed through, switch off, A to B or B to A <sup>(2)</sup>                           | $C_L = 50 \text{ pF},$<br>$f_{in} = 1 \text{ MHz}$ | $R_L = 600 \Omega$ , (see Figure 11)         | 42    | dB   |
|          | Amplitude distortion rate, A to B or B to A                                         | $C_L = 50 \text{ pF},$<br>$f_{in} = 1 \text{ kHz}$ | $R_L = 10 \text{ k}\Omega$ , (see Figure 12) | 0.05% |      |

- (1) Adjust the input amplitude for output = 0 dBm at f = 1 MHz. Input signal must be a sine wave.
   (2) Adjust the input amplitude for input = 0 dBm at f = 1 MHz. Input signal must be a sine wave.

## 6.8 Typical Characteristics



Figure 1.  $t_{PLH}$  vs  $V_{CC}$ 



### 7 Parameter Measurement Information



Figure 2. ON-State Resistance Test Circuit



$$\begin{split} & \mathsf{V_S} = \mathsf{V_A} - \mathsf{V_B} \\ & \mathsf{CONDITION} \ 1: \ \mathsf{V_A} = 0, \ \mathsf{V_B} = \mathsf{V_{CC}} \\ & \mathsf{CONDITION} \ 2: \ \mathsf{V_A} = \mathsf{V_{CC}}, \ \mathsf{V_B} = 0 \end{split}$$

Figure 3. OFF-State Switch Leakage-Current Test Circuit



Figure 4. ON-State Leakage-Current Test Circuit

Copyright © 1996–2016, Texas Instruments Incorporated







Figure 5. Propagation Delay Time, Signal Input to Signal Output





| TEST | S1              | S2              |
|------|-----------------|-----------------|
| tPZL | GND             | V <sub>CC</sub> |
| tPZH | V <sub>CC</sub> | GND             |
| tPLZ | GND             | V <sub>CC</sub> |
| tPHZ | V <sub>CC</sub> | GND             |

**TEST CIRCUIT** 





#### **VOLTAGE WAVEFORMS**

Figure 6. Switching Time ( $t_{PZL}$ ,  $t_{PLZ}$ ,  $t_{PZH}$ ,  $t_{PHZ}$ ), Control to Signal Output



Figure 7. Control-Input Frequency

Copyright © 1996–2016, Texas Instruments Incorporated





Figure 8. Control Feed-Through Noise



Figure 9. Minimum Through Bandwidth



Figure 10. Crosstalk Between Any Two Switches







Figure 11. Feed Through, Switch OFF





Figure 12. Amplitude-Distortion Rate

Copyright © 1996–2016, Texas Instruments Incorporated



### 8 Detailed Description

#### 8.1 Overview

The SN74HC4066 device is a silicon-gate CMOS quadruple analog switch designed for 2-V to 6-V VCC operation. It is designed to handle both analog and digital signals. Each switch permits signals with amplitudes of up to 6 V (peak) to be transmitted in either direction. A high-level voltage applied to the control pin C enables the respective switch to begin propagating signals across the device.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Figure 13. Logic Diagram, Each Switch (Positive Logic)

#### 8.3 Feature Description

Each switch section has its own enable-input control (C). A high-level voltage applied to C turns on the associated switch section, with typically 18 ns of switch enable time. The SN74HC4066 has a wide operating voltage range of 2 V to 6 V. It has low power consumption, with 20- $\mu$ A maximum I<sub>CC</sub> and a low on-state impedance of 50  $\Omega$ . It also has low crosstalk between switches to minimize noise.

#### 8.4 Device Functional Modes

Table 1 lists the functions for the SN74HC4066 device.

Table 1. Function Table (Each Switch)

| INPUT<br>CONTROL<br>(C) | SWITCH |
|-------------------------|--------|
| L                       | OFF    |
| Н                       | ON     |



## **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74HC4066 can be used in any situation where an dual SPST switch would be used and a solid-state, voltage controlled version is preferred.

### 9.2 Typical Application



Figure 14. t<sub>PZH</sub> vs V<sub>CC</sub>

#### 9.2.1 Design Requirements

The SN74HC4066 allows ON/OFF control of analog and digital signals with a digital control signal. All input signals should remain between 0 V and V<sub>CC</sub> for optimal operation.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For rise time and fall time specifications, see  $\Delta t/\Delta v$  in Recommended Operating Conditions.
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions.
- 2. Recommended Output Conditions:
  - On-state switch current should not exceed ±25 mA.

Product Folder Links: SN74HC4066



# **Typical Application (continued)**

# 9.2.3 Application Curve



Figure 15.  $t_{\text{PZH}}$  vs  $V_{\text{CC}}$ 



## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F bypass capacitor. If there are multiple pins labeled  $V_{CC}$ , then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each  $V_{CC}$  because the VCC pins will be tied together internally. For devices with dual-supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , TI recommends a 0.1- $\mu$ F bypass capacitor for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

## 11 Layout

#### 11.1 Layout Guidelines

Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self-inductance of the trace — resulting in the reflection.

#### **NOTE**

Not all PCB traces can be straight, and so they will have to turn corners. Figure 16 shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections.

### 11.2 Layout Example



Figure 16. Trace Example

Copyright © 1996–2016, Texas Instruments Incorporated



## 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004)

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74HC4066





17-Mar-2017

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Sample |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|--------|
| SN74HC4066D      | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sample |
| SN74HC4066DBR    | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sample |
| SN74HC4066DBRE4  | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sample |
| SN74HC4066DG4    | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sample |
| SN74HC4066DR     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sample |
| SN74HC4066DRE4   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sample |
| SN74HC4066DRG4   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sampl  |
| SN74HC4066DT     | ACTIVE | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sampl  |
| SN74HC4066N      | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 85    | SN74HC4066N             | Sampl  |
| SN74HC4066NE4    | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 85    | SN74HC4066N             | Sampl  |
| SN74HC4066NSR    | ACTIVE | so           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sampl  |
| SN74HC4066PW     | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sampl  |
| SN74HC4066PWG4   | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sampl  |
| SN74HC4066PWR    | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Sampl  |
| SN74HC4066PWRG4  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Samp   |
| SN74HC4066PWT    | ACTIVE | TSSOP        | PW                 | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC4066                  | Samp   |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.



## PACKAGE OPTION ADDENDUM

17-Mar-2017

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 7-Jan-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HC4066DBR | SSOP  | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74HC4066DR  | SOIC  | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC4066DT  | SOIC  | D                  | 14 | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC4066NSR | SO    | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74HC4066PWR | TSSOP | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC4066PWT | TSSOP | PW                 | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 7-Jan-2017



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74HC4066DBR | SSOP         | DB              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74HC4066DR  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74HC4066DT  | SOIC         | D               | 14   | 250  | 367.0       | 367.0      | 38.0        |
| SN74HC4066NSR | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74HC4066PWR | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74HC4066PWT | TSSOP        | PW              | 14   | 250  | 367.0       | 367.0      | 35.0        |

## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.