



# MEMORY STICK™ INTERCONNECT EXTENDER CHIPSET WITH LVDS SN65LVDT14—ONE DRIVER PLUS FOUR RECEIVERS SN65LVDT41—FOUR DRIVERS PLUS ONE RECEIVER

#### **FEATURES**

- Integrated 110- $\Omega$  Nominal Receiver Line Termination Resistor
- Operates From a Single 3.3-V Supply
- Greater Than 125 Mbps Data Rate
- Flow-Through Pin-Out
- LVTTL Compatible Logic I/Os
- ESD Protection On Bus Pins Exceeds 16 kV
- Meets or Exceeds the Requirements of ANSI/TIA/EIA-644A Standard for LVDS
- 20-Pin PW Thin Shrink Small-Outline Package With 26-Mil Terminal Pitch

#### **APPLICATIONS**

- Memory Stick Interface Extensions With Long Interconnects Between Host and Memory Stick™
- Serial Peripheral Interface<sup>™</sup> (SPI) Interface Extension to Allow Long Interconnects Between Master and Slave
- MultiMediaCard™ Interface in SPI Mode
- General-Purpose Asymmetric Bidirectional Communication

#### **DESCRIPTION**

The SN65LVDT14 combines one LVDS line driver with four terminated LVDS line receivers in one package. It is designed to be used at the Memory Stick end of an LVDS based Memory Stick interface extension.

The SN65LVDT41 combines four LVDS line drivers with a single terminated LVDS line receiver in one package. It is designed to be used at the host end of an LVDS based Memory Stick interface extension.

# SN65LVDT41 LOGIC DIAGRAM (POSITIVE LOGIC)



# SN65LVDT14 LOGIC DIAGRAM (POSITIVE LOGIC)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Serial Peripheral Interface is a trademark of Motorola. MultiMediaCard is a trademark of MultiMediaCard Association. Memory Stick is a trademark of Sony.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### TYPICAL MEMORY STICK INTERFACE EXTENSION



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                                       |                                                       | SN65LVDT14,<br>SN65LVDT41 | UNIT        |
|-------------------------------------------------------|-------------------------------------------------------|---------------------------|-------------|
| Supply voltage range <sup>(2)</sup>                   | V <sub>CC</sub>                                       | -0.5 to 4                 | V           |
| land to alternation                                   | D or R                                                | -0.5 to 6                 | V           |
| Input voltage range                                   | A, B, Y, or Z                                         | -0.5 to 4                 | V           |
|                                                       | Human body model <sup>(3)</sup> , A, B, Y, Z, and GND | ±16                       | KV          |
| Electrostatic discharge                               | Human body model <sup>(3)</sup> , all pins            | ±8                        | KV          |
| Human body model <sup>(3)</sup> , A, B, Y, Z, and GND | ±500                                                  | V                         |             |
| Continuous total power d                              | issipation                                            | See Dissipation Ra        | ating Table |
| Storage temperature ran                               | ge                                                    | -65 to 150                | °C          |
| Lead temperature 1,6 mr                               | m (1/16 inch) from case for 10 seconds                | 260                       | °C          |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### PACKAGE DISSIPATION RATINGS

| PACKAGE | T <sub>A</sub> <25°C | OPERATING FACTOR            | T <sub>A</sub> = 85°C |
|---------|----------------------|-----------------------------|-----------------------|
|         | POWER RATING         | ABOVE T <sub>A</sub> = 25°C | POWER RATING          |
| PW      | 774 mW               | 6.2 mW/°C                   | 402 mW                |

<sup>(2)</sup> All voltage values, except differential I/O bus voltages are with respect to network ground terminal.

<sup>(3)</sup> Tested in accordance with JEDEC Standard 22, Test Method A114-A.

<sup>(4)</sup> Tested in accordance with JEDEC Standard 22, Test Method C101.



## RECOMMENDED OPERATING CONDITIONS

|                 |                                         | MIN                  | NOM MA                     | X UNIT |
|-----------------|-----------------------------------------|----------------------|----------------------------|--------|
| V <sub>CC</sub> | Supply voltage                          | 3                    | 3.3 3                      | .6 V   |
| V <sub>IH</sub> | High-level input voltage                | 2                    |                            | V      |
| V <sub>IL</sub> | Low-level input voltage                 |                      | 0                          | .8 V   |
| V <sub>ID</sub> | Magnitude of differential input voltage | 0.1                  | 0                          | .6 V   |
| V <sub>IC</sub> | Common-mode input voltage, See Figure 1 | $\frac{ V_{ D} }{2}$ | $2.4 - \frac{ V_{ D} }{2}$ | V      |
|                 |                                         |                      | V <sub>CC</sub> - 0        | .8 V   |
| T <sub>A</sub>  | Operating free-air temperature          | -40                  | 3                          | 35 °C  |



Figure 1.  $V_{\text{IC}}$  vs  $V_{\text{ID}}$  and  $V_{\text{CC}}$ 

## RECEIVER ELECTRICAL CHARACTERISTICS

over operating free-air temperature range unless otherwise noted

|                     | PARAMETER                                           | TEST CONDITIONS                                                  | MIN  | TYP(1) | MAX | UNIT |
|---------------------|-----------------------------------------------------|------------------------------------------------------------------|------|--------|-----|------|
| $V_{ITH+}$          | Positive-going differential input voltage threshold | See Figure 2 and Table 1                                         |      |        | 100 | mV   |
| $V_{\text{ITH-}}$   | Negative-going differential input voltage threshold | See Figure 2 and Table 1                                         | -100 |        |     | IIIV |
| $V_{OH}$            | High-level output voltage                           | $I_{OH} = -8 \text{ mA}$                                         | 2.4  |        |     | V    |
| V <sub>OL</sub>     | Low-level output voltage                            | I <sub>OL</sub> = 8 mA                                           |      |        | 0.4 | V    |
| I                   | Input current (A or B inputs)                       | $V_I = 0 \text{ V}$ and $V_I = 2.4 \text{ V}$ , other input open |      |        | ±40 | μΑ   |
| I <sub>I(OFF)</sub> | Power-off input current (A or B inputs)             | $V_{CC} = 0 \text{ V}, V_{I} = 2.4 \text{ V}$                    |      |        | ±40 | μΑ   |
| Ci                  | Input capacitance, A or B input to GND              | $V_I = A \sin 2\pi ft + CV$                                      |      | 5      |     | pF   |
| $Z_{t}$             | Termination impedance                               | V <sub>ID</sub> = 0.4 sin2.5E09 t V                              | 88   |        | 132 | Ω    |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.



#### DRIVER ELECTRICAL CHARACTERISTICS

over operating free-air temperature range unless otherwise noted

|                     | PARAMETER                                                              | TEST CONDITIONS                                 | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT |
|---------------------|------------------------------------------------------------------------|-------------------------------------------------|-------|--------------------|-------|------|
| V <sub>OD</sub>     | Differential output voltage magnitude                                  | $R_L = 100 \Omega$                              | 247   | 340                | 454   |      |
| $\Delta  V_{OD} $   | Change in differential output voltage magnitude between logic states   | See Figure 3 and Figure 5                       | -50   |                    | 50    | mV   |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                |                                                 | 1.125 |                    | 1.375 | V    |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage between logic states | See Figure 6                                    | -50   |                    | 50    | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage                                |                                                 |       | 50                 | 150   | mV   |
| I <sub>IH</sub>     | High-level input current                                               | V <sub>IH</sub> = 2 V                           |       |                    | 20    | μA   |
| I <sub>IL</sub>     | Low-level input current                                                | V <sub>IL</sub> = 0.8 V                         |       |                    | 10    | μA   |
| ı                   | Chart aircuit autaut aurrent                                           | $V_{OY}$ or $V_{OZ} = 0 V$                      |       |                    | ±24   | mA   |
| Ios                 | Short-circuit output current                                           | V <sub>OD</sub> = 0 V                           |       |                    | ±12   | IIIA |
| I <sub>O(OFF)</sub> | Power-off output current                                               | $V_{CC} = 1.5 \text{ V}, V_{O} = 2.4 \text{ V}$ |       |                    | ±1    | μA   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.

#### **DEVICE ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range unless otherwise noted

|                      | PARAMETER      | 1          | TEST CONDITIONS                                          | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------|----------------|------------|----------------------------------------------------------|-----|--------------------|-----|------|
| l Complete source at |                | SN65LVDT14 | Driver $R_L = 100 \Omega$ , Driver $V_I = 0.8 V$ or 2 V, |     |                    | 25  | A    |
| I                    | Supply current | SN65LVDT41 | Receiver V <sub>I</sub> = ±0.4 V                         |     |                    | 35  | mA   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.

#### RECEIVER SWITCHING CHARACTERISTICS

over operating free-air temperature range unless otherwise noted

|                     | PARAMETER                                           | TEST CONDITIONS                      | MIN  | NOM | MAX | UNIT |
|---------------------|-----------------------------------------------------|--------------------------------------|------|-----|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low-to-high-level output    |                                      | 1    | 2.6 | 3.8 | ns   |
| t <sub>PHL</sub>    | Propagation delay time, high-to-low-level output    |                                      | 1    | 2.6 | 3.8 | ns   |
| t <sub>r</sub>      | Output signal rise time                             |                                      | 0.15 |     | 1.2 | ns   |
| t <sub>f</sub>      | Output signal fall time                             | C <sub>L</sub> = 10 pF, See Figure 4 | 0.15 |     | 1.2 | ns   |
| t <sub>sk(p)</sub>  | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) |                                      |      | 150 | 600 | ps   |
| t <sub>sk(o)</sub>  | Output skew <sup>(1)</sup>                          |                                      |      | 100 | 400 | ps   |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(2)</sup>                    |                                      |      |     | 1   | ns   |

<sup>(1)</sup>  $t_{sk(o)}$  is the magnitude of the time difference between the  $t_{pLH}$  or  $t_{pHL}$  of all the receivers of a single device with all of their inputs connected together.

<sup>(2)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



## **DRIVER SWITCHING CHARACTERISTICS**

over operating free-air temperature range unless otherwise noted

|                     | PARAMETER                                           | TEST CONDITIONS                                      | MIN  | NOM | MAX | UNIT |
|---------------------|-----------------------------------------------------|------------------------------------------------------|------|-----|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low-to-high-level output    |                                                      | 0.9  | 1.7 | 2.9 |      |
| t <sub>PHL</sub>    | Propagation delay time, high-to-low-level output    | $R_L = 100 \Omega, C_L = 10 pF,$                     | 0.9  | 1.6 | 2.9 | no   |
| t <sub>r</sub>      | Differential output signal rise time                | See Figure 7                                         | 0.26 |     | 1   | ns   |
| t <sub>f</sub>      | Differential output signal fall time                |                                                      | 0.26 |     | 1   |      |
| t <sub>sk(p)</sub>  | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) |                                                      |      | 150 | 500 | ps   |
| t <sub>sk(o)</sub>  | Output skew <sup>(1)</sup>                          | $R_L = 100 \Omega$ , $C_L = 10 pF$ ,<br>See Figure 7 |      | 80  | 150 | ps   |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(2)</sup>                    |                                                      |      |     | 1.5 | ns   |

- (1) t<sub>sk(p)</sub> is the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output.
- (2)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

#### PARAMETER MEASUREMENT INFORMATION



Figure 2. Receiver Voltage Definitions

Table 1. Receiver Minimum and Maximum Input Threshold Test Voltages

| APPLIED \ | OLTAGES  | RESULTING DIFFERENTIAL INPUT VOLTAGE | RESULTING<br>COMMON-MODE<br>INPUT VOLTAGE |
|-----------|----------|--------------------------------------|-------------------------------------------|
| $V_{IA}$  | $V_{IB}$ | $V_{ID}$                             | V <sub>IC</sub>                           |
| 1.25 V    | 1.15 V   | 100 mV                               | 1.2 V                                     |
| 1.15 V    | 1.25 V   | -100 mV                              | 1.2 V                                     |
| 2.4 V     | 2.3 V    | 100 mV                               | 2.35 V                                    |
| 2.3 V     | 2.4 V    | -100 mV                              | 2.35 V                                    |
| 0.1 V     | 0.0 V    | 100 mV                               | 0.05 V                                    |
| 0.0 V     | 0.1 V    | -100 mV                              | 0.05 V                                    |
| 1.5 V     | 0.9 V    | 600 mV                               | 1.2 V                                     |
| 0.9 V     | 1.5 V    | -600 mV                              | 1.2 V                                     |
| 2.4 V     | 1.8 V    | 600 mV                               | 2.1 V                                     |
| 1.8 V     | 2.4 V    | -600 mV                              | 2.1 V                                     |
| 0.6 V     | 0.0 V    | 600 mV                               | 0.3 V                                     |
| 0.0 V     | 0.6 V    | -600 mV                              | 0.3 V                                     |





Figure 3. Driver Voltage and Current Definitions



A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 1 Mpps, pulse width = 0.5  $\pm$  0.05  $\mu$ s.  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 4. Receiver Timing Test Circuit and Waveforms



Figure 5. Driver VDO Test Circuit





A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width =  $500 \pm 10$  ns.  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T. The measurement of  $V_{OC(PP)}$  is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 6. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 1 Mpps, pulse width = 0.5  $\pm$  0.05  $\mu$ s.  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

Figure 7. Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



SN65LVDT41 (Marked as LVDT41)



#### SN65LVDT14 (Marked as LVDT14)



#### **Function Tables**

**RECEIVER** 

| INPUTS                             | OUTPUT |
|------------------------------------|--------|
| $V_{ID} = V_A - V_B$               | R      |
| V <sub>ID</sub> ≥ 100 mV           | Н      |
| -100 mV < V <sub>ID</sub> < 100 mV | ?      |
| V <sub>ID</sub> ≤ <b>–</b> 100 mV  | L      |
| Open                               | н      |

H = high level, L = low level, ? = indeterminate

#### DRIVER

| INPUT | OUTPUTS |   |  |  |  |
|-------|---------|---|--|--|--|
| D     | Υ       | Z |  |  |  |
| н     | Н       | L |  |  |  |
| L     | L       | Н |  |  |  |
| Open  | L       | Н |  |  |  |

H = high level, L = low level

## RECEIVER EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS





## DRIVER EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



# TYPICAL CHARACTERISTICS

## **RECEIVER**







# **RECEIVER** (continued)





## **DRIVER**







#### **APPLICATION INFORMATION**

# EXTENDING THE MEMORY STICK INTERFACE USING LVDS SIGNALING OVER DIFFERENTIAL TRANSMISSION CABLES



Figure 14. System Level Block Diagram

The Memory Stick signaling interface operates in a master-slave architecture, with three active signal lines. The host (master) supplies a clock (SCLK) and bus-state (BS) signal to control the operation of the system. The SCLK and BS signals are unidirectional (simplex) from the host to the Memory Stick. The serial data input-output (SDIO) signal is a bidirectional (half-duplex) signal used to communicate both control and data information between the host and the Memory Stick. The direction of data control is managed by the host through a combination of BS line states and control information delivered to the Memory Stick.

The basic Memory Stick interface is capable of operating only over short distances due to the single-ended nature of the digital I/O signals. Such a configuration is entirely suitable for compact and portable devices where there is little if any separation between the host and the Memory Stick. In applications where a greater distance is needed between the host controller and the Memory Stick, it is necessary to utilize a different signaling method such as low voltage differential signaling, or LVDS.

LVDS, as specified by the TIA/EIA-644-A standard, provides several benefits when compared to alternative long-distance signaling technologies: low radiated emissions, high noise immunity, low power consumption, inexpensive interconnect cables.

This device pair provides the necessary LVDS drivers and receivers specifically targeted at implementing a Memory Stick interconnect extension. It utilizes simplex links for the SCLK and BS signals, and two simplex links for the SDIO data. The half-duplex SDIO data is split into two simplex streams under control of the host processor by means of the direction (DIR) signal. The DIR signal is also carried from the host to the Memory Stick on a simplex LVDS link.

The switching of the SDIO signal flow direction in the single-ended interfaces is managed by electronic switch devices, identified by the CBT symbol in Figure 14. A suggested CBT device for this application is the SN74CBTLV1G125 from Texas Instruments Incorporated. These devices are available in space saving SOT-23 or SC-70 packages.





24-Apr-2015

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| SN65LVDT14PW     | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVDT14                  | Samples |
| SN65LVDT14PWG4   | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVDT14                  | Samples |
| SN65LVDT14PWR    | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVDT14                  | Samples |
| SN65LVDT14PWRG4  | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVDT14                  | Samples |
| SN65LVDT41PW     | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVDT41                  | Samples |
| SN65LVDT41PWG4   | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVDT41                  | Samples |
| SN65LVDT41PWR    | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | LVDT41                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

24-Apr-2015

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65LVDT14, SN65LVDT41:

Enhanced Product: SN65LVDT14-EP, SN65LVDT41-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Mar-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVDT14PWR | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN65LVDT41PWR | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN65LVDT41PWR | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 26-Mar-2013



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SN65LVDT14PWR | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |  |
| SN65LVDT41PWR | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |  |
| SN65LVDT41PWR | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |  |

PW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity