











#### **SN54LV86A, SN74LV86A**

SCLS392G -APRIL 1998-REVISED FEBRUARY 2015

## SNx4LV86A Quadruple 2-Input Exclusive-OR Gates

#### **Features**

- 2-V to 5.5-V V<sub>CC</sub> Operation
- Max t<sub>pd</sub> of 8 ns at 5 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at  $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2.3 V at  $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Support Mixed-Mode Voltage Operation on All
- Latch-Up Performance Exceeds 250 mA per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## **Applications**

- **EPOS**
- Programmable Logic Controller (PLC)
- DCS and PAC: Analog Input Module
- Medical Meters: Portable
- Server Motherboard
- Printer

### 3 Description

The 'LV86A devices are quadruple 2-input exclusive-OR gates designed for 2-V to 5.5-V V<sub>CC</sub> operation.

These devices contain four independent 2-input exclusive-OR gates. They perform the Boolean function  $Y = A \oplus B$  or  $Y = \overline{AB} + A\overline{B}$  in positive logic.

A common application is as a true/complement element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |  |
|-------------|------------|--------------------|--|--|
|             | VQFN (14)  | 3.50 mm × 3.50 mm  |  |  |
|             | SOIC (14)  | 8.65 mm × 3.91 mm  |  |  |
| LV86A       | SOP (14)   | 10.30 mm × 5.30 mm |  |  |
|             | SSOP (14)  | 6.20 mm × 5.30 mm  |  |  |
|             | TSSOP (14) | 5.00 mm × 4.40 mm  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Schematic



These are five equivalent exclusive-OR symbols valid for an 'LV86A gate in positive logic; negation can be shown at any two ports. See Functional Block Diagram for more information.



## **Table of Contents**

| 1 | Features 1                                                                      | 9  | Detailed Description                 | 5          |
|---|---------------------------------------------------------------------------------|----|--------------------------------------|------------|
| 2 | Applications 1                                                                  |    | 9.1 Overview                         | 9          |
| 3 | Description 1                                                                   |    | 9.2 Functional Block Diagram         | 9          |
| 4 | Simplified Schematic1                                                           |    | 9.3 Feature Description              | 9          |
| 5 | Revision History2                                                               |    | 9.4 Device Functional Modes          | 9          |
| 6 | Pin Configuration and Functions                                                 | 10 | Application and Implementation       |            |
| 7 | Specifications4                                                                 |    | 10.1 Application Information         | 10         |
| • | 7.1 Absolute Maximum Ratings                                                    |    | 10.2 Typical Application             | 10         |
|   | 7.2 ESD Ratings                                                                 | 11 | Power Supply Recommendations         | 11         |
|   | 7.3 Recommended Operating Conditions                                            | 12 | Layout                               | 11         |
|   | 7.4 Thermal Information                                                         |    | 12.1 Layout Guidelines               |            |
|   | 7.5 Electrical Characteristics                                                  |    | 12.2 Layout Example                  | <b>1</b> 1 |
|   | 7.6 Switching Characteristics, V <sub>CC</sub> = 2.5 V ±0.2 V 6                 | 13 | Device and Documentation Support     |            |
|   | 7.7 Switching Characteristics, V <sub>CC</sub> = 3.3 V ±0.3 V 6                 |    | 13.1 Related Links                   | 12         |
|   | 7.8 Switching Characteristics, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V} \dots 6$ |    | 13.2 Trademarks                      | 12         |
|   | 7.9 Noise Characteristics for SN74LV86A                                         |    | 13.3 Electrostatic Discharge Caution | 12         |
|   | 7.10 Operating Characteristics                                                  |    | 13.4 Glossary                        |            |
|   | 7.11 Typical Characteristics                                                    | 14 | Mechanical, Packaging, and Orderable |            |
| 8 | Parameter Measurement Information 8                                             |    | Information                          | 12         |
| • | i didiliotoi mododi olliotti illiottilidilotti                                  |    |                                      |            |

## 5 Revision History

## Changes from Revision F (April 2005) to Revision G

Page

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation |   |
|---|---------------------------------------------------------------------------------------------------------------|---|
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and  |   |
|   | Mechanical, Packaging, and Orderable Information section                                                      | 1 |
|   | Updated operating free-air temperature maximum from 85°C to 125°C for SN74I V86A                              | 5 |



## 6 Pin Configuration and Functions

SN54LV86A: J or W Package SN74LV86A: D, DB, DGV, NS, or PW Package (Top View)



# SN54LV86A: FK Package (Top View)



B. NC - No internal connection

#### **Pin Functions**

| PIN | I/O             | DESCRIPTION |
|-----|-----------------|-------------|
| 1   | 1A              | A input 1   |
| 2   | 1B              | B input 1   |
| 3   | 1Y              | Output 1    |
| 4   | 2A              | A input 2   |
| 5   | 2B              | B input 2   |
| 6   | 2Y              | Output 2    |
| 7   | GND             | ground      |
| 8   | 3Y              | Output 3    |
| 9   | 3A              | A input 3   |
| 10  | 3B              | B input 3   |
| 11  | 4Y              | Output 4    |
| 12  | 4A              | A input 4   |
| 13  | 4B              | B input 4   |
| 14  | V <sub>CC</sub> | Power pin   |

Copyright © 1998–2015, Texas Instruments Incorporated



## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                                            | MIN  | MAX                     | UNIT |
|------------------|----------------------------------------------------------------------------|------|-------------------------|------|
| $V_{CC}$         | Supply voltage                                                             | -0.5 | 7                       | V    |
| VI               | Input voltage <sup>(2)</sup>                                               | -0.5 | 7                       | V    |
| Vo               | Voltage applied to any output in the high-impedance or power-off state (2) | -0.5 | 7                       | V    |
| Vo               | Output voltage (2)(3)                                                      | -0.5 | V <sub>CC</sub> + 0.5 V | V    |
| I <sub>IK</sub>  | Input clamp current, V <sub>I</sub> < 0                                    |      | -20                     | mA   |
| I <sub>OK</sub>  | Output clamp current, V <sub>O</sub> < 0                                   |      | -50                     | mA   |
| Io               | Continuous output current, $V_0 = 0$ to $V_{CC}$                           | -25  | 25                      | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                          | -50  | 50                      | mA   |
| T <sub>stg</sub> | Storage temperature                                                        | -65  | 150                     | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|        |                  |                                                                                | VALUE | UNIT |
|--------|------------------|--------------------------------------------------------------------------------|-------|------|
| \/     | () Licotrodiatio | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | 2000  |      |
| V(ESD) | discharge        | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1000  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> This value is limited to 5.5-V maximum.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.3 Recommended Operating Conditions

|                 |                                    |                                            | MIN                   | MAX                 | UNIT |
|-----------------|------------------------------------|--------------------------------------------|-----------------------|---------------------|------|
| V <sub>CC</sub> | Supply voltage                     |                                            | 2                     | 5.5                 | V    |
|                 |                                    | V <sub>CC</sub> = 2 V                      | 1.5                   |                     |      |
| . ,             | LPak Javal Sanat valta na          | V <sub>CC</sub> = 2.3 V to 2.7 V           | V <sub>CC</sub> × 0.7 |                     | .,   |
| V <sub>IH</sub> | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V             | V <sub>CC</sub> × 0.7 |                     | V    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V           | V <sub>CC</sub> × 0.7 |                     |      |
|                 |                                    | V <sub>CC</sub> = 2 V                      |                       | 0.5                 |      |
| . /             | Low lovel input voltage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | $V_{CC} \times 0.3$ | V    |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V             |                       | $V_{CC} \times 0.3$ | V    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | $V_{CC} \times 0.3$ |      |
| V <sub>I</sub>  | Input voltage                      |                                            | 0                     | 5.5                 | V    |
| Vo              | Output voltage                     |                                            | 0                     | V <sub>CC</sub>     | V    |
| -0              | High level autout average          | V <sub>CC</sub> = 2 V                      |                       | <b>-</b> 50         | μΑ   |
| ı               |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | -2                  | mA   |
| ОН              | High-level output current          | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | -6                  |      |
|                 |                                    | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | -12                 |      |
|                 |                                    | $V_{CC} = 2 V$                             |                       | 50                  | μΑ   |
| ı               | Low-level output current           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | 2                   |      |
| OL              | Low-level output current           | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | 6                   | mA   |
|                 |                                    | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | 12                  |      |
|                 |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V           |                       | 200                 |      |
| Δt/Δv           | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V             |                       | 100                 | ns/V |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | 20                  |      |
| T <sub>A</sub>  | Operating free-air temperature     |                                            | -55                   | 125                 | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

#### 7.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                |      | DB      | DGV   | NS   | PW    | UNIT |  |
|----------------------|----------------------------------------------|------|---------|-------|------|-------|------|--|
|                      | THERMAL METRIC                               |      | 14 PINS |       |      |       |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (2)   | 90.6 | 107.1   | 129.0 | 90.7 | 122.6 |      |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 50.9 | 59.6    | 52.1  | 48.3 | 51.4  |      |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 44.8 | 54.4    | 62.0  | 49.4 | 64.4  | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 14.7 | 20.5    | 6.5   | 14.6 | 6.7   |      |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 44.5 | 53.8    | 61.3  | 49.1 | 63.8  |      |  |

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: SN54LV86A SN74LV86A

The package thermal impedance is calculated in accordance with JESD 51-7.



#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                        | TEST CONDITIONS                  | V <sub>cc</sub> | SN             | SN54LV86A |      |                       | SN74LV86A<br>-40°C to 125°C |      |    |  |
|--------------------------------------------------|----------------------------------|-----------------|----------------|-----------|------|-----------------------|-----------------------------|------|----|--|
|                                                  |                                  |                 | MIN            | TYP       | MAX  | MIN                   | TYP                         | MAX  |    |  |
|                                                  | $I_{OH} = -50 \mu A$             | 2 to 5.5 V      | $V_{CC} - 0.1$ |           |      | V <sub>CC</sub> - 0.1 |                             |      |    |  |
| M                                                | $I_{OH} = -2 \text{ mA}$         | 2.3 V           | 2              |           |      | 2                     |                             |      | V  |  |
| V <sub>OH</sub>                                  | $I_{OH} = -6 \text{ mA}$         | 3 V             | 2.48           |           |      | 2.48                  |                             |      | V  |  |
|                                                  | $I_{OH} = -12 \text{ mA}$        | 4.5 V           | 3.8            |           |      | 3.8                   |                             |      |    |  |
|                                                  | $I_{OL} = 50 \mu A$              | 2 to 5.5 V      |                |           | 0.1  |                       |                             | 0.1  |    |  |
| M                                                | I <sub>OL</sub> = 2 mA           | 2.3 V           |                |           | 0.4  |                       |                             | 0.4  | V  |  |
| VOL                                              | I <sub>OL</sub> = 6 mA           | 3 V             |                |           | 0.44 |                       |                             | 0.44 |    |  |
| $V_{OL}$ $I_{OL} = 2 \text{ mA}$ $2.3 \text{ V}$ |                                  | 0.55            |                |           | 0.55 |                       |                             |      |    |  |
| I <sub>I</sub>                                   | V <sub>I</sub> = 5.5 V or GND    | 0 to 5.5 V      |                |           | ±1   |                       |                             | ±1   | μΑ |  |
| Icc                                              | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V           |                |           | 20   |                       |                             | 20   | μΑ |  |
| I <sub>off</sub>                                 | $V_{I}$ or $V_{O} = 0$ to 5.5 V  | 0               |                |           | 5    |                       |                             | 5    | μΑ |  |
| C <sub>i</sub>                                   | $V_I = V_{CC}$ or GND            | 3.3 V           |                | 1.4       |      |                       | 1.4                         |      | pF |  |

## 7.6 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| DADAMETED       | FROM (INPUT) | TO (OUTPUT) | LOAD                   | Т   | <sub>A</sub> = 25°C |                     | MIN              | MAY               | UNIT |
|-----------------|--------------|-------------|------------------------|-----|---------------------|---------------------|------------------|-------------------|------|
| PARAMETER       | PROW (INPUT) | 10 (001701) | CAPACITANCE            | MIN | TYP                 | MAX                 | IVIIN            | WAX               | UNII |
|                 | A or D       |             | C <sub>L</sub> = 15 pF |     | 7.9 <sup>(1)</sup>  | 17.6 <sup>(1)</sup> | 1 <sup>(2)</sup> | 21 <sup>(2)</sup> | 20   |
| τ <sub>pd</sub> | A or B       | Y Y         | C <sub>L</sub> = 50 pF |     | 10.5                | 22.6                | 1                | 26.5              | ns   |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

### 7.7 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| DADAMETED       | EDOM (INDUT) | TO (OUTPUT) | LOAD                   | Т   | <sub>A</sub> = 25°C |                   | MINI             | MAV               | LINIT |
|-----------------|--------------|-------------|------------------------|-----|---------------------|-------------------|------------------|-------------------|-------|
| PARAMETER       | FROM (INPUT) | TO (OUTPUT) | CAPACITANCE            | MIN | TYP                 | MAX               | MIN M            | MAX               | UNIT  |
|                 | A or D       | V           | C <sub>L</sub> = 15 pF |     | 5.5 <sup>(1)</sup>  | 11 <sup>(1)</sup> | 1 <sup>(2)</sup> | 13 <sup>(2)</sup> |       |
| T <sub>pd</sub> | A or B       | Y           | C <sub>L</sub> = 50 pF |     | 7.4                 | 14.5              | 1                | 16.5              | ns    |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

### 7.8 Switching Characteristics, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

|           | DADAMETED       | FROM (INPUT) | TO (OUTPUT) | LOAD                   | T   | <sub>A</sub> = 25°C |                    | MIN   | MAY              | UNIT |
|-----------|-----------------|--------------|-------------|------------------------|-----|---------------------|--------------------|-------|------------------|------|
| PARAMETER | PROM (INPUT)    | TO (OUTPUT)  | CAPACITANCE | MIN                    | TYP | MAX                 | IVIIIN             | IVIAA | UNII             |      |
|           | •               | A or B       | V           | C <sub>L</sub> = 15 pF |     | 3.7 <sup>(1)</sup>  | 6.8 <sup>(1)</sup> | 1 (2) | 8 <sup>(2)</sup> | 200  |
|           | <sup>L</sup> pd | AUIB         | 1           | C <sub>L</sub> = 50 pF |     | 5.3                 | 8.8                | 1     | 10               | ns   |

Product Folder Links: SN54LV86A SN74LV86A

<sup>(2)</sup> This note applies to SN54LV86A only: On products compliant to MIL-PRF-38535, this parameter is not production tested.

<sup>(2)</sup> This note applies to SN54LV86A only: On products compliant to MIL-PRF-38535, this parameter is not production tested.

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

<sup>(2)</sup> This note applies to SN54LV86A only: On products compliant to MIL-PRF-38535, this parameter is not production tested.



### 7.9 Noise Characteristics for SN74LV86A

 $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C (see}^{(1)})$ 

|                    | PARAMETER                                     | MIN  | TYP  | MAX  | UNIT |
|--------------------|-----------------------------------------------|------|------|------|------|
| $V_{OL(P)}$        | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.2  | 0.8  |      |
| $V_{OL(V)}$        | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.1 | -0.8 |      |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 3.1  |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.31 |      |      |      |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |      |      | 0.99 |      |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

## 7.10 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                                               | PARAMETER                                 | TEST CONDITIONS | V <sub>CC</sub> | TYP | UNIT |
|-----------------------------------------------|-------------------------------------------|-----------------|-----------------|-----|------|
| C <sub>pd</sub> Power dissipation capacitance | Devian dissination consistence            | C 50 = 5 40 MHz | 3.3 V           | 8.4 |      |
|                                               | $C_L = 50 \text{ pF}, f = 10 \text{ MHz}$ | 5 V             | 8.8             | p⊦  |      |

## 7.11 Typical Characteristics





Figure 1.  $t_{pd}$  vs Temperature at 3.3 V

Figure 2. t<sub>pd</sub> vs V<sub>CC</sub> at 25°C



#### 8 Parameter Measurement Information



- C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PHL</sub> and t<sub>PLH</sub> are the same as t<sub>pd</sub>.
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

Copyright © 1998–2015, Texas Instruments Incorporated



## 9 Detailed Description

#### 9.1 Overview

The 'LV86A devices are quadruple 2-input exclusive-OR gates designed for 2-V to 5.5-V  $V_{CC}$  operation.

These devices contain four independent 2-input exclusive-OR gates. They perform the Boolean function  $Y = A \oplus B$  or  $Y = \overline{AB} + A\overline{B}$  in positive logic.

A common application is as a true/complement element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output.

#### 9.2 Functional Block Diagram

An exclusive-OR gate has many applications, some of which can be represented better by alternative logic symbols.



A. These are five equivalent exclusive-OR symbols valid for an 'LV86A gate in positive logic; negation can be shown at any two ports.

Figure 4. Exclusive OR



Figure 5. Logic-Identity Element Figure 6. Eve

Figure 6. Even-Parity Element

Figure 7. Odd-Parity Element

### 9.3 Feature Description

- Wide operating voltage range, operates from 2 to 5.5 V
- · Allows down voltage translation, inputs accept voltages to 5.5 V

#### 9.4 Device Functional Modes

Table 1. Function Table (Each Gate)

| INP | OUTPUT |   |
|-----|--------|---|
| Α   | В      | Y |
| L   | L      | L |
| L   | Н      | Н |
| Н   | L      | Н |
| Н   | Н      | L |

Copyright © 1998–2015, Texas Instruments Incorporated



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The SN74LV86A is a low drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs can accept voltages to 5.5~V at any valid  $V_{CC}$  making it Ideal for down translation.

### 10.2 Typical Application



Figure 8. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input conditions
  - Rise time and fall time specs see (Δt/ΔV) in Recommended Operating Conditions.
  - Specified High and low levels. See (V<sub>IH</sub> and V<sub>II</sub>) in Recommended Operating Conditions.
- 2. Recommend output conditions
  - Load currents should not exceed 25 mA per output and 50 mA total for the part
  - Outputs should not be pulled above V<sub>CC</sub>



## Typical Application (continued)

#### 10.2.3 Application Curve



Figure 9. Switching Characteristics Comparison

## **Power Supply Recommendations**

The power supply can be any voltage between the minimum and maximum supply voltage rating located in Recommended Operating Conditions.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends 0.1  $\mu$ F and if there are multiple  $V_{CC}$  terminals then .01 or .022  $\mu$ F is recommended for each power terminal. It is okay to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1 µF and 1 µF are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

#### 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever make more sense or is more convenient. It is generally okay to float outputs unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs so they also cannot float when disabled.

#### 12.2 Layout Example



Figure 10. Layout Recommendation



## 13 Device and Documentation Support

#### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|--|
| SN54LV86A | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| SN74LV86A | Click here     | Click here   | Click here          | Click here          | Click here          |  |

#### 13.2 Trademarks

All trademarks are the property of their respective owners.

### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





5-Mar-2015

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN74LV86AD       | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86ADBR     | ACTIVE | SSOP         | DB      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86ADG4     | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86ADGVR    | ACTIVE | TVSOP        | DGV     | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86ADR      | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86ADRE4    | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86ADRG4    | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86ANSR     | ACTIVE | so           | NS      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 74LV86A        | Samples |
| SN74LV86APW      | ACTIVE | TSSOP        | PW      | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86APWR     | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86APWRG4   | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |
| SN74LV86APWT     | ACTIVE | TSSOP        | PW      | 14   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV86A          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

## **PACKAGE OPTION ADDENDUM**



5-Mar-2015

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV86A:

Automotive: SN74LV86A-Q1

Enhanced Product: SN74LV86A-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 12-Feb-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV86ADBR  | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV86ADGVR | TVSOP           | DGV                | 14 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV86ADR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV86ANSR  | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV86APWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV86APWT  | TSSOP           | PW                 | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 12-Feb-2015



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV86ADBR  | SSOP         | DB              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LV86ADGVR | TVSOP        | DGV             | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LV86ADR   | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74LV86ANSR  | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LV86APWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LV86APWT  | TSSOP        | PW              | 14   | 250  | 367.0       | 367.0      | 35.0        |

## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.