

www.ti.com

#### SNOSAW1A-OCTOBER 2007-REVISED MARCH 2013

# LMV851/LMV852/LMV854 8 MHz Low Power CMOS, EMI Hardened Operational Amplifiers

Check for Samples: LMV851, LMV852, LMV854

## **FEATURES**

- Unless Otherwise Noted, Typical Values at T<sub>A</sub> = 25°C, V<sub>SUPPLY</sub> = 3.3V
- Supply Voltage 2.7V to 5.5V
- Supply Current (Per Channel) 0.4 mA
- Input Offset Voltage 1 mV max
- Input Bias Current 0.1 pA
- GBW 8 MHz
- EMIRR at 1.8 GHz 87 dB
- Input Noise Voltage at 1 kHz 11 nV/√Hz
- Slew Rate 4.5 V/µs
- Output Voltage Swing Rail-to-Rail
- Output Current Drive 30 mA
- Operating Ambient Temperature Range -40°C to 125°C

## **APPLICATIONS**

- Photodiode Preamp
- Piezoelectric Sensors
- Portable/Battery-Powered Electronic Equipment
- Filters/Buffers
- PDAs/Phone Accessories
- Medical Diagnosis Equipment

## **Typical Application**

## DESCRIPTION

Texas Instrument's LMV851/LMV852/LMV854 are CMOS input, low power op amp ICs, providing a low input bias current, a wide temperature range of -40°C to +125°C and exceptional performance, making them robust general purpose parts. Additionally, the LMV851/LMV852/LMV854 are EMI hardened to minimize any interference so they are ideal for EMI sensitive applications. The unity gain stable LMV851/LMV852/LMV854 feature 8 MHz of bandwidth while consuming only 0.4 mA of current per channel. These parts also maintain stability for capacitive loads as large as 200 pF. The LMV851/LMV852/LMV854 provide superior performance and economy in terms of power and space usage. This family of parts has a maximum input offset voltage of 1 mV, a rail-to-rail output stage and an input common-mode voltage range that includes ground. Over an operating supply range from 2.7V to 5.5V the LMV851/LMV852/LMV854 provide a CMRR of 92 dB, and a PSRR of 93 dB. The LMV851/LMV852/LMV854 are offered in the space saving 5-Pin SC70 package, the 8-Pin VSSOP and the 14-Pin TSSOP package.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



TEXAS INSTRUMENTS

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings <sup>(1)</sup>

| ESD Tolerance <sup>(2)</sup>        |                                              |
|-------------------------------------|----------------------------------------------|
| Human Body Model                    | 2 kV                                         |
| Charge-Device Model                 | 1 kV                                         |
| Machine Model                       | 200V                                         |
| V <sub>IN</sub> Differential        | ± Supply Voltage                             |
| Supply Voltage $(V^+ - V^-)$        | 6V                                           |
| Voltage at Input/Output Pins        | V <sup>+</sup> +0.4V<br>V <sup>−</sup> −0.4V |
| Storage Temperature Range           | -65°C to +150°C                              |
| Junction Temperature <sup>(3)</sup> | +150°C                                       |
| Soldering Information               |                                              |
| Infrared or Convection (20 sec)     | +260°C                                       |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.

(2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

(3) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

## Operating Ratings <sup>(1)</sup>

| Temperature Range <sup>(2)</sup>                 | −40°C to +125°C |
|--------------------------------------------------|-----------------|
| Supply Voltage $(V^+ - V^-)$                     | 2.7V to 5.5V    |
| Package Thermal Resistance $(\theta_{JA}^{(2)})$ |                 |
| 5-Pin SC70                                       | 313 °C/W        |
| 8-Pin VSSOP                                      | 217 °C/W        |
| 14-Pin TSSOP                                     | 135 °C/W        |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.

## 3.3V Electrical Characteristics <sup>(1)</sup>

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 3.3V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L = 10 \text{ k}\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Parameter         |                                           | Test Conditions | Min <sup>(2)</sup> | Тур <sup>(3)</sup>          | Max <sup>(2)</sup> | Units |
|-------------------|-------------------------------------------|-----------------|--------------------|-----------------------------|--------------------|-------|
| V <sub>OS</sub>   | Input Offset Voltage                      |                 |                    | ±0.26<br>See <sup>(4)</sup> | ±1<br><b>±1.2</b>  | mV    |
| TCV <sub>OS</sub> | Input Offset Voltage Drift <sup>(5)</sup> |                 |                    | ±0.4<br>See <sup>(4)</sup>  | ±2                 | µV/°C |
| I <sub>B</sub>    | Input Bias Current <sup>(5)</sup>         |                 |                    | 0.1                         | 10<br><b>500</b>   | pА    |

(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using statistical quality control (SQC) method.

(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(4) The typical value is calculated by applying absolute value transform to the distribution, then taking the statistical average of the resulting distribution

(5) This parameter is specified by design and/or characterization and is not tested in production.

2 Submit Documentation Feedback

<sup>(2)</sup> The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.



#### www.ti.com

## 3.3V Electrical Characteristics <sup>(1)</sup> (continued)

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 3.3V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L = 10 \text{ k}\Omega$  to  $V^+/2$ . Boldface limits apply at the temperature extremes.

|                  | Parameter                                                            |                                                                                               |                  |                          | Max <sup>(2)</sup>  | Units  |
|------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------|--------------------------|---------------------|--------|
| l <sub>OS</sub>  | Input Offset Current                                                 |                                                                                               |                  | 1                        |                     | pА     |
| CMRR             | Common Mode Rejection Ratio                                          | $-0.2V < V_{CM} < V^+ - 1.2V$                                                                 | 76<br><b>75</b>  | 92<br>See <sup>(4)</sup> |                     | dB     |
| PSRR             | Power Supply Rejection Ratio                                         | $2.7V \le V^+ \le 5.5V,$<br>$V_{OUT} = 1V$                                                    | 75<br><b>74</b>  | 93<br>(4)                |                     | dB     |
| EMIRR E          | EMI Rejection Ratio, IN+ and IN- <sup>(6)</sup>                      | V <sub>RFpeak</sub> = 100 mV <sub>P</sub> (-20 dBV <sub>P</sub> ),<br>f = 400 MHz             |                  | 64                       |                     |        |
|                  |                                                                      | V <sub>RFpeak</sub> = 100 mV <sub>P</sub> (−20 dBV <sub>P</sub> ),<br>f = 900 MHz             |                  | 78                       |                     |        |
|                  |                                                                      | V <sub>RFpeak</sub> = 100 mV <sub>P</sub> (-20 dBV <sub>P</sub> ),<br>f = 1800 MHz            |                  | 87                       |                     | dB     |
|                  |                                                                      | V <sub>RFpeak</sub> = 100 mV <sub>P</sub> (−20 dBV <sub>P</sub> ),<br>f = 2400 MHz            |                  | 90                       |                     |        |
| CMVR             | Input Common-Mode Voltage Range                                      | CMRR ≥ 76 dB                                                                                  | -0.2             |                          | 2.1                 | V      |
| A <sub>VOL</sub> | Large Signal Voltage Gain <sup>(7)</sup>                             | $R_L = 2 k\Omega,$<br>V <sub>OUT</sub> = 0.15V to 1.65V,<br>V <sub>OUT</sub> = 3.15V to 1.65V | 100<br><b>97</b> | 114                      |                     | dB     |
|                  |                                                                      |                                                                                               | 100<br><b>97</b> | 115                      |                     | uв     |
| (n<br>0          | Output Swing High,<br>(measured from V <sup>+</sup> )                | $R_L = 2 k\Omega$ to V <sup>+</sup> /2                                                        |                  | 31                       | 35<br><b>43</b>     |        |
|                  |                                                                      | $R_L = 10 \text{ k}\Omega$ to V <sup>+</sup> /2                                               |                  | 7                        | 10<br><b>12</b>     | mV     |
|                  | Output Swing Low,<br>(measured from V <sup>-</sup> )                 | $R_L = 2 k\Omega$ to V <sup>+</sup> /2                                                        |                  | 26                       | 32<br><b>43</b>     |        |
|                  |                                                                      | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                                                   |                  | 6                        | 11<br><b>14</b>     | mV     |
| I <sub>O</sub>   | Output Short Circuit Current                                         | Sourcing, $V_{OUT} = V_{CM}$ , $V_{IN} = 100 \text{ mV}$                                      | 25<br><b>20</b>  | 28                       |                     | mA     |
|                  |                                                                      | Sinking, $V_{OUT} = V_{CM}$ ,<br>$V_{IN} = -100 \text{ mV}$                                   | 28<br><b>20</b>  | 31                       |                     |        |
| I <sub>S</sub>   | Supply Current                                                       | LMV851                                                                                        |                  | 0.42                     | 0.50<br><b>0.58</b> |        |
|                  |                                                                      | LMV852                                                                                        |                  | 0.79                     | 0.90<br><b>1.06</b> | mA     |
|                  |                                                                      | LMV854                                                                                        |                  | 1.54                     | 1.67<br><b>1.99</b> |        |
| SR               | Slew Rate <sup>(8)</sup>                                             | $A_V = +1$ , $V_{OUT} = 1 V_{PP}$ , 10% to 90%                                                |                  | 4.5                      |                     | V/µs   |
| GBW              | Gain Bandwidth Product                                               |                                                                                               |                  | 8                        |                     | MHz    |
| Φ <sub>m</sub>   | Phase Margin                                                         |                                                                                               |                  | 62                       |                     | deg    |
| e <sub>n</sub>   | Input-Referred Voltage Noise                                         | f = 1 kHz                                                                                     |                  | 11                       |                     | nV/√Hz |
|                  |                                                                      | f = 10 kHz                                                                                    |                  | 10                       |                     |        |
| i <sub>n</sub>   | Input-Referred Current Noise                                         | f = 1 kHz                                                                                     |                  | 0.005                    |                     | pA/√Hz |
| R <sub>OUT</sub> | Closed Loop Output Impedance                                         | f = 6 MHz                                                                                     |                  | 400                      |                     | Ω      |
| C <sub>IN</sub>  | Common-Mode Input Capacitance<br>Differential-Mode Input Capacitance |                                                                                               |                  | 11<br>6                  |                     | pF     |
| THD+N            | Total Harmonic Distortion + Noise                                    | f = 1 kHz, A <sub>V</sub> = 1, BW = >500 kHz                                                  |                  | 0.006                    |                     | %      |

(6) The EMI Rejection Ratio is defined as EMIRR = 20log ( $V_{RFpeak}/\Delta V_{OS}$ ). (7) The specified limits represent the lower of the measured values for each output range condition.

(8) Number specified is the slower of positive and negative slew rates.



www.ti.com

## 5V Electrical Characteristics <sup>(1)</sup>

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L = 10 \text{ k}\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                   | Parameter                                             | Test Conditions                                                                    | Min <sup>(2)</sup> | Тур <sup>(3)</sup>          | Max <sup>(2)</sup>  | Units |  |
|-------------------|-------------------------------------------------------|------------------------------------------------------------------------------------|--------------------|-----------------------------|---------------------|-------|--|
| V <sub>OS</sub>   | Input Offset Voltage                                  |                                                                                    |                    | ±0.26<br>See <sup>(4)</sup> | ±1<br><b>±1.2</b>   | mV    |  |
| TCV <sub>OS</sub> | Input Offset Voltage Drift <sup>(5)</sup>             |                                                                                    |                    | ±0.4<br>See <sup>(4)</sup>  | ±2                  | µV/°C |  |
| в                 | Input Bias Current <sup>(5)</sup>                     |                                                                                    |                    | 0.1                         | 10<br><b>500</b>    | pА    |  |
| los               | Input Offset Current                                  |                                                                                    |                    | 1                           |                     | pА    |  |
| CMRR              | Common Mode Rejection Ratio                           | $-0.2V \le V_{CM} \le V^+ -1.2V$                                                   | 77<br><b>76</b>    | 94<br>See <sup>(4)</sup>    |                     | dB    |  |
| PSRR              | Power Supply Rejection Ratio                          | $2.7V \le V^+ \le 5.5V,$<br>$V_{OUT} = 1V$                                         | 75<br><b>74</b>    | 93<br>See <sup>(4)</sup>    |                     | dB    |  |
| EMIRR             | EMI Rejection Ratio, IN+ and IN- <sup>(6)</sup>       | V <sub>RFpeak</sub> = 100 mV <sub>P</sub> (−20 dBV <sub>P</sub> ),<br>f = 400 MHz  |                    | 64                          |                     |       |  |
|                   |                                                       | V <sub>RFpeak</sub> = 100 mV <sub>P</sub> (−20 dBV <sub>P</sub> ),<br>f = 900 MHz  |                    | 76                          |                     | dB    |  |
|                   |                                                       | V <sub>RFpeak</sub> = 100 mV <sub>P</sub> (−20 dBV <sub>P</sub> ),<br>f = 1800 MHz |                    | 84                          |                     | UB    |  |
|                   |                                                       | V <sub>RFpeak</sub> = 100 mV <sub>P</sub> (−20 dBV <sub>P</sub> ),<br>f = 2400 MHz |                    | 89                          |                     |       |  |
| CMVR              | Input Common-Mode Voltage Range                       | CMRR ≥ 77 dB                                                                       | -0.2               |                             | 3.8                 | V     |  |
| A <sub>VOL</sub>  | Large Signal Voltage Gain <sup>(7)</sup>              |                                                                                    | 105<br><b>102</b>  | 118                         |                     | - dB  |  |
|                   |                                                       | $R_L = 10 kΩ,$<br>$V_{OUT} = 0.1V to 2.5V,$<br>$V_{OUT} = 4.9V to 2.5V$            | 105<br><b>102</b>  | 120                         |                     | uБ    |  |
| Vo                | Output Swing High,<br>(measured from V <sup>+</sup> ) | $R_L = 2 k\Omega$ to V <sup>+</sup> /2                                             |                    | 34                          | 39<br><b>47</b>     |       |  |
|                   |                                                       | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                                        |                    | 7                           | 11<br><b>13</b>     | – mV  |  |
|                   | Output Swing Low,<br>(measured from V <sup>−</sup> )  | $R_L = 2 k\Omega$ to V <sup>+</sup> /2                                             |                    | 31                          | 38<br><b>50</b>     |       |  |
|                   |                                                       | $R_L = 10 \text{ k}\Omega$ to V <sup>+</sup> /2                                    |                    | 7                           | 12<br><b>15</b>     | mV    |  |
| lo                | Output Short Circuit Current                          | Sourcing, $V_{OUT} = V_{CM}$ ,<br>$V_{IN} = 100 \text{ mV}$                        | 60<br><b>48</b>    | 65                          |                     | ~^    |  |
|                   |                                                       | Sinking, $V_{OUT} = V_{CM}$ ,<br>$V_{IN} = -100 \text{ mV}$                        | 58<br><b>44</b>    | 62                          |                     | mA    |  |
| s                 | Supply Current                                        | LMV851 0.43                                                                        |                    |                             | 0.52<br><b>0.60</b> |       |  |
|                   |                                                       | LMV852                                                                             |                    | 0.82                        | 0.93<br><b>1.09</b> | mA    |  |
|                   |                                                       | LMV854                                                                             |                    | 1.59                        | 1.73<br><b>2.05</b> |       |  |

(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using statistical quality control (SQC) method.

(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(4) The typical value is calculated by applying absolute value transform to the distribution, then taking the statistical average of the resulting distribution

(5) This parameter is specified by design and/or characterization and is not tested in production.

(6) The EMI Rejection Ratio is defined as EMIRR =  $20\log (V_{RFpeak}/\Delta V_{OS})$ .

(7) The specified limits represent the lower of the measured values for each output range condition.

4 Submit Documentation Feedback



#### www.ti.com

## 5V Electrical Characteristics <sup>(1)</sup> (continued)

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L = 10 \text{ k}\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Parameter            |                                     | Parameter Test Conditions                      |  |       |  | Units  |
|----------------------|-------------------------------------|------------------------------------------------|--|-------|--|--------|
| SR                   | Slew Rate <sup>(8)</sup>            | $A_V = +1$ , $V_{OUT} = 2 V_{PP}$ , 10% to 90% |  | 4.5   |  | V/µs   |
| GBW                  | Gain Bandwidth Product              |                                                |  | 8     |  | MHz    |
| Φ <sub>m</sub>       | Phase Margin                        |                                                |  | 64    |  | deg    |
| e <sub>n</sub> Input | Input-Referred Voltage Noise        | f = 1 kHz                                      |  | 11    |  | nV/√Hz |
|                      |                                     | f = 10 kHz                                     |  | 10    |  |        |
| i <sub>n</sub>       | Input-Referred Current Noise        | f = 1 kHz                                      |  | 0.005 |  | pA/√Hz |
| R <sub>OUT</sub>     | Closed Loop Output Impedance        | f = 6 MHz                                      |  | 400   |  | Ω      |
| C <sub>IN</sub>      | Common-Mode Input Capacitance       |                                                |  | 11    |  | - 5    |
|                      | Differential-Mode Input Capacitance |                                                |  | 6     |  | pF     |
| THD+N                | Total Harmonic Distortion + Noise   | f = 1 kHz, A <sub>V</sub> = 1, BW = >500 kHz   |  | 0.003 |  | %      |

(8) Number specified is the slower of positive and negative slew rates.

## **Connection Diagrams**





Figure 2. 5-Pin SC70 Package See Package Number DCK0005A

Figure 3. 8-Pin VSSOP Package See Package Number DGK0008A



Figure 4. 14-Pin TSSOP Package See Package Number PW0014A



www.ti.com



Copyright © 2007–2013, Texas Instruments Incorporated

6



**EXAS** 

**INSTRUMENTS** 



7



## Typical Performance Characteristics (continued)

www.ti.com

**ISTRUMENTS** 

**FEXAS** 

8



**EXAS** 

**INSTRUMENTS** 



Copyright © 2007–2013, Texas Instruments Incorporated



www.ti.com



**EXAS** 

**NSTRUMENTS** 



Copyright © 2007-2013, Texas Instruments Incorporated

www.ti.com









www.ti.com

## **APPLICATION INFORMATION**

## INTRODUCTION

The LMV851/LMV852/LMV854 are operational amplifiers with very good specifications, such as low offset, low noise and a rail-to-rail output. These specifications make the LMV851/LMV852/LMV854 great choices to use in areas such as medical and instrumentation. The low supply current is perfect for battery powered equipment. The small packages, SC-70 package for the LMV851, the VSSOP package for the dual LMV852 and the TSSOP package for the quad LMV854, make any of these parts a perfect choice for portable electronics. Additionally, the EMI hardening makes the LMV851/LMV852 or LMV854 a must for almost all op amp applications. Most applications are exposed to Radio Frequency (RF) signals such as the signals transmitted by mobile phones or wireless computer peripherals. The LMV851/LMV852/LMV854 will effectively reduce disturbances caused by RF signals to a level that will be hardly noticeable. This again reduces the need for additional filtering and shielding. Using this EMI resistant series of op amps will thus reduce the number of components and space needed for applications that are affected by EMI, and will help applications, not yet identified as possible EMI sensitive, to be more robust for EMI.

## INPUT CHARACTERISTICS

The input common mode voltage range of the LMV851/LMV852/LMV854 includes ground, and can even sense well below ground. The CMRR level does not degrade for input levels up to 1.2V below the supply voltage. For a supply voltage of 5V, the maximum voltage that should be applied to the input for best CMRR performance is thus 3.8V.

When not configured as unity gain, this input limitation will usually not degrade the effective signal range. The output is rail-to-rail and therefore will introduce no limitations to the signal range.

The typical offset is only 0.26 mV, and the TCV<sub>OS</sub> is 0.4  $\mu$ V/°C, specifications close to precision op amps.

## **CMRR MEASUREMENT**

The CMRR measurement results may need some clarification. This is because different setups are used to measure the AC CMRR and the DC CMRR.

The DC CMRR is derived from  $\Delta V_{OS}$  versus  $\Delta V_{CM}$ . This value is stated in the tables, and is tested during production testing.

The AC CMRR is measured with the test circuit shown in Figure 49.



Figure 49. AC CMRR Measurement Setup



#### www.ti.com

SNOSAW1A-OCTOBER 2007-REVISED MARCH 2013

The configuration is largely the usually applied balanced configuration. With potentiometer P1, the balance can be tuned to compensate for the DC offset in the DUT. The main difference is the addition of the buffer. This buffer prevents the open-loop output impedance of the DUT from affecting the balance of the feedback network. Now the closed-loop output impedance of the buffer is a part of the balance. But as the closed-loop output impedance is much lower, and by careful selection of the buffer also has a larger bandwidth, the total effect is that the CMRR of the DUT can be measured much more accurately. The differences are apparent in the larger measured bandwidth of the AC CMRR.

One artifact from this test circuit is that the low frequency CMRR results appear higher than expected. This is because in the AC CMRR test circuit the potentiometer is used to compensate for the DC mismatches. So, mainly AC mismatch is all that remains. Therefore, the obtained DC CMRR from this AC CMRR test circuit tends to be higher than the actual DC CMRR based on DC measurements.

The CMRR curve in Figure 50 shows a combination of the AC CMRR and the DC CMRR.



Figure 50. CMRR Curve

## **OUTPUT CHARACTERISTICS**

As already mentioned the output is rail to rail. When loading the output with a 10 k $\Omega$  resistor the maximum swing of the output is typically 7 mV from the positive and negative rail

The LMV851/LMV852/LMV854 can be connected as non-inverting unity gain amplifiers. This configuration is the most sensitive to capacitive loading. The combination of a capacitive load placed at the output of an amplifier along with the amplifier's output impedance creates a phase lag, which reduces the phase margin of the amplifier. If the phase margin is significantly reduced, the response will be under damped which causes peaking in the transfer and, when there is too much peaking, the op amp might start oscillating. The LMV851/LMV852/LMV854 can directly drive capacitive loads up to 200 pF without any stability issues. In order to drive heavier capacitive load is isolated from the amplifier's output, and hence, the pole caused by  $C_L$  is no longer in the feedback loop. The larger the value of  $R_{ISO}$ , the more stable the amplifier will be. If the value of  $R_{ISO}$  result in reduced output swing and reduced output current drive.



Figure 51. Isolating Capacitive Load



### EMIRR

With the increase of RF transmitting devices in the world, the electromagnetic interference (EMI) between those devices and other equipment becomes a bigger challenge. The LMV851/LMV852/LMV854 are EMI hardened op amps which are specifically designed to overcome electromagnetic interference. Along with EMI hardened op amps, the EMIRR parameter is introduced to unambiguously specify the EMI performance of an op amp. This section presents an overview of EMIRR. A detailed description on this specification for EMI hardened op amps can be found in Application Note AN-1698(SNOA497).

The dimensions of an op amp IC are relatively small compared to the wavelength of the disturbing RF signals. As a result the op amp itself will hardly receive any disturbances. The RF signals interfering with the op amp are dominantly received by the PCB and wiring connected to the op amp. As a result the RF signals on the pins of the op amp can be represented by voltages and currents. This representation significantly simplifies the unambiguous measurement and specification of the EMI performance of an op amp.

RF signals interfere with op amps via the non-linearity of the op amp circuitry. This non-linearity results in the detection of the so called out-of-band signals. The obtained effect is that the amplitude modulation of the out-of-band signal is down-converted into the base band. This base band can easily overlap with the band of the op amp circuit. As an example Figure 52 depicts a typical output signal of a unity-gain connected op amp in the presence of an interfering RF signal. Clearly the output voltage varies in the rhythm of the on-off keying of the RF carrier.



Figure 52. Offset Voltage Variation Due to an Interfering RF Signal

### **EMIRR Definition**

To identify EMI hardened op amps, a parameter is needed that quantitatively describes the EMI performance of op amps. A quantitative measure enables the comparison and the ranking of op amps on their EMI robustness. Therefore the EMI Rejection Ratio (EMIRR) is introduced. This parameter describes the resulting input-referred offset voltage shift of an op amp as a result of an applied RF carrier (interference) with a certain frequency and level. The definition of EMIRR is given by:

$$\mathsf{EMIRR}_{\mathsf{V}_{\mathsf{RF}}_{\mathsf{PEAK}}} = 20 \log \left( \frac{\mathsf{V}_{\mathsf{RF}_{\mathsf{PEAK}}}}{\Delta \mathsf{V}_{\mathsf{OS}}} \right)$$

(1)

In which  $V_{RF_PEAK}$  is the amplitude of the applied un-modulated RF signal (V) and  $\Delta V_{OS}$  is the resulting inputreferred offset voltage shift (V). The offset voltage depends quadratically on the applied RF level, and therefore, the RF level at which the EMIRR is determined should be specified. The standard level for the RF signal is 100 mV<sub>P</sub>. Application Note AN-1698(SNOA497) addresses the conversion of an EMIRR measured for an other signal level than 100 mV<sub>P</sub>. The interpretation of the EMIRR parameter is straightforward. When two op amps have an EMIRR which differ by 20 dB, the resulting error signals when used in identical configurations, differs by 20 dB as well. So, the higher the EMIRR, the more robust the op amp.

### Coupling an RF Signal to the IN<sup>+</sup> Pin

Each of the op amp pins can be tested separately on EMIRR. In this section the measurements on the  $IN^+$  pin (which, based on symmetry considerations, also apply to the  $IN^-$  pin) are discussed. In Application Note AN-1698(SNOA497) the other pins of the op amp are treated as well. For testing the  $IN^+$  pin the op amp is connected in the unity gain configuration. Applying the RF signal is straightforward as it can be connected directly to the  $IN^+$  pin. As a result the RF signal path has a minimum of components that might affect the RF signal level at the pin. The circuit diagram is shown in Figure 53. The PCB trace from RF<sub>IN</sub> to the IN<sup>+</sup> pin should



## LMV851, LMV852, LMV854

#### www.ti.com

#### SNOSAW1A-OCTOBER 2007-REVISED MARCH 2013

be a 50 $\Omega$  stripline in order to match the RF impedance of the cabling and the RF generator. On the PCB a 50 $\Omega$  termination is used. This 50 $\Omega$  resistor is also used to set the bias level of the IN+ pin to ground level. For determining the EMIRR, two measurements are needed: one is measuring the DC output level when the RF signal is off; and the other is measuring the DC output level when the RF signal is switched on. The difference of the two DC levels is the output voltage shift as a result of the RF signal. As the op amp is in the unity gain configuration, the input referred offset voltage shift corresponds one-to-one to the measured output voltage shift.



Figure 53. Circuit for Coupling the RF Signal to IN<sup>+</sup>

### **Cell Phone Call**

The effect of electromagnetic interference is demonstrated in a setup where a cell phone interferes with a pressure sensor application (Figure 55). This application needs two op amps and therefore a dual op amp is used. The experiment is performed on two different dual op amps: a typical standard op amp and the LMV852, EMI hardened dual op amp. The op amps are placed in a single supply configuration. The cell phone is placed on a fixed position a couple of centimeters from the op amps.

When the cell phone is called, the PCB and wiring connected to the op amps receive the RF signal. Subsequently, the op amps detect the RF voltages and currents that end up at their pins. The resulting effect on the output of the second op amp is shown in Figure 54.



Figure 54. Comparing EMI Robustness

## LMV851, LMV852, LMV854

#### SNOSAW1A-OCTOBER 2007-REVISED MARCH 2013

Submit Documentation Feedback

18

The difference between the two types of dual op amps is clearly visible. The typical standard dual op amp has an output shift (disturbed signal) larger than 1V as a result of the RF signal transmitted by the cell phone. The LMV852, EMI hardened op amp does not show any significant disturbances.

## DECOUPLING AND LAYOUT

Care must be given when creating a board layout for the op amp. For decoupling the supply lines it is suggested that 10 nF capacitors be placed as close as possible to the op amp. For single supply, place a capacitor between V<sup>+</sup> and V<sup>-</sup>. For dual supplies, place one capacitor between V<sup>+</sup> and the board ground, and a second capacitor between ground and V<sup>-</sup>. Even with the LMV851/LMV852/LMV854 inherent hardening against EMI, it is still recommended to keep the input traces short and as far as possible from RF sources. Then the RF signals entering the chip are as low as possible, and the remaining EMI can be, almost, completely eliminated in the chip by the EMI reducing features of the LMV851/LMV852/LMV854.

## PRESSURE SENSOR APPLICATION

The LMV851/LMV852/LMV854 can be used for pressure sensor applications. Because of their low power the LMV851/LMV852/LMV854 are ideal for portable applications, such as blood pressure measurement devices, or portable barometers. This example describes a universal pressure sensor that can be used as a starting point for different types of sensors and applications.

### **Pressure Sensor Characteristics**

The pressure sensor used in this example functions as a Wheatstone bridge. The value of the resistors in the bridge change when pressure is applied to the sensor. This change of the resistor values will result in a differential output voltage, depending on the sensitivity of the sensor and the applied pressure. The difference between the output at full scale pressure and the output at zero pressure is defined as the span of the pressure sensor. A typical value for the span is 100 mV. A typical value for the resistors in the bridge is 5 k $\Omega$ . Loading of the resistor bridge could result in incorrect output voltages of the sensor. Therefore the selection of the circuit configuration, which connects to the sensor, should take into account a minimum loading of the sensor.

### Pressure Sensor Example

The configuration shown in Figure 55 is simple, and is very useful for the read out of pressure sensors. With two op amps in this application, the dual LMV852 fits very well.

The op amp configured as a buffer and connected at the negative output of the pressure sensor prevents the loading of the bridge by resistor R2. The buffer also prevents the resistors of the sensor from affecting the gain of the following gain stage. Given the differential output voltage  $V_S$  of the pressure sensor, the output signal of this op amp configuration,  $V_{OUT}$ , equals:

$$V_{OUT} = \frac{V_{DD}}{2} - \frac{V_S}{2} \left( 1 + 2 \times \frac{R1}{R2} \right)$$

To align the pressure range with the full range of an ADC, the power supply voltage and the span of the pressure sensor are needed. For this example a power supply of 5V is used and the span of the sensor is 100 mV.

When a 100 $\Omega$  resistor is used for R2, and a 2.4 k $\Omega$  resistor is used for R1, the maximum voltage at the output is 4.95V and the minimum voltage is 0.05V. This signal is covering almost the full input range of the ADC. Further processing can take place in the microprocessor following the ADC.

www.ti.com

(2)

Copyright © 2007-2013, Texas Instruments Incorporated





www.ti.com



Figure 55. Pressure Sensor Application

## THERMOCOUPLE AMPLIFIER

The following circuit is a typical example for a thermocouple amplifier application using an LMV851/LMV852, or LMV854. A thermocouple converts a temperature into a voltage. This signal is then amplified by the LMV851/LMV852, or LMV854. An ADC can convert the amplified signal to a digital signal. For further processing the digital signal can be processed by a microprocessor and used to display or log the temperature. The temperature data can for instance be used in a fabrication process.

### Characteristics of a Thermocouple

A thermocouple is a junction of two different metals. These metals produce a small voltage that increases with temperature.

The thermocouple used in this application is a K-type thermocouple. A K-type thermocouple is a junction between Nickel-Chromium and Nickel-Aluminum. This is one of the most commonly used thermocouples. There are several reasons for using the K-type thermocouple, these include: temperature range, the linearity, the sensitivity, and the cost.

A K-type thermocouple has a wide temperature range. The range of this thermocouple is from approximately  $-200^{\circ}$ C to approximately  $1200^{\circ}$ C, as can be seen in Figure 56. This covers the generally used temperature ranges.

Over the main part of the temperature range the output voltage depends linearly on the temperature. This is important for easily converting the measured signal levels to a temperature reading.

The K-type thermocouple has good sensitivity when compared to many other types; the sensitivity is about 41 uV/°C. Lower sensitivity requires more gain and makes the application more sensitive to noise.

In addition, a K-type thermocouple is not expensive, many other thermocouples consist of more expensive materials or are more difficult to produce.



www.ti.com

(3)

(4)



Figure 56. K-Type Thermocouple Response

### **Thermocouple Example**

For this example, suppose the range of interest is 0°C to 500°C, and the resolution needed is 0.5°C. The power supply for both the LMV851/LMV852, or LMV854 and the ADC is 3.3V.

The temperature range of 0°C to 500°C results in a voltage range from 0 mV to 20.6 mV produced by the thermocouple. This is indicated in Figure 56 by the dotted lines.

To obtain the highest resolution, the full ADC range of 0 to 3.3V is used. The gain needed for the full range can be calculated as follows:

 $A_V = 3.3V / 0.0206V = 160$ 

If  $R_G$  is 2 k $\Omega$ , then the value for  $R_F$  can be calculated for a gain of 160. Since  $A_V = R_F / R_G$ , RF can be calculated as follows:

$$R_F = A_V \times R_G = 160 \times 2 \text{ k}\Omega = 320 \text{ k}\Omega$$

To get a resolution of  $0.5^{\circ}$ C, the LSB of the ADC should be smaller then  $0.5^{\circ}$ C /  $500^{\circ}$ C = 1/1000. A 10-bit ADC would be sufficient as this gives 1024 steps. A 10-bit ADC such as the two channel 10-bit ADC102S021 can be used.

### **Unwanted Thermocouple Effect**

At the point where the thermocouple wires are connected to the circuit, usually copper wires or traces, an unwanted thermocouple effect will occur.

At this connection, this could be the connector on a PCB, the thermocouple wiring forms a second thermocouple with the connector. This second thermocouple disturbs the measurements from the intended thermocouple.

Using an isothermal block as a reference enables correction for this unwanted thermocouple effect. An isothermal block is a good heat conductor. This means that the two thermocouple connections both have the same temperature. The temperature of the isothermal block can be measured, and thereby the temperature of the thermocouple connections. This is usually called the cold junction reference temperature.

In the example, an LM35 is used to measure this temperature. This semiconductor temperature sensor can accurately measure temperatures from -55°C to 150°C.

The two channel ADC in this example also converts the signal from the LM35 to a digital signal. Now the microprocessor can compensate the amplified thermocouple signal, for the unwanted thermocouple effect.



www.ti.com

SNOSAW1A-OCTOBER 2007-REVISED MARCH 2013



Figure 57. Thermocouple Read Out Circuit

Changes from Original (March 2013) to Revision D

SNOSAW1A-OCTOBER 2007-REVISED MARCH 2013

LMV851, LMV852, LMV854

Copyright © 2007–2013, Texas Instruments Incorporated

www.ti.com

Page



24-Dec-2016

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish    | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|---------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)                 | (3)                |              | (4/5)          |         |
| LMV851MG/NOPB    | ACTIVE | SC70         | DCK     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN               | Level-1-260C-UNLIM | -40 to 125   | A98            | Samples |
| LMV851MGE/NOPB   | ACTIVE | SC70         | DCK     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU SN               | Level-1-260C-UNLIM | -40 to 125   | A98            | Samples |
| LMV851MGX/NOPB   | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN               | Level-1-260C-UNLIM | -40 to 125   | A98            | Samples |
| LMV852MM/NOPB    | ACTIVE | VSSOP        | DGK     | 8    | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG   CU SN | Level-1-260C-UNLIM | -40 to 125   | AB5A           | Samples |
| LMV852MME/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG   CU SN | Level-1-260C-UNLIM | -40 to 125   | AB5A           | Samples |
| LMV852MMX/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 3500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG   CU SN | Level-1-260C-UNLIM | -40 to 125   | AB5A           | Samples |
| LMV854MT/NOPB    | ACTIVE | TSSOP        | PW      | 14   | 94   | Green (RoHS<br>& no Sb/Br) | CU SN               | Level-1-260C-UNLIM | -40 to 125   | LMV854<br>MT   | Samples |
| LMV854MTX/NOPB   | ACTIVE | TSSOP        | PW      | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN               | Level-1-260C-UNLIM | -40 to 125   | LMV854<br>MT   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



www.ti.com

24-Dec-2016

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMV851MG/NOPB               | SC70            | DCK                | 5  | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV851MGE/NOPB              | SC70            | DCK                | 5  | 250  | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV851MGX/NOPB              | SC70            | DCK                | 5  | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV852MM/NOPB               | VSSOP           | DGK                | 8  | 1000 | 178.0                    | 13.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV852MM/NOPB               | VSSOP           | DGK                | 8  | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV852MME/NOPB              | VSSOP           | DGK                | 8  | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV852MMX/NOPB              | VSSOP           | DGK                | 8  | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV852MMX/NOPB              | VSSOP           | DGK                | 8  | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV854MTX/NOPB              | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

22-Sep-2017



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMV851MG/NOPB               | SC70         | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV851MGE/NOPB              | SC70         | DCK             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| LMV851MGX/NOPB              | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV852MM/NOPB               | VSSOP        | DGK             | 8    | 1000 | 202.0       | 201.0      | 28.0        |
| LMV852MM/NOPB               | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV852MME/NOPB              | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LMV852MMX/NOPB              | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV852MMX/NOPB              | VSSOP        | DGK             | 8    | 3500 | 364.0       | 364.0      | 27.0        |
| LMV854MTX/NOPB              | TSSOP        | PW              | 14   | 2500 | 367.0       | 367.0      | 35.0        |

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DCK (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AA.



# LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated