

# LMR12010 SIMPLE SWITCHER® 20Vin, 1A Step-Down Voltage Regulator in SOT-23

Check for Samples: LMR12010

#### **FEATURES**

- Input Voltage Range of 3V to 20V
- **Output Voltage Range of 0.8V to 17V**
- **Output Current Up to 1A**
- 1.6MHz (LMR12010X) and 3 MHz (LMR12010Y) Switching Frequencies
- Low Shutdown Iq, 30 nA Typical
- **Internal Soft-start**
- **Internally Compensated**
- **Current-Mode PWM Operation**
- Thermal Shutdown
- Thin SOT-23-6 Package (2.97 x 1.65 x 1mm)
- Fully Enabled for WEBENCH® Power Designer

## **APPLICATIONS**

- Point-of-Load Conversions from 3.3V, 5V, and 12V Rails
- **Space Constrained Applications**
- **Battery Powered Equipment**
- **Industrial Distributed Power Applications**
- **Power Meters**
- **Portable Hand-Held Instruments**

#### PERFORMANCE BENEFITS

- **Extremely Easy to Use**
- **Tiny Overall Solution Reduces System Cost**

#### DESCRIPTION

The LMR12010 regulator is a monolithic, high frequency, PWM step-down DC/DC converter in a 6pin Thin SOT-23 package. It provides all the active functions to provide local DC/DC conversion with fast transient response and accurate regulation in the smallest possible PCB area.

With a minimum of external components and online design support through WEBENCH, the LMR12010 is easy to use. The ability to drive 1A loads with an internal 300mΩ NMOS switch using state-of-the-art 0.5µm BiCMOS technology results in the best power density available. The world class control circuitry allows for on-times as low as 13ns, thus supporting exceptionally high frequency conversion over the entire 3V to 20V input operating range down to the minimum output voltage of 0.8V. Switching frequency is internally set to 1.6 MHz (LMR12010X) or 3 MHz (LMR12010Y), allowing the use of extremely small surface mount inductors and chip capacitors. Even though the operating frequencies are very high, efficiencies up to 90% are easy to achieve. External shutdown is included, featuring an ultra-low stand-by current of 30nA. The LMR12010 utilizes current-mode control and internal compensation to provide highperformance regulation over a wide range of operating conditions. Additional features include internal soft-start circuitry to reduce inrush current, pulse-by-pulse current limit, thermal shutdown, and output over-voltage protection.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SIMPLE SWITCHER, WEBENCH are registered trademarks of Texas Instruments.

All other trademarks are the property of their respective owners.



## **System Performance**





## **Connection Diagram**



Figure 1. 6-Lead SOT Package Number DDC0006A



Figure 2. Pin 1 Identification

## **PIN DESCRIPTIONS**

| Pin | Name            | Function                                                                                                                                 |
|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | BOOST           | Boost voltage that drives the internal NMOS control switch. A bootstrap capacitor is connected between the BOOST and SW pins.            |
| 2   | GND             | Signal and Power ground pin. Place the bottom resistor of the feedback network as close as possible to this pin for accurate regulation. |
| 3   | FB              | Feedback pin. Connect FB to the external resistor divider to set output voltage.                                                         |
| 4   | EN              | Enable control input. Logic high enables operation. Do not allow this pin to float or be greater than $V_{\text{IN}}$ + 0.3V.            |
| 5   | V <sub>IN</sub> | Input supply voltage. Connect a bypass capacitor to this pin.                                                                            |
| 6   | SW              | Output switch. Connects to the inductor, catch diode, and bootstrap capacitor.                                                           |





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **ABSOLUTE MAXIMUM RATINGS**(1)(2)

| V <sub>IN</sub>                                                                              | -0.5V to 24V                      |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|--|--|--|--|
| SW Voltage                                                                                   | -0.5V to 24V                      |  |  |  |  |  |  |  |
| Boost Voltage                                                                                | -0.5V to 30V                      |  |  |  |  |  |  |  |
| Boost to SW Voltage                                                                          | -0.5V to 6.0V                     |  |  |  |  |  |  |  |
| FB Voltage                                                                                   | -0.5V to 3.0V                     |  |  |  |  |  |  |  |
| EN Voltage                                                                                   | -0.5V to (V <sub>IN</sub> + 0.3V) |  |  |  |  |  |  |  |
| Junction Temperature                                                                         | 150°C                             |  |  |  |  |  |  |  |
| ESD Susceptibility (3)                                                                       | 2kV                               |  |  |  |  |  |  |  |
| Storage Temp. Range                                                                          | -65°C to 150°C                    |  |  |  |  |  |  |  |
| For soldering specifications: see product folder at www.ti.com and literature number SNOA549 |                                   |  |  |  |  |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) Human body model,  $1.5k\Omega$  in series with 100pF.

#### OPERATING RATINGS(1)

| V <sub>IN</sub>                                   | 3V to 20V       |
|---------------------------------------------------|-----------------|
| SW Voltage                                        | -0.5V to 20V    |
| Boost Voltage                                     | -0.5V to 25V    |
| Boost to SW Voltage                               | 1.6V to 5.5V    |
| Junction Temperature Range                        | -40°C to +125°C |
| Thermal Resistance θ <sub>JA</sub> <sup>(2)</sup> | 118°C/W         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see Electrical Characteristics.
- (2) Thermal shutdown will occur if the junction temperature exceeds 165°C. The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub> and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>)/θ<sub>JA</sub>. All numbers apply for packages soldered directly onto a 3" x 3" PC board with 2oz. copper on 4 layers in still air. For a 2 layer board using 1 oz. copper in still air, θ<sub>JA</sub> = 204°C/W.

#### **ELECTRICAL CHARACTERISTICS**

Specifications with standard typeface are for  $T_J = 25$ °C, and those in **boldface type** apply over the full **Operating Temperature Range** ( $T_J = -40$ °C to 125°C).  $V_{IN} = 5V$ ,  $V_{BOOST} - V_{SW} = 5V$  unless otherwise specified. Datasheet min/max specification limits are specified by design, test, or statistical analysis.

| Symbol                        | Parameter                        | Conditions              | Min<br>(1) | <b>Typ</b> (2) | Max<br>(1) | Units |
|-------------------------------|----------------------------------|-------------------------|------------|----------------|------------|-------|
| V <sub>FB</sub>               | Feedback Voltage                 |                         | 0.784      | 0.800          | 0.816      | V     |
| $\Delta V_{FB}/\Delta V_{IN}$ | Feedback Voltage Line Regulation | $V_{IN} = 3V$ to $20V$  |            | 0.01           |            | % / V |
| I <sub>FB</sub>               | Feedback Input Bias Current      | Sink/Source             |            | 10             | 250        | nA    |
|                               | Undervoltage Lockout             | V <sub>IN</sub> Rising  |            | 2.74           | 2.90       |       |
| UVLO                          | Undervoltage Lockout             | V <sub>IN</sub> Falling | 2.0        | 2.3            |            | V     |
|                               | UVLO Hysteresis                  |                         | 0.30       | 0.44           | 0.62       |       |
| F                             | Switching Fraguency              | LMR12010X               | 1.2        | 1.6            | 1.9        | MHz   |
| F <sub>SW</sub>               | Switching Frequency              | LMR12010Y               | 2.2        | 3.0            | 3.6        | IVITZ |
| D                             | Maximum Duty Cyala               | LMR12010X               | 85         | 92             |            | %     |
| D <sub>MAX</sub>              | Maximum Duty Cycle               | LMR12010Y               | 78         | 85             |            | 70    |

- Specified to TI's Average Outgoing Quality Level (AOQL).
- (2) Typicals represent the most likely parametric norm.



## **ELECTRICAL CHARACTERISTICS (continued)**

Specifications with standard typeface are for  $T_J = 25^{\circ}\text{C}$ , and those in **boldface type** apply over the full **Operating Temperature Range** ( $T_J = -40^{\circ}\text{C}$  to 125°C).  $V_{IN} = 5\text{V}$ ,  $V_{BOOST} - V_{SW} = 5\text{V}$  unless otherwise specified. Datasheet min/max specification limits are specified by design, test, or statistical analysis.

| Symbol              | Parameter                    | Conditions                 | <b>Min</b><br>(1) | <b>Typ</b> (2) | Max<br>(1) | Units |
|---------------------|------------------------------|----------------------------|-------------------|----------------|------------|-------|
| <b>D</b>            | Minimum Duty Cools           | LMR12010X                  |                   | 2              |            | 0/    |
| $D_{MIN}$           | Minimum Duty Cycle           | LMR12010Y                  |                   | 8              |            | %     |
| R <sub>DS(ON)</sub> | Switch ON Resistance         | $V_{BOOST} - V_{SW} = 3V$  |                   | 300            | 600        | mΩ    |
| I <sub>CL</sub>     | Switch Current Limit         | $V_{BOOST} - V_{SW} = 3V$  | 1.2               | 1.7            | 2.5        | Α     |
| IQ                  | Quiescent Current            | Switching                  |                   | 1.5            | 2.5        | mA    |
|                     | Quiescent Current (shutdown) | V <sub>EN</sub> = 0V       |                   | 30             |            | nA    |
|                     | Boost Pin Current            | LMR12010X (50% Duty Cycle) |                   | 2.5            | 3.5        | A     |
| I <sub>BOOST</sub>  | Boost Pin Current            | LMR12010Y (50% Duty Cycle) |                   | 4.25           | 6.0        | mA    |
| V                   | Shutdown Threshold Voltage   | V <sub>EN</sub> Falling    |                   |                | 0.4        | V     |
| $V_{EN\_TH}$        | Enable Threshold Voltage     | V <sub>EN</sub> Rising     | 1.8               |                |            | v     |
| I <sub>EN</sub>     | Enable Pin Current           | Sink/Source                |                   | 10             |            | nA    |
| I <sub>SW</sub>     | Switch Leakage               |                            |                   | 40             |            | nA    |

Submit Documentation Feedback



#### TYPICAL PERFORMANCE CHARACTERISTICS

All curves taken at  $V_{IN}$  = 5V,  $V_{BOOST}$  -  $V_{SW}$  = 5V, L1 = 4.7  $\mu$ H ("X"), L1 = 2.2  $\mu$ H ("Y") and  $T_A$  = 25°C, unless specified otherwise.











Figure 4.





Figure 8.

Copyright © 2011, Texas Instruments Incorporated

Submit Documentation Feedback



## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

All curves taken at  $V_{IN}$  = 5V,  $V_{BOOST}$  -  $V_{SW}$  = 5V, L1 = 4.7  $\mu$ H ("X"), L1 = 2.2  $\mu$ H ("Y") and  $T_A$  = 25°C, unless specified otherwise.













Submit Documentation Feedback



## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

All curves taken at  $V_{IN}$  = 5V,  $V_{BOOST}$  -  $V_{SW}$  = 5V, L1 = 4.7  $\mu$ H ("X"), L1 = 2.2  $\mu$ H ("Y") and  $T_A$  = 25°C, unless specified otherwise.





INPUT VOLTAGE (V)

Figure 17.









#### **BLOCK DIAGRAM**



Figure 20.



#### **APPLICATION INFORMATION**

## **Theory of Operation**

The LMR12010 is a constant frequency PWM buck regulator IC that delivers a 1A load current. The regulator has a preset switching frequency of either 3 MHz (LMR12010Y) or 1.6MHz (LMR12010X). These high frequencies allow the LMR12010 to operate with small surface mount capacitors and inductors, resulting in DC/DC converters that require a minimum amount of board space. The LMR12010 is internally compensated, so it is simple to use, and requires few external components. The LMR12010 uses current-mode control to regulate the output voltage.

The following operating description of the LMR12010 will refer to the Simplified Block Diagram (Figure 20) and to the waveforms in Figure 21. The LMR12010 supplies a regulated output voltage by switching the internal NMOS control switch at constant frequency and variable duty cycle. A switching cycle begins at the falling edge of the reset pulse generated by the internal oscillator. When this pulse goes low, the output control logic turns on the internal NMOS control switch. During this on-time, the SW pin voltage ( $V_{SW}$ ) swings up to approximately  $V_{IN}$ , and the inductor current ( $I_L$ ) increases with a linear slope.  $I_L$  is measured by the current-sense amplifier, which generates an output proportional to the switch current. The sense signal is summed with the regulator's corrective ramp and compared to the error amplifier's output, which is proportional to the difference between the feedback voltage and  $V_{REF}$ . When the PWM comparator output goes high, the output switch turns off until the next switching cycle begins. During the switch off-time, inductor current discharges through Schottky diode D1, which forces the SW pin to swing below ground by the forward voltage ( $V_D$ ) of the catch diode. The regulator loop adjusts the duty cycle (D) to maintain a constant output voltage.



Figure 21. LMR12010 Waveforms of SW Pin Voltage and Inductor Current

#### **BOOST Function**

Capacitor  $C_{BOOST}$  and diode D2 in Figure 22 are used to generate a voltage  $V_{BOOST}$ .  $V_{BOOST}$  -  $V_{SW}$  is the gate drive voltage to the internal NMOS control switch. To properly drive the internal NMOS switch during its on-time,  $V_{BOOST}$  needs to be at least 1.6V greater than  $V_{SW}$ . Although the LMR12010 will operate with this minimum voltage, it may not have sufficient gate drive to supply large values of output current. Therefore, it is recommended that  $V_{BOOST}$  be greater than 2.5V above  $V_{SW}$  for best efficiency.  $V_{BOOST} - V_{SW}$  should not exceed the maximum operating limit of 5.5V.

 $5.5V > V_{BOOST} - V_{SW} > 2.5V$  for best performance.





Figure 22. V<sub>OUT</sub> Charges C<sub>BOOST</sub>

When the LMR12010 starts up, internal circuitry from the BOOST pin supplies a maximum of 20mA to  $C_{BOOST}$ . This current charges  $C_{BOOST}$  to a voltage sufficient to turn the switch on. The BOOST pin will continue to source current to  $C_{BOOST}$  until the voltage at the feedback pin is greater than 0.76V.

There are various methods to derive V<sub>BOOST</sub>:

- 1. From the input voltage (V<sub>IN</sub>)
- 2. From the output voltage (VOLT)
- 3. From an external distributed voltage rail (V<sub>FXT</sub>)
- 4. From a shunt or series zener diode

In the Simplifed Block Diagram of Figure 20, capacitor  $C_{BOOST}$  and diode D2 supply the gate-drive current for the NMOS switch. Capacitor  $C_{BOOST}$  is charged via diode D2 by  $V_{IN}$ . During a normal switching cycle, when the internal NMOS control switch is off ( $T_{OFF}$ ) (refer to Figure 21),  $V_{BOOST}$  equals  $V_{IN}$  minus the forward voltage of D2 ( $V_{FD2}$ ), during which the current in the inductor (L) forward biases the Schottky diode D1 ( $V_{FD1}$ ). Therefore the voltage stored across  $C_{BOOST}$  is

$$V_{BOOST} - V_{SW} = V_{IN} - V_{FD2} + V_{FD1}$$
 (1)

When the NMOS switch turns on (TON), the switch pin rises to

$$V_{SW} = V_{IN} - (R_{DSON} \times I_L), \tag{2}$$

forcing V<sub>BOOST</sub> to rise thus reverse biasing D2. The voltage at V<sub>BOOST</sub> is then

$$V_{BOOST} = 2V_{IN} - (R_{DSON} \times I_L) - V_{FD2} + V_{FD1}$$
(3)

which is approximately

$$2V_{IN} - 0.4V$$
 (4)

for many applications. Thus the gate-drive voltage of the NMOS switch is approximately

$$V_{IN} - 0.2V$$
 (5)

An alternate method for charging  $C_{BOOST}$  is to connect D2 to the output as shown in Figure 22. The output voltage should be between 2.5V and 5.5V, so that proper gate voltage will be applied to the internal switch. In this circuit,  $C_{BOOST}$  provides a gate drive voltage that is slightly less than  $V_{OUT}$ .

In applications where both  $V_{IN}$  and  $V_{OUT}$  are greater than 5.5V, or less than 3V,  $C_{BOOST}$  cannot be charged directly from these voltages. If  $V_{IN}$  and  $V_{OUT}$  are greater than 5.5V,  $C_{BOOST}$  can be charged from  $V_{IN}$  or  $V_{OUT}$  minus a zener voltage by placing a zener diode D3 in series with D2, as shown in Figure 23. When using a series zener diode from the input, ensure that the regulation of the input supply doesn't create a voltage that falls outside the recommended  $V_{BOOST}$  voltage.

$$(V_{INMAX} - V_{D3}) < 5.5V$$

$$(V_{\rm INMIN}-V_{\rm D3})>1.6V$$

Submit Documentation Feedback

Copyright © 2011, Texas Instruments Incorporated





Figure 23. Zener Reduces Boost Voltage from VIN

An alternative method is to place the zener diode D3 in a shunt configuration as shown in Figure 24. A small 350mW to 500mW 5.1V zener in a SOT-23 or SOD package can be used for this purpose. A small ceramic capacitor such as a 6.3V,  $0.1\mu F$  capacitor (C4) should be placed in parallel with the zener diode. When the internal NMOS switch turns on, a pulse of current is drawn to charge the internal NMOS gate capacitance. The  $0.1~\mu F$  parallel shunt capacitor ensures that the  $V_{BOOST}$  voltage is maintained during this time.

Resistor R3 should be chosen to provide enough RMS current to the zener diode (D3) and to the BOOST pin. A recommended choice for the zener current ( $I_{ZENER}$ ) is 1 mA. The current  $I_{BOOST}$  into the BOOST pin supplies the gate current of the NMOS control switch and varies typically according to the following formula for the X version:

$$I_{BOOST} = 0.56 \times (D + 0.54) \times (V_{ZENER} - V_{D2}) \text{ mA}$$
(6)

I<sub>BOOST</sub> can be calculated for the Y version using the following:

$$I_{BOOST} = (D + 0.5) \times (V_{ZENER} - V_{D2}) \text{ mA}$$

#### where

- D is the duty cycle
- V<sub>ZENER</sub> and V<sub>D2</sub> are in volts
- I<sub>BOOST</sub> is in milliamps
   (7)

 $V_{ZENER}$  is the voltage applied to the anode of the boost diode (D2), and  $V_{D2}$  is the average forward voltage across D2. Note that this formula for  $I_{BOOST}$  gives typical current. For the worst case  $I_{BOOST}$ , increase the current by 40%. In that case, the worst case boost current will be

$$I_{BOOST-MAX} = 1.4 \text{ x } I_{BOOST} \tag{8}$$

R3 will then be given by

$$R3 = (V_{IN} - V_{ZENER}) / (1.4 \times I_{BOOST} + I_{ZENER})$$
(9)

For example, using the X-version let  $V_{IN}$  = 10V,  $V_{ZENER}$  = 5V,  $V_{D2}$  = 0.7V,  $I_{ZENER}$  = 1mA, and duty cycle D = 50%. Then

$$I_{BOOST} = 0.56 \times (0.5 + 0.54) \times (5 - 0.7) \text{ mA} = 2.5 \text{mA}$$
 (10)

$$R3 = (10V - 5V) / (1.4 \times 2.5 \text{mA} + 1 \text{mA}) = 1.11 \text{k}\Omega$$
 (11)



Figure 24. Boost Voltage Supplied from the Shunt Zener on VIN





Figure 25. V<sub>BOOST</sub> Derived from V<sub>IN</sub>



Figure 26. V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>OUT</sub>)

### **Enable Pin / Shutdown Mode**

The LMR12010 has a shutdown mode that is controlled by the enable pin (EN). When a logic low voltage is applied to EN, the part is in shutdown mode and its quiescent current drops to typically 30nA. Switch leakage adds another 40nA from the input supply. The voltage at this pin should never exceed  $V_{IN}$  + 0.3V.

#### **SOFT-START**

This function forces  $V_{OUT}$  to increase at a controlled rate during start up. During soft-start, the error amplifier's reference voltage ramps from 0V to its nominal value of 0.8V in approximately 200 $\mu$ s. This forces the regulator output to ramp up in a more linear and controlled fashion, which helps reduce inrush current. Under some circumstances at start-up, an output voltage overshoot may still be observed. This may be due to a large output load applied during start up. Large amounts of output external capacitance can also increase output voltage overshoot. A simple solution is to add a feed forward capacitor with a value between 470pf and 1000pf across the top feedback resistor (R1).

#### **Output Overvoltage Protections**

The overvoltage comparator compares the FB pin voltage to a voltage that is 10% higher than the internal reference Vref. Once the FB pin voltage goes 10% above the internal reference, the internal NMOS control switch is turned off, which allows the output voltage to decrease toward regulation.

#### **Undervoltage Lockout**

Undervoltage lockout (UVLO) prevents the LMR12010 from operating until the input voltage exceeds 2.74V(typ).

The UVLO threshold has approximately 440mV of hysteresis, so the part will operate until  $V_{IN}$  drops below 2.3V(typ). Hysteresis prevents the part from turning off during power up if  $V_{IN}$  is non-monotonic.

Submit Documentation Feedback

Copyright © 2011, Texas Instruments Incorporated



#### **Current Limit**

The LMR12010 uses cycle-by-cycle current limiting to protect the output switch. During each switching cycle, a current limit comparator detects if the output switch current exceeds 1.7A (typ), and turns off the switch until the next switching cycle begins.

#### **Thermal Shutdown**

Thermal shutdown limits total power dissipation by turning off the output switch when the IC junction temperature exceeds 165°C. After thermal shutdown occurs, the output switch doesn't turn on until the junction temperature drops to approximately 150°C.

#### **Design Guide**

#### **Inductor Selection**

The Duty Cycle (D) can be approximated quickly using the ratio of output voltage (V<sub>IN</sub>):

$$D = \frac{V_0}{V_{IN}} \tag{12}$$

The catch diode (D1) forward voltage drop and the voltage drop across the internal NMOS must be included to calculate a more accurate duty cycle. Calculate D by using the following formula:

$$D = \frac{V_0 + V_D}{V_{IN} + V_D - V_{SW}}$$
 (13)

V<sub>SW</sub> can be approximated by:

$$V_{SW} = I_O \times R_{DS(ON)} \tag{14}$$

The diode forward drop  $(V_D)$  can range from 0.3V to 0.7V depending on the quality of the diode. The lower  $V_D$  is, the higher the operating efficiency of the converter.

The inductor value determines the output ripple current. Lower inductor values decrease the size of the inductor, but increase the output ripple current. An increase in the inductor value will decrease the output ripple current. The ratio of ripple current ( $\Delta i_L$ ) to output current ( $I_O$ ) is optimized when it is set between 0.3 and 0.4 at 1A. The ratio r is defined as:

$$r = \frac{\Delta i_L}{I_O} \tag{15}$$

One must also ensure that the minimum current limit (1.2A) is not exceeded, so the peak current in the inductor must be calculated. The peak current  $(I_{LPK})$  in the inductor is calculated by:

$$I_{1,PK} = I_O + \Delta I_I / 2 \tag{16}$$

If r = 0.5 at an output of 1A, the peak current in the inductor will be 1.25A. The minimum specified current limit over all operating conditions is 1.2A. One can either reduce r to 0.4 resulting in a 1.2A peak current, or make the engineering judgement that 50mA over will be safe enough with a 1.7A typical current limit and 6 sigma limits. When the designed maximum output current is reduced, the ratio r can be increased. At a current of 0.1A, r can be made as high as 0.9. The ripple ratio can be increased at lighter loads because the net ripple is actually quite low, and if r remains constant the inductor value can be made quite large. An equation empirically developed for the maximum ripple ratio at any current below 2A is:

$$r = 0.387 \times I_{OUT}^{-0.3667}$$
 (17)

Note that this is just a guideline.

The LMR12010 operates at frequencies allowing the use of ceramic output capacitors without compromising transient response. Ceramic capacitors allow higher inductor ripple without significantly increasing output ripple. See the Output Capacitor section for more details on calculating output voltage ripple.



Now that the ripple current or ripple ratio is determined, the inductance is calculated by:

$$L = \frac{V_O + V_D}{I_O \times r \times f_S} \times (1-D)$$

where

f<sub>s</sub> is the switching frequency

When selecting an inductor, make sure that it is capable of supporting the peak output current without saturating. Inductor saturation will result in a sudden reduction in inductance and prevent the regulator from operating correctly. Because of the speed of the internal current limit, the peak current of the inductor need only be specified for the required maximum output current. For example, if the designed maximum output current is 0.5A and the peak current is 0.7A, then the inductor should be specified with a saturation current limit of >0.7A. There is no need to specify the saturation or peak current of the inductor at the 1.7A typical switch current limit. The difference in inductor size is a factor of 5. Because of the operating frequency of the LMR12010, ferrite based inductors are preferred to minimize core losses. This presents little restriction since the variety of ferrite based inductors is huge. Lastly, inductors with lower series resistance (DCR) will provide better operating efficiency. For recommended inductors see Example Circuits.

#### **Input Capacitor**

An input capacitor is necessary to ensure that  $V_{IN}$  does not drop excessively during switching transients. The primary specifications of the input capacitor are capacitance, voltage, RMS current rating, and ESL (Equivalent Series Inductance). The recommended input capacitance is  $10\mu F$ , although  $4.7\mu F$  works well for input voltages below 6V. The input voltage rating is specifically stated by the capacitor manufacturer. Make sure to check any recommended deratings and also verify if there is any significant change in capacitance at the operating input voltage and the operating temperature. The input capacitor maximum RMS input current rating ( $I_{RMS-IN}$ ) must be greater than:

$$I_{RMS-IN} = I_O \times \sqrt{D \times \left(1 - D + \frac{r^2}{12}\right)}$$
 (19)

It can be shown from the above equation that maximum RMS capacitor current occurs when D=0.5. Always calculate the RMS at the point where the duty cycle, D, is closest to 0.5. The ESL of an input capacitor is usually determined by the effective cross sectional area of the current path. A large leaded capacitor will have high ESL and a 0805 ceramic chip capacitor will have very low ESL. At the operating frequencies of the LMR12010, certain capacitors may have an ESL so large that the resulting impedance ( $2\pi fL$ ) will be higher than that required to provide stable operation. As a result, surface mount capacitors are strongly recommended. Sanyo POSCAP, Tantalum or Niobium, Panasonic SP or Cornell Dubilier ESR, and multilayer ceramic capacitors (MLCC) are all good choices for both input and output capacitors and have very low ESL. For MLCCs it is recommended to use X7R or X5R dielectrics. Consult capacitor manufacturer datasheet to see how rated capacitance varies over operating conditions.

#### **Output Capacitor**

The output capacitor is selected based upon the desired output ripple and transient response. The initial current of a load transient is provided mainly by the output capacitor. The output ripple of the converter is:

$$\Delta V_{O} = \Delta i_{L} \times (R_{ESR} + \frac{1}{8 \times f_{S} \times C_{O}})$$
(20)

When using MLCCs, the ESR is typically so low that the capacitive ripple may dominate. When this occurs, the output ripple will be approximately sinusoidal and 90° phase shifted from the switching action. Given the availability and quality of MLCCs and the expected output voltage of designs using the LMR12010, there is really no need to review any other capacitor technologies. Another benefit of ceramic capacitors is their ability to bypass high frequency noise. A certain amount of switching edge noise will couple through parasitic capacitances in the inductor to the output. A ceramic capacitor will bypass this noise while a tantalum will not. Since the output capacitor is one of the two external components that control the stability of the regulator control loop, most applications will require a minimum at 10 µF of output capacitance. Capacitance can be increased significantly with little detriment to the regulator stability. Like the input capacitor, recommended multilayer ceramic capacitors are X7R or X5R. Again, verify actual capacitance at the desired operating voltage and temperature.



Check the RMS current rating of the capacitor. The RMS current rating of the capacitor chosen must also meet the following condition:

$$I_{RMS-OUT} = I_O \times \frac{r}{\sqrt{12}}$$
 (21)

#### **Catch Diode**

The catch diode (D1) conducts during the switch off-time. A Schottky diode is recommended for its fast switching times and low forward voltage drop. The catch diode should be chosen so that its current rating is greater than:

$$I_{D1} = I_{O} \times (1-D)$$
 (22)

The reverse breakdown rating of the diode must be at least the maximum input voltage plus appropriate margin. To improve efficiency choose a Schottky diode with a low forward voltage drop.

#### **BOOST Diode**

A standard diode such as the 1N4148 type is recommended. For  $V_{BOOST}$  circuits derived from voltages less than 3.3V, a small-signal Schottky diode is recommended for greater efficiency. A good choice is the BAT54 small signal diode.

### **BOOST Capacitor**

A ceramic 0.01µF capacitor with a voltage rating of at least 6.3V is sufficient. The X7R and X5R MLCCs provide the best performance.

#### **Outup Voltage**

The output voltage is set using the following equation where R2 is connected between the FB pin and GND, and R1 is connected between  $V_0$  and the FB pin. A good value for R2 is  $10k\Omega$ .

$$R1 = \left(\frac{V_O}{V_{REF}} - 1\right) \times R2 \tag{23}$$

#### **PCB Layout Considerations**

When planning layout there are a few things to consider when trying to achieve a clean, regulated output. The most important consideration when completing the layout is the close coupling of the GND connections of the  $C_{IN}$  capacitor and the catch diode D1. These ground ends should be close to one another and be connected to the GND plane with at least two through-holes. Place these components as close to the IC as possible. Next in importance is the location of the GND connection of the  $C_{OUT}$  capacitor, which should be near the GND connections of  $C_{IN}$  and D1.

There should be a continuous ground plane on the bottom layer of a two-layer board except under the switching node island.

The FB pin is a high impedance node and care should be taken to make the FB trace short to avoid noise pickup and inaccurate regulation. The feedback resistors should be placed as close as possible to the IC, with the GND of R2 placed as close as possible to the GND of the IC. The V<sub>OUT</sub> trace to R1 should be routed away from the inductor and any other traces that are switching.

High AC currents flow through the  $V_{IN}$ , SW and  $V_{OUT}$  traces, so they should be as short and wide as possible. However, making the traces wide increases radiated noise, so the designer must make this trade-off. Radiated noise can be decreased by choosing a shielded inductor.

The remaining components should also be placed as close as possible to the IC. Refer to the LMR12010 demo board as an example of a good layout.



## Calculating Efficiency, and Junction Temperature

The complete LMR12010 DC/DC converter efficiency can be calculated in the following manner.

$$\eta = \frac{P_{\text{OUT}}}{P_{\text{IN}}} \tag{24}$$

Or

$$\eta = \frac{P_{\text{OUT}}}{P_{\text{OUT}} + P_{\text{LOSS}}} \tag{25}$$

Calculations for determining the most significant power losses are shown below. Other losses totaling less than 2% are not discussed.

Power loss (P<sub>LOSS</sub>) is the sum of two basic types of losses in the converter, switching and conduction. Conduction losses usually dominate at higher output loads, where as switching losses remain relatively fixed and dominate at lower output loads. The first step in determining the losses is to calculate the duty cycle (D).

$$D = \frac{V_{OUT} + V_{D}}{V_{IN} + V_{D} - V_{SW}}$$
 (26)

V<sub>SW</sub> is the voltage drop across the internal NFET when it is on, and is equal to:

$$V_{SW} = I_{OUT} \times R_{DSON}$$
 (27)

 $V_D$  is the forward voltage drop across the Schottky diode. It can be obtained from the Electrical Characteristics section. If the voltage drop across the inductor ( $V_{DCR}$ ) is accounted for, the equation becomes:

$$D = \frac{V_{O} + V_{D} + V_{DCR}}{V_{IN} + V_{D} - V_{SW}}$$
 (28)

This usually gives only a minor duty cycle change, and has been omitted in the examples for simplicity.

The conduction losses in the free-wheeling Schottky diode are calculated as follows:

$$P_{\text{DIODE}} = V_{\text{D}} \times I_{\text{OUT}}(1-D) \tag{29}$$

Often this is the single most significant power loss in the circuit. Care should be taken to choose a Schottky diode that has a low forward voltage drop.

Another significant external power loss is the conduction loss in the output inductor. The equation can be simplified to:

$$P_{\text{IND}} = I_{\text{OUT}}^2 \times R_{\text{DCR}}$$
 (30)

The LMR12010 conduction loss is mainly associated with the internal NFET:

$$P_{COND} = I_{OUT}^2 \times R_{DSON} \times D$$
 (31)

Switching losses are also associated with the internal NFET. They occur during the switch on and off transition periods, where voltages and currents overlap resulting in power loss. The simplest means to determine this loss is to empirically measuring the rise and fall times (10% to 90%) of the switch at the switch node:

$$P_{SWF} = 1/2(V_{IN} \times I_{OUT} \times freq \times T_{FALL})$$
(32)

$$P_{SWR} = 1/2(V_{IN} \times I_{OUT} \times freq \times T_{RISE})$$
 (33)

$$P_{SW} = P_{SWF} + P_{SWR} \tag{34}$$

#### Table 1. Typical Rise and Fall Times vs Input Voltage

| V <sub>IN</sub> | T <sub>RISE</sub> | T <sub>FALL</sub> |
|-----------------|-------------------|-------------------|
| 5V              | 8ns               | 4ns               |
| 10V             | 9ns               | 6ns               |
| 15V             | 10ns              | 7ns               |

Another loss is the power required for operation of the internal circuitry:

$$P_{O} = I_{O} \times V_{IN} \tag{35}$$

 $I_Q$  is the quiescent operating current, and is typically around 1.5mA. The other operating power that needs to be calculated is that required to drive the internal NFET:

$$P_{BOOST} = I_{BOOST} \times V_{BOOST}$$
 (36)

Submit Documentation Feedback



 $V_{BOOST}$  is normally between 3VDC and 5VDC. The  $I_{BOOST}$  rms current is approximately 4.25mA. Total power losses are:

$$\Sigma P_{\text{COND}} + P_{\text{SW}} + P_{\text{DIODE}} + P_{\text{IND}} + P_{\text{Q}} + P_{\text{BOOST}} = P_{\text{LOSS}}$$
(37)

| Design Example 1:    |       |                    |               |  |  |  |  |  |  |  |
|----------------------|-------|--------------------|---------------|--|--|--|--|--|--|--|
| Operating Conditions |       |                    |               |  |  |  |  |  |  |  |
| V <sub>IN</sub>      | 5.0V  | P <sub>OUT</sub>   | 2.5W          |  |  |  |  |  |  |  |
| V <sub>OUT</sub>     | 2.5V  | P <sub>DIODE</sub> | 151mW         |  |  |  |  |  |  |  |
| I <sub>OUT</sub>     | 1.0A  | P <sub>IND</sub>   | 75mW          |  |  |  |  |  |  |  |
| $V_D$                | 0.35V | P <sub>SWF</sub>   | 53mW          |  |  |  |  |  |  |  |
| Freq                 | 3MHz  | P <sub>SWR</sub>   | 53mW          |  |  |  |  |  |  |  |
| IQ                   | 1.5mA | P <sub>COND</sub>  | 187mW         |  |  |  |  |  |  |  |
| T <sub>RISE</sub>    | 8ns   | $P_{Q}$            | 7.5mW         |  |  |  |  |  |  |  |
| T <sub>FALL</sub>    | 8ns   | P <sub>BOOST</sub> | 21mW          |  |  |  |  |  |  |  |
| R <sub>DSON</sub>    | 330mΩ | P <sub>LOSS</sub>  | 548m <b>W</b> |  |  |  |  |  |  |  |
| IND <sub>DCR</sub>   | 75mΩ  |                    |               |  |  |  |  |  |  |  |
| D                    | 0.568 |                    |               |  |  |  |  |  |  |  |

 $\eta = 82\%$ 

### Calculating the LMR12010 Junction Temperature

Thermal Definitions:

 $T_J$  = Chip junction temperature

 $T_A$  = Ambient temperature

 $R_{\theta JC}$  = Thermal resistance from chip junction to device case

R<sub>0.IA</sub> = Thermal resistance from chip junction to ambient air



Figure 27. Cross-Sectional View of Integrated Circuit Mounted on a Printed Circuit Board.

Heat in the LMR12010 due to internal power dissipation is removed through conduction and/or convection.

Conduction: Heat transfer occurs through cross sectional areas of material. Depending on the material, the transfer of heat can be considered to have poor to good thermal conductivity properties (insulator vs conductor).

Heat Transfer goes as:

silicon→package→lead frame→PCB.

Convection: Heat transfer is by means of airflow. This could be from a fan or natural convection. Natural convection occurs when air currents rise from the hot device to cooler air.

Thermal impedance is defined as:

$$R_{\theta} = \frac{\Delta T}{\text{Power}}$$
 (38)



Thermal impedance from the silicon junction to the ambient air is defined as:

$$R_{\theta JA} = \frac{I_J - I_A}{Power} \tag{39}$$

This impedance can vary depending on the thermal properties of the PCB. This includes PCB size, weight of copper used to route traces and ground plane, and number of layers within the PCB. The type and number of thermal vias can also make a large difference in the thermal impedance. Thermal vias are necessary in most applications. They conduct heat from the surface of the PCB to the ground plane. Place two to four thermal vias close to the ground pin of the device.

The datasheet specifies two different  $R_{\theta JA}$  numbers for the Thin SOT-23–6 package. The two numbers show the difference in thermal impedance for a four-layer board with 2oz. copper traces, vs. a four-layer board with 1oz. copper.  $R_{\theta JA}$  equals 120°C/W for 2oz. copper traces and GND plane, and 235°C/W for 1oz. copper traces and GND plane.

#### Method 1:

To accurately measure the silicon temperature for a given application, two methods can be used. The first method requires the user to know the thermal impedance of the silicon junction to case. ( $R_{\theta JC}$ ) is approximately 80°C/W for the Thin SOT-23-6 package. Knowing the internal dissipation from the efficiency calculation given previously, and the case temperature, which can be empirically measured on the bench we have:

$$R_{\theta JA} = \frac{T_J - T_C}{Power} \tag{40}$$

Therefore:

$$T_{J} = (R_{\theta JC} \times P_{LOSS}) + T_{C} \tag{41}$$

|                    | Design Example 2: | ·                    | ·     |  |  |  |  |
|--------------------|-------------------|----------------------|-------|--|--|--|--|
|                    |                   | Operating Conditions |       |  |  |  |  |
| V <sub>IN</sub>    | 5.0V              | P <sub>OUT</sub>     | 2.5W  |  |  |  |  |
| V <sub>OUT</sub>   | 2.5V              | P <sub>DIODE</sub>   | 151mW |  |  |  |  |
| I <sub>OUT</sub>   | 1.0A              | P <sub>IND</sub>     | 75mW  |  |  |  |  |
| V <sub>D</sub>     | 0.35V             | P <sub>SWF</sub>     | 53mW  |  |  |  |  |
| Freq               | 3MHz              | P <sub>SWR</sub>     | 53mW  |  |  |  |  |
| IQ                 | 1.5mA             | P <sub>COND</sub>    | 187mW |  |  |  |  |
| T <sub>RISE</sub>  | 8ns               | P <sub>Q</sub>       | 7.5mW |  |  |  |  |
| T <sub>FALL</sub>  | 8ns               | P <sub>BOOST</sub>   | 21mW  |  |  |  |  |
| R <sub>DSON</sub>  | 330mΩ             | P <sub>LOSS</sub>    | 548mW |  |  |  |  |
| IND <sub>DCR</sub> | 75mΩ              |                      |       |  |  |  |  |
| D                  | 0.568             |                      |       |  |  |  |  |

 $\Sigma P_{COND} + P_{SWF} + P_{SWR} + P_{Q} + P_{BOOST} = P_{INTERNAL}$ 

P<sub>INTERNAL</sub> = 322 mW

$$T_{J} = (R_{\theta JC} \times Power) + T_{C} = 80^{\circ}C/W \times 322 \text{ mW} + T_{C}$$
 (42)

The second method can give a very accurate silicon junction temperature. The first step is to determine  $R_{\theta JA}$  of the application. The LMR12010 has over-temperature protection circuitry. When the silicon temperature reaches 165°C, the device stops switching. The protection circuitry has a hysteresis of 15°C. Once the silicon temperature has decreased to approximately 150°C, the device will start to switch again. Knowing this, the  $R_{\theta JA}$  for any PCB can be characterized during the early stages of the design by raising the ambient temperature in the given application until the circuit enters thermal shutdown. If the SW-pin is monitored, it will be obvious when the internal NFET stops switching indicating a junction temperature of 165°C. Knowing the internal power dissipation from the above methods, the junction temperature and the ambient temperature,  $R_{\theta JA}$  can be determined.

$$R_{\theta JA} = \frac{165^{\circ}\text{C} - \text{T}_{A}}{P_{\text{INTERNAL}}} \tag{43}$$

Once this is determined, the maximum ambient temperature allowed for a desired junction temperature can be found.

www.ti.com

| Design Example 3:    |          |                    |         |  |  |  |  |  |  |  |
|----------------------|----------|--------------------|---------|--|--|--|--|--|--|--|
| Operating Conditions |          |                    |         |  |  |  |  |  |  |  |
| Package              | SOT-23-6 |                    |         |  |  |  |  |  |  |  |
| V <sub>IN</sub>      | 12.0V    | P <sub>OUT</sub>   | 2.475W  |  |  |  |  |  |  |  |
| V <sub>OUT</sub>     | 3.30V    | P <sub>DIODE</sub> | 523mW   |  |  |  |  |  |  |  |
| I <sub>OUT</sub>     | 750mA    | P <sub>IND</sub>   | 56.25mW |  |  |  |  |  |  |  |
| $V_D$                | 0.35V    | P <sub>SWF</sub>   | 108mW   |  |  |  |  |  |  |  |
| Freq                 | 3MHz     | P <sub>SWR</sub>   | 108mW   |  |  |  |  |  |  |  |
| IQ                   | 1.5mA    | P <sub>COND</sub>  | 68.2mW  |  |  |  |  |  |  |  |
| I <sub>BOOST</sub>   | 4mA      | P <sub>Q</sub>     | 18mW    |  |  |  |  |  |  |  |
| V <sub>BOOST</sub>   | 5V       | P <sub>BOOST</sub> | 20mW    |  |  |  |  |  |  |  |
| T <sub>RISE</sub>    | 8ns      | P <sub>LOSS</sub>  | 902mW   |  |  |  |  |  |  |  |
| T <sub>FALL</sub>    | 8ns      |                    |         |  |  |  |  |  |  |  |
| R <sub>DSON</sub>    | 400mΩ    |                    |         |  |  |  |  |  |  |  |
| IND <sub>DCR</sub>   | 75mΩ     |                    |         |  |  |  |  |  |  |  |
| D                    | 30.3%    |                    |         |  |  |  |  |  |  |  |

 $\Sigma P_{COND} + P_{SWF} + P_{SWR} + P_{Q} + P_{BOOST} = P_{INTERNAL}$ 

$$P_{\text{INTERNAL}} = 322 \text{ mW} \tag{44}$$

Using a standard TI Thin SOT-23-6 demonstration board to determine the  $R_{\theta JA}$  of the board. The four layer PCB is constructed using FR4 with 1/2oz copper traces. The copper ground plane is on the bottom layer. The ground plane is accessed by two vias. The board measures 2.5cm x 3cm. It was placed in an oven with no forced airflow.

The ambient temperature was raised to 94°C, and at that temperature, the device went into thermal shutdown.

$$R_{\theta JA} = \frac{165^{\circ}\text{C} - 94^{\circ}\text{C}}{322 \text{ mW}} = 220^{\circ}\text{C/W}$$
 (45)

If the junction temperature was to be kept below 125°C, then the ambient temperature cannot go above 54.2°C.

$$T_{J} - (R_{\theta JA} \times P_{LOSS}) = T_{A} \tag{46}$$





28-Feb-2017

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| LMR12010XMK/NOPB  | ACTIVE | SOT-23-THIN  | DDC                | 6    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 125   | SF7B                 | Samples |
| LMR12010XMKE/NOPB | ACTIVE | SOT-23-THIN  | DDC                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 125   | SF7B                 | Samples |
| LMR12010XMKX/NOPB | ACTIVE | SOT-23-THIN  | DDC                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 125   | SF7B                 | Samples |
| LMR12010YMK/NOPB  | ACTIVE | SOT-23-THIN  | DDC                | 6    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 125   | SF8B                 | Samples |
| LMR12010YMKE/NOPB | ACTIVE | SOT-23-THIN  | DDC                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 125   | SF8B                 | Samples |
| LMR12010YMKX/NOPB | ACTIVE | SOT-23-THIN  | DDC                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 125   | SF8B                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

28-Feb-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 3-Mar-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter |         | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|------------------|---------|------------|------------|------------|------------|-----------|------------------|
|                   |                 |                    |      |      | (mm)             | W1 (mm) |            |            |            |            |           |                  |
| LMR12010XMK/NOPB  | SOT-<br>23-THIN | DDC                | 6    | 1000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010XMKE/NOPB | SOT-<br>23-THIN | DDC                | 6    | 250  | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010XMKX/NOPB | SOT-<br>23-THIN | DDC                | 6    | 3000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010YMK/NOPB  | SOT-<br>23-THIN | DDC                | 6    | 1000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010YMKE/NOPB | SOT-<br>23-THIN | DDC                | 6    | 250  | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR12010YMKX/NOPB | SOT-<br>23-THIN | DDC                | 6    | 3000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Mar-2017



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR12010XMK/NOPB  | SOT-23-THIN  | DDC             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LMR12010XMKE/NOPB | SOT-23-THIN  | DDC             | 6    | 250  | 210.0       | 185.0      | 35.0        |
| LMR12010XMKX/NOPB | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| LMR12010YMK/NOPB  | SOT-23-THIN  | DDC             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LMR12010YMKE/NOPB | SOT-23-THIN  | DDC             | 6    | 250  | 210.0       | 185.0      | 35.0        |
| LMR12010YMKX/NOPB | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |

# DDC (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AA (6 pin).



# DDC (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.