

Sample &

Buy





SDLS146B-OCTOBER 1976-REVISED SEPTEMBER 2016

# SNx4LS245 Octal Bus Transceivers With 3-State Outputs

Technical

Documents

#### 1 Features

- 3-State Outputs Drive Bus Lines Directly
- PNP Inputs Reduce DC Loading on Bus Lines
- Hysteresis at Bus Inputs Improves Noise Margins
- Typical Propagation Delay Times Port to Port, 8 ns

#### 2 Applications

- **Building Automation**
- **Electronic Point of Sale**
- Factory Automation and Control
- Test and Measurement

## 3 Description

Tools &

Software

These octal bus transceivers are designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements.

Support &

Community

20

The SNx4LS245 devices allow data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the directioncontrol (DIR) input. The output-enable ( $\overline{OE}$ ) input can disable the device so that the buses are effectively isolated.

| Device Information <sup>(1)</sup> |           |                    |  |  |  |  |  |
|-----------------------------------|-----------|--------------------|--|--|--|--|--|
| PART NUMBER                       | PACKAGE   | BODY SIZE (NOM)    |  |  |  |  |  |
| SN54LS245J                        | CDIP (20) | 24.20 mm × 6.92 mm |  |  |  |  |  |
| SN54LS245W                        | CFP (20)  | 7.02 mm × 13.72 mm |  |  |  |  |  |
| SN54LS245FK                       | LCCC (20) | 8.89 mm × 8.89 mm  |  |  |  |  |  |
| SN74LS245DB                       | SSOP (20) | 7.20 mm × 5.30 mm  |  |  |  |  |  |
| SN74LS245DW                       | SOIC (20) | 12.80 mm × 7.50 mm |  |  |  |  |  |
| SN74LS245N                        | PDIP (20) | 24.33 mm × 6.35 mm |  |  |  |  |  |
| SN74LS245NS                       | SO (20)   | 12.60 mm × 5.30 mm |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





### **To Seven Other Channels**

Copyright © 2016, Texas Instruments Incorporated



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

2

# **Table of Contents**

| 1 | Feat | ures 1                             |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Dese | cription 1                         |
| 4 | Revi | sion History 2                     |
| 5 | Devi | ce Comparison Table 3              |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spee | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics 5       |
|   | 7.6  | Switching Characteristics 5        |
|   | 7.7  | Typical Characteristics 6          |
| 8 | Para | meter Measurement Information      |
| 9 | Deta | iled Description8                  |
|   | 9.1  | Overview                           |
|   | 9.2  | Functional Block Diagram 8         |

|    | 9.3  | Feature Description                                |
|----|------|----------------------------------------------------|
|    | 9.4  | Device Functional Modes                            |
| 10 | Арр  | lication and Implementation10                      |
|    | 10.1 | Application Information 10                         |
|    | 10.2 | Typical Application 10                             |
| 11 | Pow  | ver Supply Recommendations 12                      |
| 12 | Lay  | out                                                |
|    | 12.1 | Layout Guidelines 12                               |
|    | 12.2 | Layout Example 12                                  |
| 13 | Dev  | ice and Documentation Support 13                   |
|    | 13.1 | Related Links 13                                   |
|    | 13.2 | Receiving Notification of Documentation Updates 13 |
|    |      | Community Resource 13                              |
|    | 13.4 | Trademarks 13                                      |
|    | 13.5 | Electrostatic Discharge Caution 13                 |
|    | 13.6 | Glossary 13                                        |
| 14 |      | hanical, Packaging, and Orderable                  |
|    | Info | rmation 13                                         |
|    |      |                                                    |

### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (February 2002) to Revision B

#### Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ......1 Changed R<sub>0JA</sub> values in *Thermal Information* table: 70 to 91.7 for DB package, 58 to 79 for DW package, 69 to 46.1



Page



## 5 Device Comparison Table

| ТҮРЕ      | I <sub>OL</sub><br>(SINK CURRENT) | I <sub>OH</sub><br>(SOURCE CURRENT) |  |  |
|-----------|-----------------------------------|-------------------------------------|--|--|
| SN54LS245 | 12 mA                             | –12 mA                              |  |  |
| SN74LS245 | 24 mA                             | –15 mA                              |  |  |

## 6 Pin Configuration and Functions



|              | U <sub>20</sub> |                                                                                                              |
|--------------|-----------------|--------------------------------------------------------------------------------------------------------------|
| 2            | 19              | ] OE                                                                                                         |
| <b>[</b> ] 3 | 18              | ] B1                                                                                                         |
| 4            | 17              | ] B2                                                                                                         |
| 5            | 16              | ] B3                                                                                                         |
| 6            | 15              | ] B4                                                                                                         |
| [7           | 14              | ] B5                                                                                                         |
| 8 ]          | 13              | B6                                                                                                           |
| 9            | 12              | B7                                                                                                           |
| <b>[</b> 10  | 11              | B8                                                                                                           |
|              |                 | $\begin{bmatrix} 2 & 19 \\ 3 & 18 \\ 4 & 17 \\ 5 & 16 \\ 6 & 15 \\ 7 & 14 \\ 8 & 13 \\ 9 & 12 \end{bmatrix}$ |



#### **Pin Functions**

| PIN |                 | I/O | DESCRIPTION                                                                                        |  |  |  |
|-----|-----------------|-----|----------------------------------------------------------------------------------------------------|--|--|--|
| NO. | NAME            | 1/0 | DESCRIPTION                                                                                        |  |  |  |
| 1   | DIR             | I   | Controls signal direction; Low = Bx to Ax, High = Ax to Bx                                         |  |  |  |
| 2   | A1              | I/O | Channel 1, A side                                                                                  |  |  |  |
| 3   | A2              | I/O | Channel 2, A side                                                                                  |  |  |  |
| 4   | A3              | I/O | Channel 3, A side                                                                                  |  |  |  |
| 5   | A4              | I/O | Channel 4, A side                                                                                  |  |  |  |
| 6   | A5              | I/O | Channel 5, A side                                                                                  |  |  |  |
| 7   | A6              | I/O | Channel 6, A side                                                                                  |  |  |  |
| 8   | A7              | I/O | Channel 7, A side                                                                                  |  |  |  |
| 9   | A8              | I/O | Channel 8, A side                                                                                  |  |  |  |
| 10  | GND             | _   | Ground                                                                                             |  |  |  |
| 11  | B8              | O/I | Channel 8, B side                                                                                  |  |  |  |
| 12  | B7              | O/I | Channel 7, B side                                                                                  |  |  |  |
| 13  | B6              | O/I | Channel 6, B side                                                                                  |  |  |  |
| 14  | B5              | O/I | Channel 5, B side                                                                                  |  |  |  |
| 15  | B4              | O/I | Channel 4, B side                                                                                  |  |  |  |
| 16  | B3              | O/I | Channel 3, B side                                                                                  |  |  |  |
| 17  | B2              | O/I | Channel 2, B side                                                                                  |  |  |  |
| 18  | B1              | O/I | Channel 1, B side                                                                                  |  |  |  |
| 19  | ŌE              | I   | Active low output enable; Low = all channels active, High = all channels disabled (high impedance) |  |  |  |
| 20  | V <sub>CC</sub> |     | Power supply                                                                                       |  |  |  |

Copyright © 1976-2016, Texas Instruments Incorporated

### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                  |                                        | MIN | MAX | UNIT |
|------------------|----------------------------------------|-----|-----|------|
| $V_{CC}$         | Supply voltage                         |     | 7   | V    |
| VI               | Input voltage <sup>(1)</sup>           |     | 7   | V    |
| TJ               | Operating virtual junction temperature |     | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                    | -65 | 150 | °C   |

(1) All voltage values are with respect to GND.

#### 7.2 ESD Ratings

|                    |                         |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

|                 |                                |           | MIN  | NOM | MAX  | UNIT |  |
|-----------------|--------------------------------|-----------|------|-----|------|------|--|
| V               | Supply voltogo                 | SN54LS245 | 4.5  | 5   | 5.5  | V    |  |
| V <sub>CC</sub> | Supply voltage                 | SN74LS245 | 4.75 | 5   | 5.25 | v    |  |
|                 | High-level output current      | SN54LS245 |      |     | -12  | A    |  |
| IOH             |                                | SN74LS245 |      |     | -15  | mA   |  |
|                 |                                | SN54LS245 |      |     | 12   | ~^^  |  |
| IOL             | Low-level output current       | SN74LS245 |      | 1   | 24   | mA   |  |
| т               | Operating free air temperature | SN54LS245 | -55  |     | 125  | °C   |  |
| IA              | Operating free-air temperature | SN74LS245 | 0    |     | 70   |      |  |

#### 7.4 Thermal Information

|                       |                                              | SNx4LS245           |                      |                     |              |              |             |            |      |
|-----------------------|----------------------------------------------|---------------------|----------------------|---------------------|--------------|--------------|-------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | J<br>(CDIP)         | W<br>(CFP)           | FK<br>(LCCC)        | DB<br>(SSOP) | DW<br>(SOIC) | N<br>(PDIP) | NS<br>(SO) | UNIT |
|                       |                                              | 20 PINS             | 20<br>PINS           | 20 PINS             | 20 PINS      | 20 PINS      | 20 PINS     | 20 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | N/A                 | N/A                  | N/A                 | 91.7         | 79.0         | 46.1        | 74.2       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 42.3 <sup>(2)</sup> | 70.1 <sup>(2)</sup>  | 46.7 <sup>(2)</sup> | 53.1         | 44.4         | 32.1        | 40.4       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 56.9 <sup>(2)</sup> | 109.5 <sup>(2)</sup> | 45.6 <sup>(2)</sup> | 46.8         | 46.9         | 27.0        | 41.7       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | N/A                 | N/A                  | N/A                 | 18.9         | 18.0         | 17.6        | 16.9       | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | N/A                 | N/A                  | N/A                 | 46.4         | 46.3         | 26.9        | 41.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 15.9 <sup>(2)</sup> | 13.0 <sup>(2)</sup>  | 6.7 <sup>(2)</sup>  | N/A          | N/A          | N/A         | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) MIL-STD-883 for Rth-JCx JEDEC JESD51 for Rth-JB (body not contact PCB)

#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                              |                        | TE                                         | ST CONDITIONS           | (1)       | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |  |
|------------------|--------------------------------------------------------|------------------------|--------------------------------------------|-------------------------|-----------|-----|--------------------|------|------|--|
| VIH              | High-level input voltage                               |                        |                                            |                         |           | 2   |                    |      | V    |  |
| v                | Low-level input voltage                                |                        |                                            | SN54LS245               | SN54LS245 |     |                    | 0.7  | V    |  |
| VIL              | Low-level input voltage                                |                        |                                            | SN74LS245               |           |     |                    | 0.8  | v    |  |
| VIK              | Input clamp voltage                                    |                        | $V_{CC} = MIN,$                            | I <sub>I</sub> = -18 mA |           |     |                    | -1.5 | V    |  |
|                  | Hysteresis<br>(V <sub>T+</sub> – V <sub>T–</sub> )     | A or B                 | $V_{CC} = MIN$                             |                         |           | 0.2 | 0.4                |      | V    |  |
|                  |                                                        |                        | $V_{CC} = MIN,$                            | I <sub>OH</sub> = -3 mA |           | 2.4 | 3.4                |      |      |  |
| V <sub>OH</sub>  | High-level output voltage                              | 9                      | $V_{IL} = V_{IL(max)}$<br>$V_{IH} = 2 V$ , | $I_{OH} = MAX$          |           | 2   |                    |      | V    |  |
|                  |                                                        |                        | $V_{CC} = MIN,$                            | I <sub>OL</sub> = 12 mA |           |     |                    | 0.4  |      |  |
| V <sub>OL</sub>  | Low-level output voltage                               | 1                      | $V_{IH} = 2 V,$<br>$V_{IL} = V_{IL(max)}$  | I <sub>OL</sub> = 24 mA | SN74LS245 |     |                    | 0.5  | V    |  |
| I <sub>OZH</sub> | Off-state output current,<br>high-level voltage applie | d                      | <u>V<sub>CC</sub></u> = MAX,<br>OE at 2 V  | V <sub>O</sub> = 2.7 V  |           |     |                    | 20   | μA   |  |
| I <sub>OZL</sub> | Off-state output current, low-level voltage applied    | I                      | <u>V<sub>CC</sub></u> = MAX,<br>OE at 2 V  | $V_{O} = 0.4 V$         |           |     |                    | -200 | μA   |  |
|                  | Input current at                                       | A or B                 |                                            | V <sub>1</sub> = 5.5 V  |           |     |                    | 0.1  |      |  |
| I <sub>I</sub>   | maximum<br>input voltage                               | DIR or OE              | V <sub>CC</sub> = MAX                      | V <sub>1</sub> = 7 V    |           |     |                    | 0.1  | mA   |  |
| I <sub>IH</sub>  | High-level input current                               |                        | $V_{CC} = MAX,$                            | V <sub>IH</sub> = 2.7 V |           |     |                    | 20   | μA   |  |
| IIL              | Low-level input current                                |                        | $V_{CC} = MAX,$                            | $V_{IL} = 0.4 V$        |           |     |                    | -0.2 | mA   |  |
| I <sub>OS</sub>  | Short-circuit output curre                             | ent <sup>(2)</sup>     | $V_{CC} = MAX$                             |                         |           | -40 |                    | -225 | mA   |  |
|                  | Supply current                                         | Total,<br>outputs high |                                            |                         |           |     | 48                 | 70   |      |  |
| I <sub>CC</sub>  |                                                        | Total,<br>outputs low  | V <sub>CC</sub> = MAX                      | Outputs open            |           |     | 62                 | 90   | mA   |  |
|                  |                                                        | Outputs<br>at high Z   |                                            |                         |           |     | 64                 | 95   |      |  |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

## 7.6 Switching Characteristics

### $V_{CC} = 5 \text{ V}, \text{ } \text{T}_{\text{A}} = 25^{\circ}\text{C} \text{ (see Figure 2)}$

|                  | PARAMETER                                         | TEST CONDITIONS                             | MIN | ТҮР | MAX | UNIT |
|------------------|---------------------------------------------------|---------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output |                                             |     | 8   | 12  | ~~   |
| t <sub>PHL</sub> | Propagation delay time, high- to low-level output | $C_{L} = 45 \text{ pF}, R_{L} = 667 \Omega$ |     | 8   | 12  | ns   |
| t <sub>PZL</sub> | Output enable time to low level                   |                                             |     | 27  | 40  | ~~   |
| t <sub>PZH</sub> | Output enable time to high level                  | $C_{L} = 45 \text{ pF}, R_{L} = 667 \Omega$ |     | 25  | 40  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level                |                                             |     | 15  | 25  |      |
| t <sub>PHZ</sub> | Output disable time from high level               | $C_{L} = 5 \text{ pF}, R_{L} = 667 \Omega$  |     | 15  | 28  | ns   |

SDLS146B-OCTOBER 1976-REVISED SEPTEMBER 2016

TEXAS INSTRUMENTS

www.ti.com

## 7.7 Typical Characteristics

 $V_{CC}$  = 5 V,  $T_{A}$  = 25°C,  $C_{L}$  = 45 pF,  $R_{L}$  = 667  $\Omega$ 



Figure 1. Simulated Propagation Delay From Input to Output

6



#### 8 Parameter Measurement Information



- D. S1 and S2 are closed for tpLH, tpHL, tpHZ, and tpLZ; S1 is open and S2 is closed for tpZH; S1 is closed and S2 is open for tpZL.
- E. Phase relationships between inputs and outputs have been chosen arbitrarily for these examples.
- F. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub>  $\approx$  50  $\Omega$ , t<sub>r</sub>  $\leq$  1.5 ns, t<sub>f</sub>  $\leq$  2.6 ns.
- G. The outputs are measured one at a time with one input transition per measurement.



### 9 Detailed Description

#### 9.1 Overview

The SNx4LS245 uses Schottky transistor logic to perform the standard '245 transceiver function. This standard logic function has a common pinout, direction select pin, and active-low output enable. When the outputs are disabled, the A and B sides of the device are effectively isolated.

### 9.2 Functional Block Diagram



### To Seven Other Channels

Copyright © 2016, Texas Instruments Incorporated

#### Figure 3. Logic Diagram (Positive Logic)

### 9.3 Feature Description

#### 9.3.1 3-State outputs

The 3-state outputs can drive bus lines directly. All outputs can be put into high impedance mode through the  $\overline{OE}$  pin.

#### 9.3.2 PNP Inputs

This device has PNP inputs which reduce dc loading on bus lines.

#### 9.3.3 Hysteresis on Bus Inputs

The bus inputs have built-in hysteresis that improves noise margins.

### 9.4 Device Functional Modes

The SNx4LS245 performs the standard '245 logic function. Data can be transmitted from A to B or from <u>B</u> to A depending on the DIR pin value, or the A and B sides can be isolated from one another by setting the OE pin HIGH.



| Table | 1. Fu | nction | Table |
|-------|-------|--------|-------|
|-------|-------|--------|-------|

| INP | UTS | OPERATION       |
|-----|-----|-----------------|
| OE  | DIR | OPERATION       |
| L   | L   | B data to A bus |
| L   | Н   | A data to B bus |
| Н   | Х   | Isolation       |

#### EQUIVALENT OF EACH INPUT

TYPICAL OF ALL OUTPUTS



Figure 4. Schematics of Inputs and Outputs



#### **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

The SNx4LS245 is commonly used to drive ribbon cables or back plane busses. It allows isolation from the bus when necessary, and increases drive strength on the bus.

#### **10.2 Typical Application**

Figure 5 shows the SNx4LS245 wired up as a permanently enabled data bus transceiver for both a master and slave device communicating over a ribbon cable or back plane.



Copyright © 2016, Texas Instruments Incorporated

#### Figure 5. SNx4LS245 Being Used to Communicate Over a Ribbon Cable or Back Plane

#### 10.2.1 Design Requirements

This device uses Schottky transistor logic technology. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive creates fast edges into light loads, so routing and load conditions must be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- Power Supply
  - Each device must maintain a supply voltage between 4.5 V and 5.5 V
- Inputs
  - Input signals must meet the V<sub>IH</sub> and V<sub>IL</sub> specifications in *Electrical Characteristics*
  - Inputs leakage values (I<sub>I</sub>, I<sub>IH</sub>, I<sub>IL</sub>) from *Electrical Characteristics* must be considered
- Outputs
  - Output signals are specified to meet the  $V_{OH}$  and  $V_{OL}$  specifications in *Electrical Characteristics* as a minimum (the values could be closer to  $V_{CC}$  for high signals or GND for low signals)
  - TI recommends maintaining output currents as specified in Recommended Operating Conditions
  - The part can be damaged by sourcing or sinking too much current. See *Electrical Characteristics* for details.



#### **Typical Application (continued)**

#### 10.2.3 Application Curve

It is common to see significant losses in ribbon cables and back planes. Figure 6 shows a simplified simulation of a ribbon cable from a 5-V, 10-MHz low-drive strength source. It shows the difference between an input signal from a weak driver like an MCU or FPGA compared to a strong driver like the SN74LS245 when measured at the distant end of the cable. By adding a high-current drive transceiver before the cable, the signal strength can be significantly improved, and subsequently the cable can be longer.



Unbuffered line is directly connected to low current source, SN74LS245 line is buffered through the transceiver. Both signals are measured at the distant end of the ribbon cable. **Input signal is not shown.** 

#### Figure 6. Simulated Outputs From Ribbon Cable With a 5-V, 10-MHz Source

#### 11 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions*. Each V<sub>CC</sub> pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F bypass capacitor. If there are multiple V<sub>CC</sub> pins, TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F bypass capacitors for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. Two bypass capacitors of value 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. For best results, install the bypass capacitor(s) as close to the power pin as possible.

### 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs must not be left floating. In many applications, some channels of the SNx4LS245 are unused, and thus must be terminated properly. Because each transceiver channel pin can be either an input or an output, they must be treated as both when being terminated. Ground or  $V_{CC}$  (whichever is more convenient) can be used to terminate unused inputs; however, each unused channel should be terminated to the same logic level on both the A and B side. For example, in Figure 7 unused channels 4, 5, 6, and 7 are terminated correctly with both sides connected to the same voltage, while channel 8 is terminated incorrectly with each side being tied to a different voltage. The  $\overline{OE}$  input is also unused in this example, and is terminated directly to ground to permanently enable all outputs.

#### 12.2 Layout Example



Figure 7. Example Demonstrating How to Terminate Unused Inputs and Channels of a Transceiver



### **13 Device and Documentation Support**

#### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|-----------|----------------|--------------|------------------------|---------------------|---------------------|--|
| SN54LS245 | Click here     | Click here   | Click here             | Click here          | Click here          |  |
| SN74LS245 | Click here     | Click here   | Click here             | Click here          | Click here          |  |

#### Table 2. Related Links

#### 13.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



17-Mar-2017

## PACKAGING INFORMATION

| Orderable Device | Status        | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)       | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------------|---------|
| 5962-8002101VSA  | (1)<br>ACTIVE | CFP          | W                  | 20   | 1              | TBD                        | (6)<br>A42       | N / A for Pkg Type | -55 to 125   |                               | Samples |
|                  |               |              |                    |      |                |                            |                  |                    |              | SNV54LS245W                   |         |
| 80021012A        | ACTIVE        | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 80021012A<br>SNJ54LS<br>245FK | Samples |
| 8002101SA        | ACTIVE        | CFP          | W                  | 20   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 8002101SA<br>SNJ54LS245W      | Samples |
| JM38510/32803B2A | ACTIVE        | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>32803B2A          | Samples |
| JM38510/32803BRA | ACTIVE        | CDIP         | J                  | 20   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>32803BRA          | Samples |
| JM38510/32803BSA | ACTIVE        | CFP          | W                  | 20   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>32803BSA          | Samples |
| M38510/32803B2A  | ACTIVE        | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>32803B2A          | Samples |
| M38510/32803BRA  | ACTIVE        | CDIP         | J                  | 20   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>32803BRA          | Samples |
| M38510/32803BSA  | ACTIVE        | CFP          | W                  | 20   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>32803BSA          | Samples |
| SN54LS245J       | ACTIVE        | CDIP         | J                  | 20   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN54LS245J                    | Samples |
| SN74LS245DBR     | ACTIVE        | SSOP         | DB                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS245                         | Samples |
| SN74LS245DBRG4   | ACTIVE        | SSOP         | DB                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS245                         | Samples |
| SN74LS245DW      | ACTIVE        | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS245                         | Samples |
| SN74LS245DWG4    | ACTIVE        | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS245                         | Samples |
| SN74LS245DWR     | ACTIVE        | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS245                         | Samples |
| SN74LS245DWRG4   | ACTIVE        | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS245                         | Samples |



17-Mar-2017

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)                         |         |
| SN74LS245N       | ACTIVE | PDIP         | Ν       | 20   | 20      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74LS245N                    | Samples |
| SN74LS245NE4     | ACTIVE | PDIP         | Ν       | 20   | 20      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74LS245N                    | Samples |
| SN74LS245NSR     | ACTIVE | SO           | NS      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 74LS245                       | Samples |
| SN74LS245NSRE4   | ACTIVE | SO           | NS      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 74LS245                       | Samples |
| SNJ54LS245FK     | ACTIVE | LCCC         | FK      | 20   | 1       | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 80021012A<br>SNJ54LS<br>245FK | Samples |
| SNJ54LS245J      | ACTIVE | CDIP         | J       | 20   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ54LS245J                   | Samples |
| SNJ54LS245W      | ACTIVE | CFP          | W       | 20   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 8002101SA<br>SNJ54LS245W      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

17-Mar-2017

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54LS245, SN54LS245-SP, SN74LS245 :

- Catalog: SN74LS245, SN54LS245
- Military: SN54LS245
- Space: SN54LS245-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LS245DBR                | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LS245DWR                | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LS245NSR                | SO              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

6-May-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS245DBR | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LS245DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LS245NSR | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **DW0020A**



## **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



## DW0020A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0020A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



W (R-GDFP-F20)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - This drawing is subject to change without notice. В.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
    D. Index point is provided on cap for terminal identification only.
    E. Falls within Mil-Std 1835 GDFP2-F20



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated