











SCDS188E - JANUARY 2005-REVISED APRIL 2015

TS3A5017

# TS3A5017 Dual SP4T Analog Switch / Multiplexer / Demultiplexer

#### **Features**

- Isolation in the Powered-Down Mode,  $V_{+} = 0$
- Low ON-State Resistance
- Low Charge Injection
- **Excellent ON-State Resistance Matching**
- Low Total Harmonic Distortion (THD)
- 2.3-V to 3.6-V Single-Supply Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

## 2 Applications

- Sample-and-Hold Circuits
- **Battery-Powered Equipment**
- Audio and Video Signal Routing
- Communication Circuits

## 3 Description

The TS3A5017 device is a dual single-pole quadruple-throw (4:1) analog switch that is designed to operate from 2.3 V to 3.6 V. This device can handle both digital and analog signals, and signals up to  $V_+$  can be transmitted in either direction.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |  |  |  |  |  |  |  |
|-------------|------------|-------------------|--|--|--|--|--|--|--|--|--|
|             | SOIC (16)  | 9.90 mm × 3.90 mm |  |  |  |  |  |  |  |  |  |
|             | SSOP (16)  | 4.90 mm × 3.90 mm |  |  |  |  |  |  |  |  |  |
| TS3A5017    | TSSOP (16) | 5.00 mm × 4.40 mm |  |  |  |  |  |  |  |  |  |
| 133A3017    | TVSOP (16) | 4.40 mm × 3.60 mm |  |  |  |  |  |  |  |  |  |
|             | UQFN (16)  | 2.50 mm × 1.80 mm |  |  |  |  |  |  |  |  |  |
|             | VQFN (16)  | 4.00 mm × 3.50 mm |  |  |  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Block Diagram**





#### **Table of Contents**

| 1 | Features 1                                                        |    | 8.2 Functional Block Diagram                     |                |
|---|-------------------------------------------------------------------|----|--------------------------------------------------|----------------|
| 2 | Applications 1                                                    |    | 8.3 Feature Description                          | 14             |
| 3 | Description 1                                                     |    | 8.4 Device Functional Modes                      | 15             |
| 4 | Revision History2                                                 | 9  | Application and Implementation                   |                |
| 5 | Pin Configuration and Functions3                                  |    | 9.1 Application Information                      | 10             |
| 6 | Specifications4                                                   |    | 9.2 Typical Application                          | 16             |
| · | 6.1 Absolute Maximum Ratings 4                                    | 10 | Power Supply Recommendations                     | 17             |
|   | 6.2 ESD Ratings                                                   | 11 | Layout                                           | 17             |
|   | 6.3 Recommended Operating Conditions                              |    | 11.1 Layout Guidelines                           | 17             |
|   | 6.4 Thermal Information                                           |    | 11.2 Layout Example                              | 18             |
|   | 6.5 Electrical Characteristics for 3.3-V Supply                   | 12 | Device and Documentation Support                 | 19             |
|   | 6.6 Electrical Characteristics for 2.5-V Supply                   |    | 12.1 Device Support                              | 19             |
|   | 6.7 Switching Characteristics for 3.3-V supply                    |    | 12.2 Documentation Support                       | 20             |
|   | 6.8 Switching Characteristics for 2.5-V supply                    |    | 12.3 Trademarks                                  | 20             |
|   | 6.9 Typical Characteristics                                       |    | 12.4 Electrostatic Discharge Caution             | 20             |
| 7 | Parameter Measurement Information 10                              |    | 12.5 Glossary                                    | 20             |
| 8 | Detailed Description         14           8.1 Overview         14 | 13 | Mechanical, Packaging, and Orderable Information | 2 <sup>-</sup> |

## 4 Revision History

## Changes from Revision D (December 2008) to Revision E

Page

Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table,
Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section.

Deleted Ordering Information table.

Submit Documentation Feedback



## 5 Pin Configuration and Functions

#### D, DBQ, DGV, and PW Package 16-Pin SOIC, SSOP, TVSOP and TSSOP (Top View)



#### RGY Package 16-Pin VQFN (Top View)



If exposed center pad is used, it must be connected as a secondary ground or left electrically open.



#### **Pin Functions**

|                 | PIN                                   |          |      |                                |
|-----------------|---------------------------------------|----------|------|--------------------------------|
| NAME            | SOIC, SSOP, TVSOP,<br>TSSOP, VQFN NO. | UQFN NO. | TYPE | DESCRIPTION                    |
| 1D              | 7                                     | 5        | I/O  | Common path for switch 1       |
| 1 <del>EN</del> | 1                                     | 15       | I    | Active-low enable for switch 1 |
| 1S1             | 6                                     | 4        | I/O  | Switch 1 channel 1             |
| 1S2             | 5                                     | 3        | I/O  | Switch 1 channel 2             |
| 1S3             | 4                                     | 2        | I/O  | Switch 1 channel 3             |
| 1S4             | 3                                     | 1        | I/O  | Switch 1 channel 4             |
| 2D              | 9                                     | 7        | I/O  | Common path for switch 2       |
| 2 <del>EN</del> | 15                                    | 13       | I    | Active-low enable for switch 2 |
| 2S1             | 10                                    | 8        | I/O  | Switch 2 channel 1             |
| 2S2             | 11                                    | 9        | I/O  | Switch 2 channel 2             |
| 2S3             | 12                                    | 10       | I/O  | Switch 2 channel 3             |
| 2S4             | 13                                    | 11       | I/O  | Switch 2 channel 4             |
| GND             | 8                                     | 6        | _    | Ground                         |
| IN1             | 14                                    | 12       | I    | Switch 1 input select          |
| IN2             | 2                                     | 16       | I    | Switch 2 input select          |
| V+              | 16                                    | 14       | _    | Supply voltage                 |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                      |                                               |                                     | MIN  | MAX | UNIT |
|--------------------------------------|-----------------------------------------------|-------------------------------------|------|-----|------|
| V <sub>+</sub>                       | Supply voltage <sup>(3)</sup>                 |                                     | -0.5 | 4.6 | V    |
| V <sub>S</sub> , V <sub>D</sub>      | Analog voltage <sup>(3)(4)</sup>              | log voltage <sup>(3)(4)</sup>       |      |     | V    |
| I <sub>SK</sub> ,<br>I <sub>DK</sub> | Analog port clamp current                     | V <sub>S</sub> , V <sub>D</sub> < 0 | -50  |     | mA   |
| I <sub>S</sub> , I <sub>D</sub>      | ON-state switch current                       | $V_S$ , $V_D = 0$ to 7 V            | -128 | 128 | mA   |
| $V_{I}$                              | Digital input voltage                         | 0. 5                                |      |     | V    |
| I <sub>IK</sub>                      | Digital input clamp current <sup>(3)(4)</sup> | V <sub>I</sub> < 0                  | -50  |     | mA   |
| I <sub>+</sub>                       | Continuous current through V <sub>+</sub>     |                                     |      | 100 | mA   |
| $I_{GND}$                            | Continuous current through GND                | -100                                |      | mA  |      |
| T <sub>stg</sub>                     | Storage temperature                           |                                     | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.
- (3) All voltages are with respect to ground, unless otherwise specified.
- (4) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                   | MIN | MAX | UNIT |
|----------------|-----------------------------------|-----|-----|------|
| $V_{I/O}$      | Switch input/output voltage range | 0   | 3.6 | V    |
| V+             | Supply voltage range              | 2.3 | 3.6 | V    |
| VI             | Control input voltage range       | 0   | 3.6 | V    |
| T <sub>A</sub> | Operating Temperature Range       | -40 | 85  | °C   |

#### 6.4 Thermal Information

|                               |                                        |          | TS3A5018      |                |               |               |            |      |  |
|-------------------------------|----------------------------------------|----------|---------------|----------------|---------------|---------------|------------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                        | D (SOIC) | DBQ<br>(SSOP) | DGV<br>(TVSOP) | PW<br>(TSSOP) | RGY<br>(VQFN) | RSV (UQFN) | UNIT |  |
|                               |                                        | 16 PINS  | 16 PINS       | 16 PINS        | 16 PINS       | 16 PINS       | 16 PINS    |      |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance | 73       | 82            | 120            | 108           | 91.6          | 184        | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.5 Electrical Characteristics for 3.3-V Supply

 $V_{\rm c} = 2.7 \text{ V}$  to 3.6 V.  $T_{\rm c} = -40 \,^{\circ}\text{C}$  to 85°C (unless otherwise noted)<sup>(1)</sup>

| PAR                               | AMETER                                     | TEST COI                                                                         | NDITIONS                    | T <sub>A</sub> | V <sub>+</sub> | MIN       | TYP  | MAX            | UNIT |
|-----------------------------------|--------------------------------------------|----------------------------------------------------------------------------------|-----------------------------|----------------|----------------|-----------|------|----------------|------|
| Analog Swit                       | tch                                        |                                                                                  |                             |                |                |           |      |                |      |
| V <sub>D</sub> , V <sub>S</sub>   | Analog signal range                        |                                                                                  |                             |                |                | 0         |      | V <sub>+</sub> | V    |
| r <sub>on</sub>                   | ON-state resistance                        | $0 \le V_S \le V_+,$ $I_D = -32 \text{ mA},$                                     | Switch ON, see Figure 12    | 25°C<br>Full   | 3 V            |           | 11   | 12<br>14       | Ω    |
|                                   | ON-state                                   |                                                                                  |                             | 25°C           |                |           | 1    | 2              |      |
| $\Delta r_{on}$                   | resistance<br>match<br>between<br>channels | $V_S = 2.1 \text{ V},$ $I_D = -32 \text{ mA},$                                   | Switch ON,<br>see Figure 12 | Full           | 3 V            |           |      | 3              | Ω    |
|                                   | ON-state                                   | $0 \le V_S \le V_+$                                                              | Switch ON,                  | 25°C           |                |           | 7    | 9              |      |
| r <sub>on(flat)</sub>             | resistance<br>flatness                     | $I_D = -32 \text{ mA},$                                                          | see Figure 12               | Full           | 3 V            |           |      | 10             | Ω    |
|                                   |                                            | $V_S = 1 \ V, \ V_D = 3 \ V,$                                                    |                             | 25°C           |                | -0.1      | 0.05 | 0.1            |      |
| I <sub>S(OFF)</sub>               | S<br>OFF leakage                           | or $V_S = 3 \text{ V}, V_D = 1 \text{ V},$                                       | Switch OFF,                 | Full           | 3.6 V          | -0.2      |      | 0.2            | μA   |
|                                   | current                                    | $V_S = 0 \text{ to } 3.6 \text{ V},$                                             | see Figure 13               | 25°C           | 0.14           | -1        | 0.5  | 1              |      |
| I <sub>SPWR(OFF)</sub>            |                                            | $V_D = 3.6 \text{ V to } 0,$                                                     |                             | Full           | 0 V            | -5        |      | 5              |      |
|                                   |                                            | $V_S = 1 \text{ V}, V_D = 3 \text{ V},$                                          |                             | 25°C           |                | -0.1      | 0.05 | 0.1            |      |
| $I_{D(OFF)}$                      | D<br>OFF leakage                           | or $V_S = 3 \text{ V}, V_D = 1 \text{ V},$                                       | Switch OFF,                 | Full           | 3.6 V          | -0.2      |      | 0.2            |      |
|                                   | current                                    | $V_D = 0 \text{ to } 3.6 \text{ V},$                                             | see Figure 13               | 25°C           |                | -1        | 0.5  | 1              | μA   |
| I <sub>DPWR(OFF)</sub>            |                                            | $V_S = 3.6 \text{ V to } 0,$                                                     |                             | Full           | 0 V            | -5        |      | 5              |      |
|                                   | S                                          | $V_S = 1 V, V_D = Open,$                                                         | Switch ON,                  | 25°C           |                | -0.1      | 0.05 | 0.1            |      |
| I <sub>S(ON)</sub>                | ON leakage<br>current                      | or $V_S = 3 V, V_D = Open,$                                                      | see Figure 14               | Full           | 3.6 V          | -0.2      |      | 0.2            | μΑ   |
|                                   | D                                          | $V_D = 1 \text{ V}, V_S = \text{Open},$                                          | Switch ON,                  | 25°C           |                | -0.1 0.05 | 0.1  | +              |      |
| $I_{D(ON)}$                       | ON leakage<br>current                      | or $V_D = 3 V$ , $V_S = Open$ ,                                                  | see Figure 14               | Full           | 3.6 V          | -0.2      |      | 0.2            | μA   |
| Digital Cont                      | rol Inputs (IN1, IN                        |                                                                                  |                             |                |                |           |      |                |      |
| V <sub>IH</sub>                   | Input logic high                           |                                                                                  |                             | Full           |                | 2         |      | V <sub>+</sub> | V    |
| V <sub>IL</sub>                   | Input logic low                            |                                                                                  |                             | Full           |                | 0         |      | 0.8            | V    |
|                                   | Input leakage                              | V V -= 0                                                                         |                             | 25°C           | 0.01/          | -1        | 0.05 | 1              | ^    |
| I <sub>IH</sub> , I <sub>IL</sub> | current                                    | $V_I = V_+ \text{ or } 0$                                                        |                             | Full           | 3.6 V          | -1        |      | 1              | μA   |
| $Q_{\mathbb{C}}$                  | Charge injection                           | $\begin{aligned} V_{GEN} &= 0, \ R_{GEN} = 0, \\ C_L &= 0.1 \ nF, \end{aligned}$ | See Figure 21               | 25°C           | 3.3 V          |           | 5    |                | pC   |
| $C_{S(OFF)}$                      | S<br>OFF<br>capacitance                    | V <sub>S</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                           | See Figure 15               | 25°C           | 3.3 V          |           | 4.5  |                | pF   |
| $C_{D(OFF)}$                      | D<br>OFF<br>capacitance                    | V <sub>D</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                           | See Figure 15               | 25°C           | 3.3 V          |           | 19   |                | pF   |
| C <sub>S(ON)</sub>                | S<br>ON capacitance                        | V <sub>S</sub> = V <sub>+</sub> or GND,<br>Switch ON,                            | See Figure 15               | 25°C           | 3.3 V          |           | 25   |                | pF   |
| C <sub>D(ON)</sub>                | D<br>ON capacitance                        | V <sub>D</sub> = V <sub>+</sub> or GND,<br>Switch ON,                            | See Figure 15               | 25°C           | 3.3 V          |           | 25   |                | pF   |
| C <sub>I</sub>                    | Digital input capacitance                  | $V_I = V_+ \text{ or GND},$                                                      | See Figure 15               | 25°C           | 3.3 V          |           | 2    |                | pF   |
| BW                                | Bandwidth                                  | $R_L = 50 \Omega$ ,<br>Switch ON,                                                | See Figure 17               | 25°C           | 3.3 V          |           | 165  |                | MHz  |
| O <sub>ISO</sub>                  | OFF isolation                              | $R_L = 50 \Omega$ , $f = 1 MHz$ ,                                                | See Figure 18               | 25°C           | 3.3 V          |           | -48  |                | dB   |
|                                   |                                            |                                                                                  |                             |                |                |           |      |                |      |

 <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum
 (2) All unused digital inputs of the device must be held at V<sub>+</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



## **Electrical Characteristics for 3.3-V Supply (continued)**

 $V_{+}$  = 2.7 V to 3.6 V,  $T_{A}$  = -40°C to 85°C (unless otherwise noted)<sup>(1)</sup>

| PARAMETER              |                           | TEST CONDITIONS                       |                                       | T <sub>A</sub> | V <sub>+</sub> | MIN TYP | MAX | UNIT |  |
|------------------------|---------------------------|---------------------------------------|---------------------------------------|----------------|----------------|---------|-----|------|--|
| X <sub>TALK</sub>      | Crosstalk                 | $R_L = 50 \Omega,$<br>f = 1 MHz,      | See Figure 19                         | 25°C           | 3.3 V          | -49     |     | dB   |  |
| X <sub>TALK(ADJ)</sub> | Crosstalk<br>adjacent     | $R_L = 50 \Omega$ ,<br>f = 1 MHz,     | See Figure 20                         | 25°C           | 3.3 V          | -74     |     | dB   |  |
| THD                    | Total harmonic distortion | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$ | f = 20 Hz to 20 kHz,<br>see Figure 22 | 25°C           | 3.3 V          | 0.21%   |     |      |  |
| Supply                 |                           |                                       |                                       |                |                |         |     |      |  |
|                        | Positive supply           | V – V or CND                          | Switch ON or OFF                      | 25°C           | 3.6 V          | 2.5     | 7   |      |  |
| I <sub>+</sub>         | current                   | $V_1 = V_+ \text{ or GND},$ Switch ON | SWILCH ON OF OFF                      | Full           |                |         | 10  | μΑ   |  |

## 6.6 Electrical Characteristics for 2.5-V Supply

| $V_{+} = 2.3 \text{ V t}$         | $0.2.7 \text{ V, T}_{A} = -40^{\circ}\text{C}$ | to 85°C (unless otherw                                 | vise noted) (1) |                |                |            |      |                |       |
|-----------------------------------|------------------------------------------------|--------------------------------------------------------|-----------------|----------------|----------------|------------|------|----------------|-------|
| PA                                | RAMETER                                        | TEST CO                                                | NDITIONS        | T <sub>A</sub> | V <sub>+</sub> | MIN        | TYP  | MAX            | UNIT  |
| Analog Swit                       | ch                                             |                                                        |                 |                |                |            |      |                |       |
| $V_D$ , $V_S$                     | Analog signal range                            |                                                        |                 |                |                | 0          |      | $V_{+}$        | V     |
| r                                 | ON-state                                       | $0 \le V_S \le V_+$                                    | Switch ON,      | 25°C           | 2.3 V          |            | 20.5 | 22             | Ω     |
| r <sub>on</sub>                   | resistance                                     | $I_D = -24 \text{ mA},$                                | see Figure 12   | Full           | 2.5 V          |            |      | 24             | 32    |
| ۸                                 | ON-state                                       | $V_S = 1.6 \text{ V},$                                 | Switch ON,      | 25°C           | 0.0.1/         |            | 1    | 2              | Ω     |
| Δr <sub>on</sub>                  | resistance match<br>between channels           | $I_D = -24 \text{ mA},$                                | see Figure 12   | Full           | 2.3 V          |            |      | 3              | Ω     |
| r                                 | ON-state                                       | $0 \le V_S \le V_+$                                    | Switch ON,      | 25°C           | 2.3 V          |            | 16   | 18             | Ω     |
| r <sub>on(flat)</sub>             | resistance flatness                            | $I_D = -24 \text{ mA},$                                | see Figure 12   | Full           | 2.5 V          |            |      | 20             | 12    |
|                                   |                                                | $V_S = 0.5 \text{ V}, V_D = 2.2 \text{ V},$            |                 | 25°C           | 0.71/          | -0.1       | 0.05 | 0.1            |       |
| I <sub>S(OFF)</sub>               | S<br>OFF leakage                               | or $V_S = 2.2 \text{ V}, V_D = 0.5 \text{ V},$         | Switch OFF,     | Full           | 2.7 V          | -0.2       |      | 0.2            | μA    |
|                                   | current                                        | $V_S = 0 \text{ to } 2.7 \text{ V},$                   | see Figure 13   | 25°C           | 0.1/           | -1         | 0.5  | 1              | μ     |
| I <sub>SPWR(OFF)</sub>            |                                                | $V_D = 2.7 \text{ V to } 0,$                           |                 | Full           | 0 V            | <b>-</b> 5 |      | 5              |       |
|                                   |                                                | $V_S = 0.5 \text{ V}, V_D = 2.2 \text{ V},$            |                 | 25°C           |                | -0.1       | 0.05 | 0.1            |       |
| I <sub>D(OFF)</sub>               | D<br>OFF leakage                               | or $V_S = 2.2 \text{ V}, V_D = 0.5 \text{V},$          |                 | Full           | 2.7 V          | -0.2       |      | 0.2            | μA    |
| -                                 | current                                        | $V_D = 0 \text{ to } 2.7 \text{ V},$                   | see Figure 13   | 25°C           | 0 V            | -1         | 0.5  | 1              | μ, τ  |
| I <sub>DPWR(OFF)</sub>            |                                                | $V_S = 2.7 \text{ V to } 0,$                           |                 | Full           | 0 0            | <b>-</b> 5 |      | 5              |       |
|                                   | S                                              | $V_S = 0.5 V$ , $V_D = Open$ ,                         | Switch ON.      | 25°C           |                | -0.1       | 0.05 | 0.1            | ı . T |
| I <sub>S(ON)</sub>                | ON leakage<br>current                          | or $V_S = 2.2 \text{ V}, V_D = \text{Open},$           | see Figure 14   | Full           | 2.7 V          | -0.2       |      | 0.2            | μΑ    |
|                                   | D                                              | $V_D = 0.5 V$ , $V_S = Open$ ,                         | Switch ON,      | 25°C           |                | -0.1       | 0.05 | 0.1            | _     |
| $I_{D(ON)}$                       | ON leakage<br>current                          | or $V_D = 2.2 \text{ V}, V_S = \text{Open},$           | see Figure 14   | Full           | 2.7 V          | -0.2       |      | 0.2            | μΑ    |
| Digital Cont                      | rol Inputs (IN1, IN2,                          | EN) <sup>(2)</sup>                                     |                 |                |                |            |      |                |       |
| V <sub>IH</sub>                   | Input logic high                               |                                                        |                 | Full           |                | 1.7        |      | V <sub>+</sub> | V     |
| V <sub>IL</sub>                   | Input logic low                                |                                                        |                 | Full           |                | 0          |      | 0.7            | V     |
|                                   | Input leakage                                  | \/ - \/ or 0                                           |                 | 25°C           | 2.7 V          | -1         | 0.05 | 1              |       |
| I <sub>IH</sub> , I <sub>IL</sub> | current                                        | $V_I = V_+ \text{ or } 0$                              | Full            | Full           | 2.1 V          | -1         |      | 1              | μΑ    |
| $Q_{\mathbb{C}}$                  | Charge injection                               | $V_{GEN} = 0, R_{GEN} = 0, C_L = 0.1 nF,$              | See Figure 21   | 25°C           | 2.5 V          |            |      |                | рС    |
| $C_{\text{S(OFF)}}$               | S<br>OFF capacitance                           | V <sub>S</sub> = V <sub>+</sub> or GND,<br>Switch OFF, | See Figure 15   | 25°C           | 2.5 V          |            | 4.5  |                | pF    |

<sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum

All unused digital inputs of the device must be held at V+ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



## **Electrical Characteristics for 2.5-V Supply (continued)**

 $V_{+} = 2.3 \text{ V to } 2.7 \text{ V}, T_{A} = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C} \text{ (unless otherwise noted)}^{(1)}$ 

| PA                     | RAMETER                   | TEST                                         | CONDITIONS                            | T <sub>A</sub> | V <sub>+</sub> | MIN TYP N | MAX | UNIT |
|------------------------|---------------------------|----------------------------------------------|---------------------------------------|----------------|----------------|-----------|-----|------|
| C <sub>D(OFF)</sub>    | D<br>OFF capacitance      | $V_D = V_+ \text{ or GND},$<br>Switch OFF,   | See Figure 15                         | 25°C           | 2.5 V          | 18.5      |     | pF   |
| C <sub>S(ON)</sub>     | S<br>ON capacitance       | $V_S = V_+ \text{ or GND},$<br>Switch ON,    | See Figure 15                         | 25°C           | 2.5 V          | 24        |     | pF   |
| C <sub>D(ON)</sub>     | D<br>ON capacitance       | $V_D = V_+ \text{ or GND},$<br>Switch ON,    | See Figure 15                         | 25°C           | 2.5 V          | 24        |     | pF   |
| C <sub>I</sub>         | Digital input capacitance | $V_I = V_+ \text{ or GND},$                  | See Figure 15                         | 25°C           | 2.5 V          | 2         |     | pF   |
| BW                     | Bandwidth                 | $R_L = 50 \Omega$ , Switch ON,               | See Figure 17                         | 25°C           | 2.5 V          | 165       |     | MHz  |
| O <sub>ISO</sub>       | OFF isolation             | $R_L = 50 \Omega$ ,<br>f = 1 MHz,            | See Figure 18                         | 25°C           | 2.5 V          | -48       |     | dB   |
| X <sub>TALK</sub>      | Crosstalk                 | $R_L = 50 \Omega$ ,<br>f = 1 MHz,            | See Figure 19                         | 25°C           | 2.5 V          | -49       |     | dB   |
| X <sub>TALK(ADJ)</sub> | Crosstalk adjacent        | $R_L = 50 \Omega$ ,<br>f = 1 MHz,            | See Figure 20                         | 25°C           | 2.5 V          | -74       |     | dB   |
| THD                    | Total harmonic distortion | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$        | f = 20 Hz to 20 kHz,<br>see Figure 22 | 25°C           | 2.5 V          | 0.29%     |     |      |
| Supply                 |                           |                                              |                                       |                |                |           |     |      |
| ı                      | Positive supply           | V – V or CND                                 | Switch ON or OFF                      | 25°C           | 2.7 V          | 2.5       | 7   |      |
| I <sub>+</sub>         | current                   | $V_I = V_+ \text{ or GND},$ Switch ON or OFF |                                       | Full           | Z.1 V          |           | 10  | μA   |

## 6.7 Switching Characteristics for 3.3-V supply

over operating free-air temperature range (unless otherwise noted)

|                  | <u> </u>                                                                                               | <u>_</u>        | ,               |                |                |      |     |     |      |
|------------------|--------------------------------------------------------------------------------------------------------|-----------------|-----------------|----------------|----------------|------|-----|-----|------|
| PARAMETER        |                                                                                                        | TEST CONDITIONS |                 | T <sub>A</sub> | V <sub>+</sub> | MIN  | TYP | MAX | UNIT |
|                  | V 2V C 25 pF                                                                                           | 25°C            | 3.3 V           | 1              | 5              | 9.5  |     |     |      |
| t <sub>ON</sub>  | Turnon time $V_D = 2 V$ , $C_L = 35 \text{ pF}$ , $R_L = 300 \Omega$ , see Figure 16                   | Full            | 3 V to<br>3.6 V | 1              |                | 10.5 | ns  |     |      |
|                  |                                                                                                        | V 2.V           | 0 05 - 5        | 25°C           | 3.3 V          | 0.5  | 1.5 | 3.5 |      |
| t <sub>OFF</sub> | $t_{OFF}$ Turnoff time $V_D = 2 \text{ V},$ $C_L = 35 \text{ pF},$ $R_L = 300 \ \Omega,$ see Figure 16 | Full            | 3 V to<br>3.6 V | 0.5            |                | 4.5  | ns  |     |      |

## 6.8 Switching Characteristics for 2.5-V supply

over operating free-air temperature range (unless otherwise noted)

| PAR              | AMETER       | TEST CONDITIONS                              |                                          |      | V <sub>+</sub> | MIN | TYP | MAX | UNIT |
|------------------|--------------|----------------------------------------------|------------------------------------------|------|----------------|-----|-----|-----|------|
|                  |              | V 2.V                                        | C 25 pF                                  | 25°C | 2.5 V          | 1.5 | 5   | 8   |      |
| t <sub>ON</sub>  | Turnon time  | $V_{COM} = 2 \text{ V},$ $R_L = 300 \Omega,$ | C <sub>L</sub> = 35 pF,<br>see Figure 16 | Full | 2.3 V to 2.7 V | 1   |     | 10  | ns   |
|                  |              | V 2V                                         | C 25 pF                                  | 25°C | 2.5 V          | 0.3 | 2   | 4.5 |      |
| t <sub>OFF</sub> | Turnoff time | $V_{COM} = 2 V,$ $R_L = 300 \Omega,$         | C <sub>L</sub> = 35 pF,<br>see Figure 16 | Full | 2.3 V to 2.7 V | 0.3 |     | 6   | ns   |



## 6.9 Typical Characteristics



Submit Documentation Feedback

Copyright © 2005–2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**



Copyright © 2005-2015, Texas Instruments Incorporated Product Folder Links: TS3A5017



## 7 Parameter Measurement Information



Figure 12. ON-State Resistance (ron)



Figure 13. OFF-State Leakage Current ( $I_{D(OFF)}$ ,  $I_{S(OFF)}$ )



Figure 14. ON-State Leakage Current (I<sub>D(ON)</sub>, I<sub>S(ON)</sub>)



## **Parameter Measurement Information (continued)**



$$V_{BIAS} = V_{+}$$
 to GND  $V_{I} = V_{IH}$  or  $V_{IL}$ 

Capacitance is measured at S1, S2-S4, D, and IN inputs during ON and OFF conditions.

Figure 15. Capacitance (C<sub>I</sub>,  $C_{D(OFF)}$ ,  $C_{D(ON)}$ ,  $C_{S(OFF)}$ ,  $C_{S(ON)}$ )



- C<sub>L</sub> includes probe and jig capacitance.
- See Electrical Characteristics for V<sub>D</sub>.

Figure 16. Turnon (toN) and Turnoff Time (toFF)



Figure 17. Bandwidth (BW)

Product Folder Links: TS3A5017

Submit Documentation Feedback



## **Parameter Measurement Information (continued)**



Channel OFF: S to D V<sub>I</sub> = V<sub>+</sub> or GND

#### **Network Analyzer Setup**

Source Power = 0 dBm (632-mV P-P at  $50-\Omega$  load)

DC Bias = 350 mV

Figure 18. OFF Isolation (O<sub>ISO</sub>)



Channel ON:  $S_1$  to D Channel OFF:  $S_2$ - $S_4$  to D  $V_1 = V_+$  or GND

#### **Network Analyzer Setup**

Source Power = 0 dBm (632-mV P-P at 50-Ω load)

DC Bias = 350 mV

Figure 19. Crosstalk (X<sub>TALK</sub>)



Channel ON: S<sub>1</sub> to D

## Network Analyzer Setup

Source Power = 0 dBm (632-mV P-P at 50-Ω load)

DC Bias = 350 mV

Figure 20. Adjacent Crosstalk (X<sub>TALK</sub>)

Submit Documentation Feedback



## **Parameter Measurement Information (continued)**



B. C<sub>L</sub> includes probe and jig capacitance.

Figure 21. Charge Injection (Q<sub>C</sub>)



C<sub>L</sub> includes probe and jig capacitance.

Figure 22. Total Harmonic Distortion (THD)



## 8 Detailed Description

#### 8.1 Overview

The TS3A5017 is a dual Single-Pole-4-Throw (SP4T) solid-state analog switch. The TS3A5017, like all analog switches, is bidirectional. Each D pin connects to its four respective S pins, with the switch connection dependent on the status of EN, IN2, and IN1. See Table 1 for the switch configuration truth table.

## 8.2 Functional Block Diagram



Figure 23. Functional Block Diagram (Each Switch)

### 8.3 Feature Description

Isolation in powered-down mode allows signals to be present at the inputs while the switch is powered off without causing damage to the device. The low ON-state resistance and low charge injection give the TS3A5017 better performance at higher speeds.



## 8.4 Device Functional Modes

**Table 1. Function Table** 

| ĒN | IN2 | IN1 | D TO S,<br>S TO D  |
|----|-----|-----|--------------------|
| L  | L   | L   | D = S <sub>1</sub> |
| L  | L   | Н   | $D = S_2$          |
| L  | Н   | L   | $D = S_3$          |
| L  | Н   | Н   | D = S <sub>4</sub> |
| Н  | Χ   | X   | OFF                |



## Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The TS3A5018 can be used in a variety of customer systems. The TS3A5018 can be used anywhere multiple analog or digital signals must be selected to pass across a single line.

## 9.2 Typical Application



Figure 24. System Schematic for TS3A5017

#### 9.2.1 Design Requirements

In this particular application, V+ was 3.3 V, although V+ is allowed to be any voltage specified in Recommended Operating Conditions. A decoupling capacitor is recommended on the V+ pin. See Power Supply Recommendations for more details.

#### 9.2.2 Detailed Design Procedure

In this application, EN, IN1, and IN2 are, by default, pulled low to GND. Choose these resistor sizes based on the current driving strength of the GPIO, the desired power consumption, and the switching frequency (if applicable). If the GPIO is open-drain, use pullup resistors instead.

Product Folder Links: TS3A5017

Copyright © 2005-2015, Texas Instruments Incorporated



## **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 25.  $t_{ON}$  and  $t_{OFF}$  vs Temperature (V<sub>+</sub> = 3.3 V)

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If there are multiple pins labeled  $V_{CC}$ , then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each  $V_{CC}$  because the  $V_{CC}$  pins will be tied together internally. For devices with dual-supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

## 11 Layout

### 11.1 Layout Guidelines

Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self–inductance of the trace — resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Below figure shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections.

<u>Un</u>used switch I/Os, such as NO, NC, and COM, can be left floating or tied to GND. However, the IN1, IN2, and  $\overline{\text{EN}}$  pins must be driven high or low. Due to partial transistor turnon when control inputs are at threshold levels, floating control inputs can cause increased I<sub>CC</sub> or unknown switch selection states. See *Implications of Slow or Floating CMOS Inputs*, SCBA004 for more details.



## 11.2 Layout Example



Figure 26. Trace Example



## 12 Device and Documentation Support

## 12.1 Device Support

## 12.1.1 Device Nomenclature

**Table 2. Parameter Description** 

| SYMBOL                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>COM</sub>                  | Voltage at COM                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>NC</sub>                   | Voltage at NC                                                                                                                                                                                                                                                                                                                                                                               |
| V <sub>NO</sub>                   | Voltage at NO                                                                                                                                                                                                                                                                                                                                                                               |
| r <sub>on</sub>                   | Resistance between COM and NC or NO ports when the channel is ON                                                                                                                                                                                                                                                                                                                            |
| $\Delta r_{on}$                   | Difference of r <sub>on</sub> between channels in a specific device                                                                                                                                                                                                                                                                                                                         |
| r <sub>on(flat)</sub>             | Difference between the maximum and minimum value of ron in a channel over the specified range of conditions                                                                                                                                                                                                                                                                                 |
| I <sub>NC(OFF)</sub>              | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the OFF state                                                                                                                                                                                                                                                                                        |
| I <sub>NC(ON)</sub>               | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the ON state and the output (COM) open                                                                                                                                                                                                                                                               |
| I <sub>NO(OFF)</sub>              | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the OFF state                                                                                                                                                                                                                                                                                        |
| I <sub>NO(ON)</sub>               | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the ON state and the output (COM) open                                                                                                                                                                                                                                                               |
| I <sub>COM(OFF)</sub>             | Leakage current measured at the COM port, with the corresponding channel (COM to NC or NO) in the OFF state                                                                                                                                                                                                                                                                                 |
| I <sub>COM(ON)</sub>              | Leakage current measured at the COM port, with the corresponding channel (COM to NC or NO) in the ON state and the output (NC or NO) open                                                                                                                                                                                                                                                   |
| V <sub>IH</sub>                   | Minimum input voltage for logic high for the control input (IN, EN)                                                                                                                                                                                                                                                                                                                         |
| $V_{IL}$                          | Maximum input voltage for logic low for the control input (IN, EN)                                                                                                                                                                                                                                                                                                                          |
| VI                                | Voltage at the control input (IN, $\overline{\text{EN}}$ )                                                                                                                                                                                                                                                                                                                                  |
| I <sub>IH</sub> , I <sub>IL</sub> | Leakage current measured at the control input (IN, EN)                                                                                                                                                                                                                                                                                                                                      |
| t <sub>ON</sub>                   | Turnon time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output NC or NO) signal when the switch is turning ON.                                                                                                                                                       |
| t <sub>OFF</sub>                  | Turnoff time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (NC or NO) signal when the switch is turning OFF.                                                                                                                                                    |
| Q <sub>C</sub>                    | Charge injection is a measurement of unwanted signal coupling from the control (IN) input to the analog (NC or NO) output. This is measured in coulomb (C) and measured by the total charge induced due to switching of the control input. Charge injection, $Q_C = C_L \times \Delta V_{COM}$ , $C_L$ is the load capacitance and $\Delta V_{COM}$ is the change in analog output voltage. |
| C <sub>NC(OFF)</sub>              | Capacitance at the NC port when the corresponding channel (NC to COM) is OFF                                                                                                                                                                                                                                                                                                                |
| C <sub>NC(ON)</sub>               | Capacitance at the NC port when the corresponding channel (NC to COM) is ON                                                                                                                                                                                                                                                                                                                 |
| C <sub>NO(OFF)</sub>              | Capacitance at the NC port when the corresponding channel (NO to COM) is OFF                                                                                                                                                                                                                                                                                                                |
| C <sub>NO(ON)</sub>               | Capacitance at the NC port when the corresponding channel (NO to COM) is ON                                                                                                                                                                                                                                                                                                                 |
| C <sub>COM(OFF)</sub>             | Capacitance at the COM port when the corresponding channel (COM to NC) is OFF                                                                                                                                                                                                                                                                                                               |
| C <sub>COM(ON)</sub>              | Capacitance at the COM port when the corresponding channel (COM to NC) is ON                                                                                                                                                                                                                                                                                                                |
| Cı                                | Capacitance of control input (IN, EN)                                                                                                                                                                                                                                                                                                                                                       |
| O <sub>ISO</sub>                  | OFF isolation of the switch is a measurement of OFF-state switch impedance. This is measured in dB in a specific frequency, with the corresponding channel (NC to COM) in the OFF state.                                                                                                                                                                                                    |
| X <sub>TALK</sub>                 | Crosstalk is a measurement of unwanted signal coupling from an ON channel to an OFF channel (NC1 to NO1). Adjacent crosstalk is a measure of unwanted signal coupling from an ON channel to an adjacent ON channel (NC1 to NC2) .This is measured in a specific frequency and in dB.                                                                                                        |
| BW                                | Bandwidth of the switch. This is the frequency in which the gain of an ON channel is -3 dB below the DC gain.                                                                                                                                                                                                                                                                               |
| THD                               | Total harmonic distortion describes the signal distortion caused by the analog switch. This is defined as the ratio of root mean square (RMS) value of the second, third, and higher harmonic to the absolute magnitude of the fundamental harmonic.                                                                                                                                        |
| I <sub>+</sub>                    | Static power-supply current with the control (IN) pin at V <sub>+</sub> or GND                                                                                                                                                                                                                                                                                                              |



## 12.2 Documentation Support

#### 12.2.1 Related Documentation

Implications of Slow or Floating CMOS Inputs, SCBA004

## 12.3 Trademarks

All trademarks are the property of their respective owners.

## 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





15-Apr-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type |         | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TS3A5017D        | ACTIVE | SOIC         | D       | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TS3A5017       | Samples |
| TS3A5017DBQR     | ACTIVE | SSOP         | DBQ     | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | YA017          | Samples |
| TS3A5017DGVR     | ACTIVE | TVSOP        | DGV     | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017DR       | ACTIVE | SOIC         | D       | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TS3A5017       | Samples |
| TS3A5017PW       | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017PWG4     | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017PWR      | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017PWRG4    | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017RGYR     | ACTIVE | VQFN         | RGY     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | YA017          | Samples |
| TS3A5017RGYRG4   | ACTIVE | VQFN         | RGY     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | YA017          | Samples |
| TS3A5017RSVR     | ACTIVE | UQFN         | RSV     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | ZVL            | Samples |
| TS3A5017RSVRG4   | ACTIVE | UQFN         | RSV     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | ZVL            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



## PACKAGE OPTION ADDENDUM

15-Apr-2017

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS3A5017DBQR | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TS3A5017DGVR | TVSOP           | DGV                | 16 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| TS3A5017DR   | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TS3A5017PWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TS3A5017RGYR | VQFN            | RGY                | 16 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |
| TS3A5017RSVR | UQFN            | RSV                | 16 | 3000 | 180.0                    | 12.4                     | 2.1        | 2.9        | 0.75       | 4.0        | 12.0      | Q1               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS3A5017DBQR | SSOP         | DBQ             | 16   | 2500 | 340.5       | 338.1      | 20.6        |
| TS3A5017DGVR | TVSOP        | DGV             | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| TS3A5017DR   | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| TS3A5017PWR  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| TS3A5017RGYR | VQFN         | RGY             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TS3A5017RSVR | UQFN         | RSV             | 16   | 3000 | 203.0       | 203.0      | 35.0        |

## DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



## RGY (R-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-3/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (R-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- This package complies to JEDEC MO-288 variation UFHE, except minimum package thickness.



## RSV (R-PUQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.