



SBOS372E - OCTOBER 2008-REVISED JANUARY 2011

## 1.5A, 24V, 17MHz POWER OPERATIONAL AMPLIFIER

Check for Samples: OPA564

## **FEATURES**

www.ti.com

- HIGH OUTPUT CURRENT: 1.5A
- WIDE POWER-SUPPLY RANGE:
  - Single Supply: +7V to +24V
  - Dual Supply: ±3.5V to ±12V
- LARGE OUTPUT SWING: 20VPP at 1.5A
- FULLY PROTECTED:
- THERMAL SHUTDOWN
  - ADJUSTABLE CURRENT LIMIT
- **DIAGNOSTIC FLAGS:** 
  - OVER-CURRENT
  - THERMAL SHUTDOWN
- **OUTPUT ENABLE/SHUTDOWN CONTROL**
- **HIGH SPEED:** 
  - GAIN-BANDWIDTH PRODUCT: 17MHz
  - FULL-POWER BANDWIDTH AT 10Vpp: 1.3MHz
  - SLEW RATE: 40V/μs
- **DIODE FOR JUNCTION TEMPERATURE** MONITORING
- HSOP-20 PowerPAD<sup>™</sup> PACKAGE (Bottom- and Top-Side Thermal Pad Versions)

## APPLICATIONS

- **POWERLINE COMMUNICATIONS**
- VALVE, ACTUATOR DRIVER
- V<sub>COM</sub> DRIVER
- MOTOR DRIVER
- AUDIO POWER AMPLIFIER
- **POWER-SUPPLY OUTPUT AMPLIFIER**
- **TEST EQUIPMENT AMPLIFIER**
- TRANSDUCER EXCITATION
- LASER DIODE DRIVER
- **GENERAL-PURPOSE LINEAR POWER** BOOSTER

## DESCRIPTION

The OPA564 is a low-cost, high-current operational amplifier that is ideal for driving up to 1.5A into reactive loads. The high slew rate provides 1.3MHz full-power bandwidth and excellent linearity. These monolithic integrated circuits provide high reliability in demanding powerline communications and motor control applications.

The OPA564 operates from a single supply of 7V to 24V, or dual power supplies of ±3.5V to ±12V. In single-supply operation, the input common-mode range extends to the negative supply. At maximum output current, a wide output swing provides a 20V<sub>PP</sub>  $(I_{OUT} = 1.5A)$  capability with a nominal 24V supply.

The OPA564 is internally protected against over-temperature conditions and current overloads. It is designed to provide an accurate, user-selected current limit. Two flag outputs are provided; one indicates current limit and the second shows a thermal over-temperature condition. It also has an Enable/Shutdown pin that can be forced low to shut down the output, effectively disconnecting the load.

The OPA564 is housed in a thermally-enhanced, surface-mount PowerPAD™ package (HSOP-20) with the choice of the thermal pad on either the top side or the bottom side of the package. Operation for both versions is specified over the industrial temperature range, -40°C to +85°C.

#### **OPA564 RELATED PRODUCTS**

| FEATURES                                                         | DEVICE |
|------------------------------------------------------------------|--------|
| Zerø-Drift PGA with 2-Channel Input<br>Mux and SPI               | PGA112 |
| Zerø-Drift Operational Amplifier,<br>50MHz, RRI/O, Single-Supply | OPA365 |
| Quad Operational Amplifier, JFET<br>Input , Low Noise            | TL074  |
| Power Operational Amplifier, 1.2A,<br>15V, 17MHz, 50V/µs         | OPA561 |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments, Inc.

All other trademarks are the property of their respective owners.



#### SBOS372E-OCTOBER 2008-REVISED JANUARY 2011

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT | PACKAGE-LEAD                 | PACKAGE<br>DESIGNATOR | PACKAGE MARKING |
|---------|------------------------------|-----------------------|-----------------|
| OPA564  | HSOP-20 (PowerPAD on bottom) | DWP                   | OPA564          |
| OPA564  | HSOP-20 (PowerPAD on top)    | DWD                   | OPA564          |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                                                           |                                           | OPA564               | UNIT |
|-----------------------------------------------------------|-------------------------------------------|----------------------|------|
| Supply Voltage,                                           | $V_{\rm S} = (V+) - (V-)$                 | +26                  | V    |
|                                                           | Voltage <sup>(2)</sup>                    | (V–)–0.4 to (V+)+0.4 | V    |
| Signal Input<br>Terminals                                 | Current Through ESD Diodes <sup>(2)</sup> | ±10                  | mA   |
| Maximum Differential Voltage Across Inputs <sup>(3)</sup> |                                           | 0.5                  | V    |
| Signal Output                                             | Voltage                                   | (V–)–0.4 to (V+)+0.4 | V    |
| Terminals                                                 | Current <sup>(4)</sup>                    | ±10                  | mA   |
| Output Short-Ci                                           | rcuit <sup>(5)</sup>                      | Continuous           | ·    |
| Operating Junct                                           | ion Temperature, T <sub>J</sub>           | -40 to +125          | °C   |
| Storage Temper                                            | rature, T <sub>A</sub>                    | -55 to +150          | °C   |
| Junction Tempe                                            | rature, T <sub>J</sub>                    | +150                 | °C   |
|                                                           | Human Body Model (HBM)                    | 4000                 | V    |
| ESD Ratings                                               | Charged Device Model (CDM)                | 1000                 | V    |
|                                                           | Machine Model (MM)                        | 200                  | V    |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) Input terminals are diode-clamped to the power-supply rails. Signals that can swing more than 0.4V beyond the supply rails should be current limited to 10mA or less.

(3) Refer to Figure 43 for information on input protection. See *Input Protection* section.

(4) Output terminals are diode-clamped to the power-supply rails. Input signals forcing the output terminal more than 0.4V beyond the supply rails should be current limited to 10mA or less.

(5) Short-circuit to ground within SOA. See Power Dissipation and Safe Operating Area for more information.



**OPA564** 

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

**Boldface** limits apply over the specified temperature range:  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ . At  $T_{CASE} = +25^{\circ}C$ ,  $V_S = \pm 12V$ ,  $R_{LOAD} = 20k\Omega$  to GND,  $R_{SET} = 7.5k\Omega$ , and  $E/\overline{S}$  pin enabled, unless otherwise noted.

|                                       |                      |                                                                              |              | OPA564                 |               |               |  |
|---------------------------------------|----------------------|------------------------------------------------------------------------------|--------------|------------------------|---------------|---------------|--|
| PARAMETERS                            |                      | CONDITIONS                                                                   | MIN          | TYP                    | MAX           | UNIT          |  |
| OFFSET VOLTAGE                        |                      |                                                                              |              |                        |               |               |  |
| Input Offset Voltage                  | V <sub>OS</sub>      | $V_{CM} = 0V$                                                                |              | ±2                     | ±20           | mV            |  |
| vs Temperature                        | dV <sub>os</sub> /dT |                                                                              |              | ±10                    |               | μ <b>٧/°C</b> |  |
| vs Power Supply                       | PSRR                 | $V_{CM} = 0V$ , $V_{S} = \pm 3.5V$ to $\pm 13V$                              |              | 10                     | 150           | μV/V          |  |
| INPUT BIAS CURRENT                    |                      |                                                                              |              |                        |               |               |  |
| Input Bias Current <sup>(1)</sup>     | I <sub>B</sub>       | $V_{CM} = 0V$                                                                |              | 10                     | 100           | pА            |  |
| vs Temperature                        |                      |                                                                              | See Figure 1 | 0, Typical Cha         | aracteristics |               |  |
| Input Offset Current <sup>(1)</sup>   | I <sub>OS</sub>      |                                                                              |              | 10                     | 100           | pА            |  |
| NOISE                                 |                      |                                                                              |              |                        |               |               |  |
| Input Voltage Noise Density           | e <sub>n</sub>       | f = 1kHz                                                                     |              | 102.8                  |               | nV/√Hz        |  |
|                                       |                      | f = 10kHz                                                                    |              | 20                     |               | nV/√Hz        |  |
|                                       |                      | f = 100kHz                                                                   |              | 8                      |               | nV/√Hz        |  |
| Input Current Noise                   | I <sub>n</sub>       | f = 1kHz                                                                     |              | 4                      |               | fA/√Hz        |  |
| INPUT VOLTAGE RANGE                   |                      |                                                                              |              |                        |               |               |  |
| Common-Mode Voltage Range:            | V <sub>CM</sub>      | Linear Operation                                                             | (V–)         |                        | (V+)–3        | V             |  |
| Common-Mode Rejection Ratio           | CMRR                 | $V_{CM} = (V-)$ to $(V+)-3V$                                                 | 70           | 80                     |               | dB            |  |
| vs Temperature                        |                      |                                                                              | See Figure   | 9, Typical Cha         | racteristics  |               |  |
| INPUT IMPEDANCE                       |                      |                                                                              |              |                        |               |               |  |
| Differential                          |                      |                                                                              |              | 10 <sup>12</sup>    16 |               | Ω    pF       |  |
| Common-Mode                           |                      |                                                                              |              | 10 <sup>12</sup>    9  |               | Ω∥pF          |  |
| OPEN-LOOP GAIN                        |                      |                                                                              |              | - 11 -                 |               |               |  |
| Open-Loop Voltage Gain                | A <sub>OL</sub>      | $V_{OUT} = 20V_{PP}, R_{LOAD} = 1k\Omega$                                    | 80           | 108                    |               | dB            |  |
|                                       | 02                   | $V_{OUT} = 20V_{PP}, R_{LOAD} = 10\Omega$                                    |              | 93                     |               | dB            |  |
| FREQUENCY RESPONSE                    |                      |                                                                              |              |                        |               |               |  |
| Gain-Bandwidth Product <sup>(1)</sup> | GBW                  | $R_{LOAD} = 5\Omega$                                                         |              | 17                     |               | MHz           |  |
| Slew Rate                             | SR                   | G = 1, 10V Step                                                              |              | 40                     |               | V/µs          |  |
| Full Power Bandwidth                  |                      | $G = +2, V_{OUT} = 10V_{PP}$                                                 |              | 1.3                    |               | MHz           |  |
| Settling Time ±0.1%                   |                      | G = +1, 10V Step, C <sub>LOAD</sub> = 100pF                                  |              | 0.6                    |               | μS            |  |
| ±0.01%                                |                      | G = +1, 10V Step, C <sub>LOAD</sub> = 100pF                                  |              | 0.8                    |               | μS            |  |
| Total Harmonic Distortion + Noise     | THD+N                | f = 1kHz, R <sub>LOAD</sub> = 5Ω, G = +1, V <sub>OUT</sub> = 5V <sub>P</sub> |              | 0.003                  |               | %             |  |
| OUTPUT                                |                      |                                                                              |              |                        |               |               |  |
| Voltage Output:                       | V <sub>OUT</sub>     |                                                                              |              |                        |               |               |  |
| Positive                              |                      | I <sub>OUT</sub> = 0.5A                                                      | (V+)–1       | (V+)-0.4               |               | V             |  |
| Negative                              |                      | $I_{OUT} = -0.5A$                                                            | (V–)+1       | (V–)+0.3               |               | v             |  |
| Positive                              |                      | I <sub>OUT</sub> = 1.5A                                                      | (V+)–2       | (V+)–1.5               |               | v             |  |
| Negative                              |                      | I <sub>OUT</sub> = -1.5A                                                     | (V–)+2       | (V–)+1.1               |               | V             |  |

(1) See Typical Characteristics.

XAS TRUMENTS

www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

**Boldface** limits apply over the specified temperature range:  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ . At  $T_{CASE} = +25^{\circ}C$ ,  $V_S = \pm 12V$ ,  $R_{LOAD} = 20k\Omega$  to GND,  $R_{SET} = 7.5k\Omega$ , and  $E/\overline{S}$  pin enabled, unless otherwise noted.

|                                                  |                   |                                                     |                        | OPA564                                           |                       |          |
|--------------------------------------------------|-------------------|-----------------------------------------------------|------------------------|--------------------------------------------------|-----------------------|----------|
| PARAMETERS                                       |                   | CONDITIONS                                          | MIN                    | ТҮР                                              | MAX                   | UNIT     |
| OUTPUT, continued                                |                   |                                                     |                        |                                                  |                       |          |
| Maximum Continuous Current, dc                   | I <sub>OUT</sub>  |                                                     |                        | 1.5 <sup>(2)</sup>                               |                       | А        |
| Output Impedance, closed loop                    | Ro                | f = 100kHz                                          |                        | 10                                               |                       | Ω        |
| Output Impedance, open loop                      | Zo                | G = +2, f = 100kHz                                  | See Figure             | 24, Typical Cha                                  | aracteristics         |          |
| Output Current Limit Range <sup>(3)</sup>        |                   |                                                     |                        | ±0.4 to ±2.0                                     |                       | А        |
| Current Limit Equation                           | I <sub>LIM</sub>  |                                                     | I <sub>LIM</sub> ≅ 200 | $00 \times \left( \frac{1.2V}{5000 + R} \right)$ | ] (4) (5)             | А        |
|                                                  |                   | Solved for R <sub>SET</sub> (Current Limit)         | R <sub>SE</sub>        | <sub>T</sub> ≅ (24k/I <sub>LIM</sub> ) –         | 5kΩ                   | Ω        |
| Current Limit Accuracy                           |                   | I <sub>LIM</sub> = 1.5A                             |                        | 10                                               |                       | %        |
| Current Limit Overshoot <sup>(6) (7)</sup>       |                   | $V_{IN}$ = 5V Pulse (200ns t <sub>r</sub> ), G = +2 |                        | 50                                               |                       | %        |
| Output Shut Down                                 |                   |                                                     |                        |                                                  |                       |          |
| Output Impedance <sup>(8)</sup>                  |                   |                                                     |                        | 6    120                                         | I                     | GΩ    pł |
| Capacitive Load Drive                            | C <sub>LOAD</sub> |                                                     | See Figure             | 6, Typical Cha                                   | racteristics          |          |
| DIGITAL CONTROL                                  |                   |                                                     |                        |                                                  |                       |          |
| Enable/Shutdown Mode INPUT                       |                   | $V_{DIG}$ = +3.3V to +5.5V referenced to V–         |                        |                                                  |                       |          |
| $V_{E/\overline{S}}$ High (output enabled)       |                   | E/S Pin Open or Forced High                         | (V–)+2                 |                                                  | (V–)+V <sub>DIG</sub> | V        |
| V <sub>E/S</sub> Low (output shut down)          |                   | E/S Pin Forced Low                                  | (V–)                   |                                                  | (V–)+0.8              | V        |
| I <sub>E/S</sub> High (output enabled)           |                   | E/S Pin Indicates High                              |                        | 10                                               |                       | μΑ       |
| I <sub>E/S</sub> Low (output shut down)          |                   | E/S Pin Indicates Low                               |                        | 1                                                |                       | μA       |
| Output Shutdown Time                             |                   |                                                     |                        | 1                                                |                       | μs       |
| Output Enable Time                               |                   |                                                     |                        | 3                                                |                       | μs       |
| Current Limit Flag Output                        |                   |                                                     |                        |                                                  |                       |          |
| Normal Operation                                 |                   | Sinking 10µA                                        |                        | 0                                                | (V–)+0.8              | V        |
| Current-Limited                                  |                   | Sourcing 20µA                                       | (V–)+2                 | V <sub>DIG</sub>                                 |                       | V        |
| Thermal Shutdown                                 |                   |                                                     |                        |                                                  |                       |          |
| Normal Operation                                 |                   | Sinking 200µA                                       |                        | 0                                                | (V–)+0.8              | V        |
| Thermally Shutdown <sup>(9)</sup>                |                   | Sourcing 200µA                                      | (V–)+2                 | V <sub>DIG</sub>                                 |                       | V        |
| Junction Temperature at Shutdown <sup>(10)</sup> |                   |                                                     |                        | +140 to<br>+157                                  |                       | °C       |
| Hysteresis <sup>(10)</sup>                       |                   |                                                     |                        | 15 to 19                                         |                       | °C       |
| T <sub>SENSE</sub>                               |                   |                                                     |                        |                                                  |                       |          |
| Diode Ideality Factor                            | η                 |                                                     |                        | 1.033                                            |                       |          |

Under safe operating conditions. See Power Dissipation and Safe Operating Area for safe operating area (SOA) information. (2)

(3) Minimum current limit is 0.4A. See Adjustable Current Limit in the Applications section.

Quiescent current increases when the current limit is increased (see Typical Characteristics). (4)

(5)  $R_{SET}$  (current limit) can range from 55k $\Omega$  ( $I_{OUT}$  = 400mA) to 10k $\Omega$  ( $I_{OUT}$  = 1.6A typ). See *Adjustable Current Limit* in the *Applications* section.

See Typical Characteristics. (6)

Transient load transition time must be  $\geq$  200ns. (7)

See Enable/Shutdown (E/S) Pin in the Applications section. (8)

(9) When sourcing, the  $V_{DIG}$  supply must be able to supply the current.

(10) Characterized, but not production tested.



SBOS372E-OCTOBER 2008-REVISED JANUARY 2011

www.ti.com

## ELECTRICAL CHARACTERISTICS (continued)

**Boldface** limits apply over the specified temperature range:  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ . At  $T_{CASE} = +25^{\circ}C$ ,  $V_S = \pm 12V$ ,  $R_{LOAD} = 20k\Omega$  to GND,  $R_{SET} = 7.5k\Omega$ , and  $E/\overline{S}$  pin enabled, unless otherwise noted.

|                                               |                      |                |            | OPA564 |                      |      |
|-----------------------------------------------|----------------------|----------------|------------|--------|----------------------|------|
| PARAMETERS                                    |                      | CONDITIONS     | MIN        | TYP    | MAX                  | UNIT |
| POWER SUPPLY <sup>(11)</sup>                  |                      |                |            |        |                      |      |
| Specified Voltage Range                       | Vs                   |                |            | ±12    |                      | V    |
| Operating Voltage Range                       |                      |                | 7          |        | 24                   | V    |
| Quiescent Current <sup>(12)</sup>             | Ι <sub>Q</sub>       | $I_{OUT} = 0$  |            | 39     | 50                   | mA   |
| Over Temperature                              |                      |                |            |        | 50                   | mA   |
| Quiescent Current in Shutdown Mode            | I <sub>QSD</sub>     |                |            |        | 5                    | mA   |
| Specified Voltage for Digital                 | V <sub>DIG</sub>     |                | (V–) + 3.0 |        | (V–) + 5.5           | V    |
| Digital Quiescent Current                     | I <sub>DIG</sub>     | $V_{DIG} = 5V$ |            | 43     | 100                  | μA   |
| TEMPERATURE RANGE                             |                      |                |            |        |                      |      |
| Specified Range                               |                      |                | -40        |        | +85                  | °C   |
| Operating Range                               |                      |                | -40        |        | +125 <sup>(13)</sup> | °C   |
| Thermal Resistance                            |                      |                |            |        |                      |      |
| HSOP-20 DWP PowerPAD (Pad Down)               | $\theta_{JA}$        | High K Board   |            | 33     |                      | °C/W |
|                                               | $\theta_{\text{JC}}$ |                |            | 50     |                      | °C/W |
|                                               | $\theta_{\text{JP}}$ |                |            | 1.83   |                      | °C/W |
|                                               | $\theta_{JB}$        |                |            | 22     |                      | °C/W |
| HSOP-20 DWD PowerPAD (Pad Up) <sup>(14)</sup> | $\theta_{JA}$        | High K Board   |            | 45.5   |                      | °C/W |
|                                               | $\theta_{\text{JC}}$ |                |            | 6.3    |                      | °C/W |
|                                               | $\theta_{JB}$        |                |            | 22     |                      | °C/W |

(11) Power-supply sequencing requirements must be observed. See Power Supplies section for more information.

(12) Quiescent current increases when the current limit is increased (see Typical Characteristics).

(13) The OPA564 typically goes into thermal shutdown at a junction temperature above +140°C.
(14) Thermal modeling of the DWD-20 package was done based on a 1-inch AAVID Thermalloy heatsink (Thermalloy part no. 65810).

#### SBOS372E-OCTOBER 2008-REVISED JANUARY 2011



(1) PowerPAD is internally connected to V–, Soldering the PowerPAD to the PCB is always required, even with applications that have low power dissipation.



(2) PowerPAD is internally connected to V-.

| OPA564AIDWP<br>(PAD DOWN)<br>PIN NO. | OPA564AIDWD<br>(PAD UP)<br>PIN NO. | NAME                                                                                                | DESCRIPTION                                                                                                                |  |  |  |  |
|--------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1, 10, 11, 20                        | 1, 10, 11, 20                      | V–                                                                                                  | -Supply for Amplifier, PWR Out, and Metal PowerPAD                                                                         |  |  |  |  |
| 2                                    | 19                                 | V+                                                                                                  | +Supply for Signal Amplifier                                                                                               |  |  |  |  |
| 3                                    | 18                                 | Thermal Over Temperature Flag; flag is high when alarmed and device has gone into thermal shutdown. |                                                                                                                            |  |  |  |  |
| 4                                    | 17                                 | E/S                                                                                                 | Enable/Shutdown Output Stage; take E/S low to shut down output                                                             |  |  |  |  |
| 5                                    | 16                                 | +IN                                                                                                 | Noninverting Op Amp Input                                                                                                  |  |  |  |  |
| 6                                    | 15                                 | –IN                                                                                                 | Inverting Op Amp Input                                                                                                     |  |  |  |  |
| 7                                    | 14                                 | V <sub>DIG</sub>                                                                                    | +Supply for Digital Flag and $E/\overline{S}$ (referenced to V–).<br>Valid Range is (V–) + 3.0V ≤ $V_{DIG}$ ≤ (V–) + 5.5V. |  |  |  |  |
| 8                                    | 13                                 | I <sub>FLAG</sub>                                                                                   | Current Limit Flag; Active High                                                                                            |  |  |  |  |
| 9                                    | 12                                 | I <sub>SET</sub>                                                                                    | Current Limit Set (see Applications Section)                                                                               |  |  |  |  |
| 12                                   | 9                                  | T <sub>SENSE</sub>                                                                                  | Temperature Sense Pin for use with TMP411                                                                                  |  |  |  |  |
| 13, 14                               | 7, 8                               | V– PWR                                                                                              | -Supply for Power Output Stage                                                                                             |  |  |  |  |
| 15, 16                               | 5, 6                               | V <sub>OUT</sub>                                                                                    | Output Voltage; R <sub>O</sub> is high impedance when shut down                                                            |  |  |  |  |
| 17, 18, 19                           | 3, 4, 2                            | V+ PWR                                                                                              | +Supply for Power Output Stage                                                                                             |  |  |  |  |

**PIN CONFIGURATIONS** 

## PIN DESCRIPTIONS



#### SBOS372E - OCTOBER 2008 - REVISED JANUARY 2011

(17)

(9)

(5, 6) ► O V<sub>OUT</sub>

www.ti.com



#### **FUNCTIONAL PIN DIAGRAM**

TEXAS INSTRUMENTS

www.ti.com



8



**OPA564** 



TEXAS INSTRUMENTS

www.ti.com



TOTAL HARMONIC DISTORTION + NOISE vs AMPLITUDE



TOTAL HARMONIC DISTORTION + NOISE vs AMPLITUDE





#### SBOS372E-OCTOBER 2008-REVISED JANUARY 2011



XAS

**ISTRUMENTS** 

## TYPICAL CHARACTERISTICS (continued)

At  $T_{CASE}$  = +25°C,  $V_S$  = ±12V,  $R_{LOAD}$  = 20k $\Omega$  to GND,  $R_{SET}$  = 7.5k $\Omega$ , and E/S pin enabled, unless otherwise noted.

TOTAL HARMONIC DISTORTION + NOISE vs AMPLITUDE

TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY















**OPEN-LOOP OUTPUT IMPEDANCE (No Load)** 



11

**NSTRUMENTS** 

**EXAS** 





#### SBOS372E - OCTOBER 2008 - REVISED JANUARY 2011

#### www.ti.com

## **TYPICAL CHARACTERISTICS (continued)**







#### OFFSET VOLTAGE PRODUCTION DISTRIBUTION



## QUIESCENT CURRENT INCREASE vs $\mathsf{R}_{\mathsf{SET}}$



Figure 33.

**OPA564** 

SBOS372E-OCTOBER 2008-REVISED JANUARY 2011

TEXAS INSTRUMENTS

www.ti.com

### **APPLICATION INFORMATION**

#### **BASIC CONFIGURATION**

Figure 35 shows the OPA564 connected as a basic noninverting amplifier. However, the OPA564 can be used in virtually any op amp configuration.

Power-supply terminals should be bypassed with low series impedance capacitors. The technique of using ceramic and tantalum capacitors in parallel is recommended. Power-supply wiring should have low series impedance.



(1) R<sub>SET</sub> sets the current limit value from 0.4A to 1.5A.

(2)  $E/\overline{S}$  pin forced low shuts down the output.

(3)  $V_{DIG}$  must not exceed (V–) + 5.5V; see Figure 56 for examples of generating a signal for  $V_{DIG}$ .

Figure 35. Basic Noninverting Amplifier

#### **POWER SUPPLIES**

The OPA564 operates with excellent performance from single (+7V to +24V) or dual ( $\pm$ 3.5V to  $\pm$ 12V) analog supplies and a digital supply of +3.3V to +5.5V (referenced to the V– pin). Note that the analog power-supply voltages do not need to be symmetrical, as long as the total voltage remains below 24V. For example, the positive supply could be set to 14V with the negative supply at –10V. Most behaviors remain constant across the operating voltage range. Parameters that vary significantly with operating voltage are shown in the Typical Characteristics. Sequencing of power supplies must assure that the digital supply voltage ( $V_{DIG}$ ) be applied before the supply voltage to prevent damage to the OPA564. Figure 36 shows acceptable versus unacceptable power-supply sequencing.



(1) The power-supply sequence illustrated in (A) is not allowed. This power-supply sequence causes damage to the device.

#### Figure 36. Power-Supply Sequencing



#### ADJUSTABLE CURRENT LIMIT

The OPA564 provides over-current protection to the load through its accurate, user-adjustable current limit ( $I_{SET}$  pin). The current limit value,  $I_{LIM}$ , can be set from 0.4A to 1.5A by controlling the current through the  $I_{SET}$  pin. Setting the current limit does not require special power resistors. The output current does not flow through the  $I_{SET}$  pin.

A simple resistor to the negative rail is sufficient for a general, coarse limit of the output current. Figure 30 exhibits the percent of error in the transfer function between  $I_{SET}$  and  $I_{OUT}$  versus the current limit set resistor,  $R_{SET}$ ; Figure 31 and Figure 32 show how this error translates to variation in  $I_{OUT}$  versus  $R_{SET}$ . The dotted line represents the ideal output current setting which is determined by the following equation:

$$I_{\text{LIM}} \cong 20000 \text{ x} \left( \frac{1.2 \text{V}}{5000 + \text{R}_{\text{SET}}} \right)$$
 (1)

The mismatch errors between the current limit set mirror and the output stage are primarily a result of variations in the ~1.2V bandgap reference, an internal  $5k\Omega$  resistor, the mismatch between the current limit and the output stage mirror, and the tolerance and temperature coefficient of the R<sub>SET</sub> resistor referenced to the negative rail. Additionally, an increase in junction temperature can induce added mismatch in accuracy between the I<sub>SET</sub> and I<sub>OUT</sub> mirror. See Figure 53 for a method that can be used to dynamically change the current limit setting using a simple, zero drift current source. This approach simplifies the current limit equation to the following:

$$I_{\text{LIM}} \cong 20,000 \times I_{\text{SET}} \tag{2}$$

The current into the  $I_{SET}$  pin is determined by the NPN current source. Therefore, the errors contributed by the internal 1.2V bandgap reference and the  $5k\Omega$  resistor mismatch are eliminated, thus improving the overall accuracy of the transfer function. In this case, the primary source of error in  $I_{SET}$  is the  $R_{SET}$  resistor tolerance and the beta of the NPN transistor.

It is important to note that the primary intent of the current limit on the OPA564 is coarse protection of the output stage; therefore, the user should exercise caution when attempting to control the output current by dynamically toggling the current limit setting. Predictable performance is better achieved by controlling the output voltage through the feedback loop of the OPA564. OPA564

#### Setting the Current Limit

Leaving the I<sub>SET</sub> pin unconnected damages the device. Connecting I<sub>SET</sub> directly to V– is not recommended because it programs the current limit far beyond the 1.5A capability of the device and causes excess power dissipation. The minimum recommended value for R<sub>SET</sub> is 7.5k $\Omega$ , which programs the maximum current limit to approximately 1.9A. The maximum value for R<sub>SET</sub> is 55k $\Omega$ , which programs the minimum current limit to approximately 0.4A. The simplest method for adjusting the current limit (I<sub>LIM</sub>) uses a resistor or potentiometer connected between the I<sub>SET</sub> pin and V–, according to Equation 1.

If  $I_{LIM}$  has been defined,  $R_{SET}$  can be solved by rearranging Equation 1 into Equation 3:

$$\mathsf{R}_{\mathsf{SET}} \cong \left(\frac{24k\Omega}{\mathsf{I}_{\mathsf{LIM}}}\right) - 5k\Omega \tag{3}$$

 $R_{SET}$  in combination with a 5k $\Omega$  internal resistor determines the magnitude of a small current that sets the desired output current limit.

Figure 37 shows a simplified schematic of the OPA564 current limit architecture.



(1) At power-on, this capacitor is not charged. Therefore, the OPA564 is programmed for maximum output current. Capacitor values > 1nF are not recommended.

#### Figure 37. Adjustable Current Limit

#### SBOS372E-OCTOBER 2008-REVISED JANUARY 2011

### ENABLE/SHUTDOWN (E/S) PIN

The output of the OPA564 shuts down when the  $E/\overline{S}$ pin is forced low. For normal operation (output enabled), the  $E/\overline{S}$  pin must be pulled high (at least 2V above V-). To enable the OPA564 permanently, the  $E/\overline{S}$  pin can be left unconnected. The  $E/\overline{S}$  pin has an internal  $100k\Omega$  pull-up resistor. When the output is shut down, the output impedance of the OPA564 is  $6G\Omega \parallel 120pF$ . The output shutdown output voltage versus output current is shown in Figure 42. Although the output is high-impedance when shut down, there is still a path through the feedback network into the input stage to ground; see Figure 43. To prevent damage to the OPA564, ensure that the voltage across the input terminals +IN and -IN does not exceed 0.5V, and that the current flowing through the input terminals does not exceed 10mA when operated beyond the supply rails, V- and V+. Refer to the Input Protection section.

#### **Input Protection**

Electrostatic discharge (ESD) protection followed by back-to-back diodes and input resistors (see Figure 43) are used for input protection on the OPA564. Exceeding the turn-on threshold of these diodes, as in a pulse condition, can cause current to flow through the input protection diodes because of the finite slew rate of the amplifier. If the input current is not limited, the back-to-back diodes and the input devices can be destroyed. Sources of high input current can also cause subtle damage to the amplifier. Although the unit may still be functional, important parameters such as input offset voltage, drift, and noise may shift.

When using the OPA564 as a unity-gain buffer (follower), as an inverting amplifier, or in shutdown mode, the input voltage between the input terminals (+IN and -IN) must be limited so that the voltage does not exceed 0.5V. This condition must be maintained across the entire common-mode range from V- to V+. If the inputs are taken above either supply rail, the current must be limited to 10mA through the ESD protection diodes. During excursions past the rails, it is still necessary to limit the voltage across the input terminals. If necessary, external back-to-back diodes should be added between +IN and -IN to maintain the 0.5V requirement between these connections.

#### **Output Shutdown**

The shutdown pin  $(E/\overline{S})$  is referenced to the negative supply (V–). Therefore, shutdown operation is slightly different in single-supply and dual-supply applications. In single-supply operation, V– typically equals common ground. Therefore, the shutdown



#### www.ti.com

logic signal and the OPA564 shutdown pin are referenced to the same potential. In this configuration, the logic pin and the OPA564 enable can simply be connected together. Shutdown occurs for voltage levels of less than 0.8V. The OPA564 is enabled at logic levels greater than 2V. In dual-supply operation, the logic pin remains referenced to a logic ground. However, the shutdown pin of the OPA564 continues to be referenced to V–.

Thus, in a dual-supply system, to shut down the OPA564 the voltage level of the logic signal must be level-shifted by some means. One way to shift the logic signal voltage level is by using an optocoupler, as Figure 38 shows.



(1) Optional; may be required to limit leakage current of optocoupler at high temperatures.

## Figure 38. Shutdown Configuration for Dual Supplies (Using Optocoupler)

To shut down the output, the  $E/\overline{S}$  pin is pulled low, no greater than 0.8V above V–. This function can be used to conserve power during idle periods. To return the output to an enabled state, the  $E/\overline{S}$  pin should be pulled to at least 2.0V above V–. Figure 27 shows the typical enable and shutdown response times. It should be noted that the  $E/\overline{S}$  pin does not affect the internal thermal shutdown.

When the OPA564 will be used in applications where the device shuts down, special care should be taken with respect to input protection. Consider the following two examples.



#### SBOS372E - OCTOBER 2008-REVISED JANUARY 2011

#### www.ti.com

Figure 39 shows the amplifier in a follower configuration. The load is connected midway between the supplies, V+ and V–.

When the device shuts down in this situation, the load pulls  $V_{\text{OUT}}$  to ground. Little or no current then flows through the input of the OPA564.



Figure 39. Shutdown Equivalent Circuit with Load Connected Midway Between Supplies



#### SBOS372E-OCTOBER 2008-REVISED JANUARY 2011

Now consider Figure 40. Here, the load is connected to V–. When the device shuts down, current flows from the positive input +IN through the first  $1.6k\Omega$  resistor through an input protection diode, then through the second  $1.6k\Omega$  resistor, and finally through the  $100\Omega$  resistor to V–.

This current flow produces a voltage across the inputs which is much greater than 0.5V, which damages the OPA564. A similar problem would occur if the load is connected to the positive supply.

CAUTION This configuration damages the device.



Figure 40. Shutdown Equivalent Circuit with Load Connected to V–: Voltage Across Inputs During DIsable Exceeds Input Requirements



The solution is to place external protection diodes across the OPA564 input. Figure 41 illustrates this configuration.

#### **NOTE** This configuration protects the input during shutdown.



Figure 41. Shutdown Equivalent Circuit with Load Connected to V–: Protected Input Configuration

SBOS372E-OCTOBER 2008-REVISED JANUARY 2011

#### **Ensuring Microcontroller Compatibility**

Not all microcontrollers output the same logic state after power-up or reset. 8051-type microcontrollers, for example, output logic high levels while other models power up with logic low levels after reset. In the configuration of Figure 38(a), the shutdown signal is applied on the cathode side of the photodiode within the optocoupler. A high logic level causes the OPA564 to be enabled, and a low logic level shuts the OPA564 down. In the configuration of Figure 38(b), with the logic signal applied on the anode side, a high level causes the OPA564 to shut down, and a low level enables the op amp.



Figure 42. Output Shutdown Output Impedance









### CURRENT LIMIT FLAG

The OPA564 features a current limit flag ( $I_{FLAG}$ ) that can be monitored to determine if the load current is operating within or exceeding the current limit set by the user. The output signal of  $I_{FLAG}$  is compatible with standard CMOS logic and is referenced to the negative supply pin (V–). A voltage level of + 0.8V or less with respect to V– indicates that the amplifier is operating within the limits set by the user. A voltage level of +2.0V or greater with respect to V– indicates that the OPA564 is operating above (exceeds) the current limit set by the user. See <u>Setting the Current</u> *Limit* for proper current limit operation.

#### OUTPUT STAGE COMPENSATION

The complex load impedances common in power op amp applications can cause output stage instability. For normal operation, output compensation circuitry is typically not required. However, if the OPA564 is intended to be driven into current limit, an R/C network (snubber) may be required. A snubber circuit such as the one shown in Figure 54 may also enhance stability when driving large capacitive loads (greater than 1000pF) or inductive loads (for example, motors or loads separated from the amplifier by long cables). Typically,  $3\Omega$  to  $10\Omega$  in series with  $0.01\mu$ F to  $0.1\mu$ F is adequate. Some variations in circuit value may be required with certain loads.

#### **OUTPUT PROTECTION**

The output structure of the OPA564 includes ESD diodes (see Figure 43). Voltage at the OPA564 output must not be allowed to go more than 0.4V beyond either supply rail to avoid damaging the electromagnetic device. Reactive and field (EMF)-generation loads can return load current to the amplifier, causing the output voltage to exceed the power-supply voltage. This damaging condition can be avoided with clamping diodes from the output terminal to the power supplies, as Figure 54 and Figure 55 illustrate. Schottky rectifier diodes with a 3A or greater continuous rating are recommended.

#### THERMAL PROTECTION

The OPA564 has thermal sensing circuitry that helps protect the amplifier from exceeding temperature limits. Power dissipated in the OPA564 causes the junction temperature to rise. Internal thermal shutdown circuitry disables the output when the die temperature reaches the thermal shutdown temperature limit. The OPA564 output remains shut down until the die has cooled sufficiently; see the Electrical Characteristics, *Thermal Shutdown* section.

Depending on load and signal conditions, the thermal protection circuit may cycle on and off. This cycling limits the amplifier dissipation, but may have undesirable effects on the load. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable, long-term, continuous operation, with  $I_{OUT}$  at the maximum output of 1.5A, the junction temperature should be limited to +85°C maximum. Figure 44 shows the maximum output current versus junction temperature for dc and RMS signal outputs. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection Use worst-case loading and signal triggers. conditions. For good, long-term reliability, thermal protection should trigger more than 35°C above the maximum expected ambient condition of the application.

The internal protection circuitry of the OPA564 was designed to protect against overload conditions; it was not intended to replace proper heatsinking. Continuously running the OPA564 into thermal shutdown degrades reliability.





## USING T<sub>SENSE</sub> FOR MEASURING JUNCTION TEMPERATURE

The OPA564 includes an internal diode for junction temperature monitoring. The  $\eta$ -factor of this diode is 1.033. Measuring the OPA564 junction temperature can be accomplished by connecting the  $T_{\text{SENSE}}$  pin to a remote-junction temperature sensor, such as the TMP411 (see Figure 57).

```
© 2008–2011, Texas Instruments Incorporated
```

SBOS372E-OCTOBER 2008-REVISED JANUARY 2011

# POWER DISSIPATION AND SAFE OPERATING AREA

Power dissipation depends on power supply, signal, and load conditions. For dc signals, power dissipation is equal to the product of output current ( $I_{OUT}$ ) and the voltage across the conducting output transistor [(V+) – V<sub>OUT</sub> when sourcing; V<sub>OUT</sub> – (V–) when sinking]. Dissipation with ac signals is lower. Application Bulletin AB-039, *Power Amplifier Stress and Power Handling Limitations* (SBOA022, available for download from www.ti.com) explains how to calculate or measure power dissipation with unusual signals and loads.

Figure 45 shows the safe operating area at room temperature with various heatsinking efforts. Note that the safe output current decreases as  $(V+) - V_{OUT}$  or  $V_{OUT} - (V-)$  increases. Figure 46 shows the safe operating area at various temperatures with the PowerPAD being soldered to a 2oz copper pad.

The power that can be safely dissipated in the package is related to the ambient temperature and the heatsink design. The PowerPAD package was specifically designed to provide excellent power dissipation, but board layout greatly influences the heat dissipation of the package. Refer to the *Thermally-Enhanced PowerPAD Package* section for further details.

The relationship between thermal resistance and power dissipation can be expressed as:

 $T_{J} = T_{A} + T_{JA}$ 

 $\mathsf{T}_{\mathsf{J}\mathsf{A}} = \mathsf{P}_{\mathsf{D}} \times \theta_{\mathsf{J}\mathsf{A}}$ 

Combining these equations produces:

 $T_J = T_A + P_D \times \theta_{JA}$ 

where:

 $T_J$  = Junction temperature (°C)

 $T_A$  = Ambient temperature (°C)

 $\theta_{JA}$  = Junction-to-ambient thermal resistance (°C/W)

 $P_D$  = Power dissipation (W)

To determine the required heatsink area, required power dissipation should be calculated and the relationship between power dissipation and thermal resistance should be considered to minimize shutdown conditions and allow for proper long-term operation (junction temperature of +85°C or less). Once the heatsink area has been selected, worst-case load conditions should be tested to ensure proper thermal protection.



Figure 45. Safe Operating Area at Room Temperature



PowerPAD soldered to a 2oz copper pad.

#### Figure 46. Safe Operating Area at Various Ambient Temperatures

**ISTRUMENTS** 

FXAS



For applications with limited board size, refer to Figure 47 for the approximate thermal resistance relative to heatsink area. Increasing heatsink area beyond 2in<sup>2</sup> provides little improvement in thermal resistance. To achieve the 33°C/W shown in the Electrical Characteristics, a 2oz copper plane size of 9in<sup>2</sup> was used. The PowerPAD package is well-suited for continuous power levels from 2W to 4W, depending on ambient temperature and heatsink area. The addition of airflow also influences maximum power dissipation, as Figure 48 illustrates. Higher power levels may be achieved in applications with a low on/off duty cycle, such as remote meter reading.



Figure 47. Thermal Resistance vs Circuit Board Copper Area



Figure 48. Maximum Power Dissipation vs Temperature

#### SBOS372E - OCTOBER 2008-REVISED JANUARY 2011

#### THERMALLY-ENHANCED PowerPAD PACKAGE

The OPA564 uses the HSOP-20 PowerPAD DWP and DWD packages, which are thermally-enhanced, standard size IC packages. These packages enhance power dissipation capability significantly and can be easily mounted using standard printed circuit board (PCB) assembly techniques, and can be removed and replaced using standard repair procedures.

The DWP PowerPAD package is designed so that the leadframe die pad (or thermal pad) is exposed on the bottom of the IC, as shown in Figure 49a; the DWD PowerPAD package has the exposed pad on the top side of the package, as shown in Figure 49b. The thermal pad provides an extremely low thermal resistance ( $\theta_{JC}$ ) path between the die and the exterior of the package.

PowerPAD packages with exposed pad down are designed to be soldered directly to the PCB, using the PCB as a heatsink. Texas Instruments does not recommend the use of the of a PowerPAD package without soldering it to the PCB because of the risk of lower thermal performance and mechanical integrity. In addition, through the use of thermal vias, the bottom-side thermal pad can be directly connected to a power plane or special heatsink structure designed into the PCB. The PowerPAD should be at the same voltage potential as V–. Soldering the bottom-side PowerPAD to the PCB is always required, even with applications that have low power dissipation. It provides the necessary thermal and mechanical connection between the leadframe die and the PCB.

Pad-up PowerPAD packages should have appropriately designed heatsinks attached. Because of the variation and flexible nature of this type of heat sink, additional details should come from the specific manufacturer of the heatsink.

#### SBOS372E-OCTOBER 2008-REVISED JANUARY 2011



Figure 49. Cross-Section Views

#### Bottom-Side PowerPAD Assembly Process

- 1. The PowerPAD must be connected to the most negative supply of the device, V-.
- 2. Prepare the PCB with a top side etch pattern, as shown in the attached thermal land pattern mechanical drawing. There should be etch for the leads as well as etch for the thermal land.
- 3. Place the recommended number of holes (or thermal vias) in the area of the thermal pad, as seen in the attached thermal land pattern mechanical drawing. These holes should be 13mils (.013in, or 330.2µm) in diameter. They are kept small so that solder wicking through the holes is not a problem during reflow.
- 4. It is recommended, but not required, to place a small number of the holes under the package and outside the thermal pad area. These holes provide an additional heat path between the copper land and ground plane and are 25mils (.025in, or 635µm) in diameter. They may be larger because they are not in the area to be soldered, so wicking is not a problem. This configuration is illustrated in the attached thermal land pattern mechanical drawing.
- 5. Connect all holes, including those within the thermal pad area and outside the pad area, to the internal plane that is at the same voltage potential as V-.
- 6. When connecting these holes to the internal plane, do not use the typical web or spoke via connection methodology (as Figure 50 shows). Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This configuration makes the soldering of vias that have plane connections easier. However, in this application, low thermal resistance is desired for the most efficient heat transfer. Therefore, the

holes under the PowerPAD package should be connected to the internal plane with a complete connection around the entire circumference of the plated through-hole.

- 7. The top-side solder mask should leave exposed the terminals of the package and the thermal pad area. The thermal pad area should leave the 13mil holes exposed. The larger 25mil holes outside the thermal pad area should be covered with solder mask.
- 8. Apply solder paste to the exposed thermal pad area and all of the package terminals.
- 9. With these preparatory steps completed, the PowerPAD IC is simply placed in position and run through the solder reflow operation as any surface-mount standard component. This processing results in a part that is properly installed.

For detailed information on the PowerPAD package including thermal modeling considerations and repair Technical procedures, see Brief SLMA002. PowerPAD Thermally Enhanced Package, available at www.ti.com.



Figure 50. Via Connection Methods





(1) See Figure 35 for an example of a basic noninverting amplifier with  $V_{\text{DIG}}$  not exceeding 5.5V.

#### Figure 51. Improved Howland Current Pump

#### **APPLICATIONS CIRCUITS**

The high output current and low supply of the OPA564 make it a good candidate for driving laser diodes and thermoelectric coolers. Figure 51 shows an improved Howland current pump circuit.

#### **POWERLINE COMMUNICATION**

Powerline communication (PLC) applications require some form of signal transmission over an existing ac power line. A common technique used to couple these modulated signals to the line is through a signal transformer. A power amplifier is often needed to provide adequate levels of current and voltage to drive the varying loads that exist on today's powerlines. One such application is shown in Figure 52. The OPA564 is used to drive signals used in frequency modulation schemes such as FSK (Frequency-Shift Keying) or OFDM (Orthogonal Frequency-Division Multiplexing) to transmit digital information over the powerline. The power output capabilities of the OPA564 are needed to drive the current requirements of the transformer that is shown in the figure, coupled to the ac power line via a coupling capacitor. Circuit protection is often needed or required to prevent excessive line voltages or current surges from damaging the active circuitry in the power amplifier and application circuitry.



(1)  $S_1$ ,  $S_2$ ,  $S_3$ , and  $S_4$  are Schottky diodes.  $S_1$  and  $S_2$  are B350 or equivalent.  $S_3$  and  $S_4$  are BAV99T or equivalent.

(2)  $L_1$  should be small enough so that it does not interfere with the bandwidth of interest but large enough to suppress transients that could damage the OPA564.

(3)  $D_1$  is a transient suppression diode. For 24V supplies, use SMBJ12CA. For 12V supplies, use SMBJ6.0CA. Voltage rating of transient voltage suppressor should be half the supply rating or less.

(4) The minimum recommended value for  $R_4$  is 7.5k $\Omega$ .

### Figure 52. Powerline Communication Line Coupling



SBOS372E-OCTOBER 2008-REVISED JANUARY 2011

#### PROGRAMMABLE POWER SUPPLY

Figure 53 shows the OPA333 used to control  $I_{SET}$  in order to adjust the current limit of the OPA564.

Figure 54 shows a basic motor speed driver but does not include any control over the motor speed. For applications where good control of the speed of the motor is desired, but the precision of a tachometer control is not required, the circuit in Figure 55 provides control by using feedback of the current consumption to adjust the motor drive. For more information on this circuit, see the Application Bulletin *DC Motor Speed Controller: Control a DC Motor without Tachometer Feedback* (SBOA043), available for download at the TI web site.

Figure 56 shows two examples of generating the signal for  $V_{DIG}$ . Figure 56a uses an 1N4732A zener to bias the  $V_{DIG}$  to precisely 4.7V above V–. Figure 56b uses a high-voltage subregulator to derive the  $V_{DIG}$  voltage. Figure 58 illustrates a detailed powerline communication circuit.



Figure 53. Programmable Current Limit Option



(1)  $Z_1$ ,  $Z_2$  = zener diodes (IN5246 or equivalent). Select  $Z_1$  and  $Z_2$  diodes that are capable of the maximum anticipated surge current.

(2)  $S_1$ ,  $S_2$  = Schottky diodes (STPS1L40 or equivalent).

(3)  $C_1$  = high-frequency bypass capacitors;  $C_2$  = low-frequency bypass capacitors (minimum of 10µF for every 1A peak current)

Figure 54. Motor Drive Circuit



#### SBOS372E - OCTOBER 2008 - REVISED JANUARY 2011



(1)  $I_{FLAG}$  and  $T_{FLAG}$  connections are not shown.

- (2)  $Z_1$ ,  $Z_2$  = zener diodes (IN5246 or equivalent). Select  $Z_1$  and  $Z_2$  diodes that are capable of the maximum anticipated surge current.
- (3)  $S_1$ ,  $S_2$  = Schottky diodes (STPS1L40 or equivalent).
- (4)  $C_1$  = high-frequency bypass capacitors;  $C_2$  = low-frequency bypass capacitors (minimum of 10µF for every 1A peak current).

Figure 55. DC Motor Speed Controller (without Tachometer)





TEXAS INSTRUMENTS

SBOS372E-OCTOBER 2008-REVISED JANUARY 2011

www.ti.com



Figure 57. Temperature Measurement Using  $T_{\mbox{\scriptsize SENSE}}$  and TMP411



Figure 58. Detailed Powerline Communication Circuit





SBOS372E - OCTOBER 2008 - REVISED JANUARY 2011

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision D (November, 2010) to Revision E                                                                                      | Page |
|----|--------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed R <sub>CL</sub> to R <sub>SET</sub> throughout document                                                                            | 1    |
| •  | Updated Absolute Maximum Ratings table, signal input terminals specifications; added new footnote                                          | 2    |
| •  | Deleted current through back-to-back input protection diodes specification; added maximum differential voltage across inputs specification | 2    |
| •  | Changed footnote (4) in Absolute Maximum Ratings table                                                                                     | 2    |
| •  | Revised conditions for Electrical Characteristics table                                                                                    | 3    |
| •  | Revised conditions for Electrical Characteristics table                                                                                    | 4    |
| •  | Updated current limit equation                                                                                                             | 4    |
| •  | Changed ideality factor value for T <sub>SENSE</sub> parameter                                                                             | 4    |
| •  | Changed footnote (5) in Electrical Characteristics table                                                                                   | 4    |
| •  | Revised conditions for Electrical Characteristics table                                                                                    | 5    |
| •  | Deleted condition statement for I <sub>Q</sub> and I <sub>QSD</sub> parameters in Electrical Characteristics table                         | 5    |
| •  | Updated minimum value for V <sub>DIG</sub> parameter in Electrical Characteristics table                                                   | 5    |
| •  | Changed description of V <sub>DIG</sub> pin operation                                                                                      | 6    |
| •  | Updated condition statement for Typical Characteristics                                                                                    | 8    |
| •  | Corrected y-axis values in Figure 1                                                                                                        | 8    |
| •  | Revised Setting the Current Limit section to update maximum value for R <sub>SET</sub>                                                     | . 15 |
| •  | Revised ENABLE/SHUTDOWN Pin section                                                                                                        | . 16 |
| •  | Added Input Protection section                                                                                                             | . 16 |
| •  | Added Figure 39                                                                                                                            | . 17 |
| •  | Added Figure 41                                                                                                                            | . 19 |
| •  | Changed Figure 43                                                                                                                          | . 20 |
| •  | Changed ideality factor value                                                                                                              | . 21 |
| •  | Changed Figure 52                                                                                                                          | . 25 |
| •  | Corrected signal indicators shown in Figure 53                                                                                             | . 26 |
| •  | Updated footnote (1) to Figure 54                                                                                                          | . 26 |
| •  | Changed footnote (2) to Figure 54                                                                                                          | . 26 |
| •  | Changed footnote (2) to Figure 55                                                                                                          | . 27 |
| •  | Updated footnote (3) to Figure 55                                                                                                          | . 27 |
| •  | Revised Figure 58                                                                                                                          | . 28 |

#### Changes from Revision C (November, 2009) to Revision D

Page

| • | Deleted references to HTSSOP-20 (PWP) package throughout document; this package version will not be<br>manufactured | . 1 |
|---|---------------------------------------------------------------------------------------------------------------------|-----|
| • | Removed HTSSOP-20 (PWP) package option and footnote (2) from Package/Ordering Information table                     | 2   |
| • | Deleted HTSSOP-20 PWP package thermal resistance information in Electrical Characteristics table                    | 5   |



11-Apr-2013

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                 |              | (4)               |         |
| OPA564AIDWD      | ACTIVE | HSOP         | DWD     | 20   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA564            | Samples |
| OPA564AIDWDR     | ACTIVE | HSOP         | DWD     | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA564            | Samples |
| OPA564AIDWP      | ACTIVE | SO PowerPAD  | DWP     | 20   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA564            | Samples |
| OPA564AIDWPR     | ACTIVE | SO PowerPAD  | DWP     | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA564            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

11-Apr-2013

#### OTHER QUALIFIED VERSIONS OF OPA564 :

• Automotive: OPA564-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION



\*All dimensions are nominal



## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | -                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|--------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA564AIDWDR | HSOP               | DWD                | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| OPA564AIDWPR | SO<br>Power<br>PAD | DWP                | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

12-Nov-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA564AIDWDR | HSOP         | DWD             | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| OPA564AIDWPR | SO PowerPAD  | DWP             | 20   | 2000 | 367.0       | 367.0      | 45.0        |



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. See the product data sheet for details regarding the exposed thermal pad dimensions.

PowerPAD is a trademark of Texas Instruments.



## DWP (R-PDSO-G20)

## PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



DWD (R-PDSO-G\*\*) PowerPAD<sup>™</sup> PLASTIC SMALL-OUTLINE (DIE DOWN) 20 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. See the product data sheet for details regarding the exposed thermal pad dimensions.

PowerPAD is a trademark of Texas Instruments.



## DWD (R-PDSO-G20)

## THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated