











Contware

OPA365, OPA2365

SBOS365F – JUNE 2006 – REVISED APRIL 2020

# OPAx365 50-MHz, Zerø-Crossover, Low-Distortion, High CMRR, RRI/O, Single-Supply Operational Amplifier

#### 1 Features

Gain Bandwidth: 50 MHz

Zerø-Crossover Distortion Topology:

Excellent THD+N: 0.0004%CMRR: 100 dB (Minimum)

Rail-to-Rail Input and Output

- Input 100 mV Beyond Supply Rail

Low Noise: 4.5 nV/√Hz at 100 kHz

Slew Rate: 25 V/µs

• Fast Settling: 0.3 μs to 0.01%

· Precision:

Low Offset: 100 μV

Low Input Bias Current: 0.2 pA

2.2-V to 5.5-V Operation

## 2 Applications

- Signal Conditioning
- Data Acquisition
- Process Control
- Active Filters
- Test Equipment
- Audio
- Wideband Amplifiers

## 3 Description

The OPAx365 zerø-crossover series, rail-to-rail, high-performance, CMOS operational amplifiers are optimized for very low voltage, single-supply applications. Rail-to-rail input or output, low-noise (4.5 nV/√Hz) and high-speed operation (50-MHz Gain Bandwidth) make these devices ideal for driving sampling analog-to-digital converters (ADCs). Applications include audio, signal conditioning, and sensor amplification. The OPA365 family of op amps are also well-suited for cell phone power amplifier control loops.

Special features include an excellent common-mode rejection ratio (CMRR), no input stage crossover distortion, high input impedance, and rail-to-rail input and output swing. The input common-mode range includes both the negative and positive supplies. The output voltage swing is within 10 mV of the rails.

The OPA365 (single version) is available in the micro-size SOT23-5 (SOT-5) and SOIC-8 packages. The OPA2365 (dual version) is offered in the SOIC-8 package. All versions are specified for operation from -40°C to +125°C. Single and dual versions have identical specifications for maximum design flexibility.

## Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE    | BODY SIZE (NOM)   |  |
|-----------------|------------|-------------------|--|
| ODAGE ODAGGE    | SOIC (8)   | 4.90 mm × 3.91 mm |  |
| OPA365, OPA2365 | SOT-23 (5) | 2.90 mm × 1.60 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Fast Settling Peak Detector**



Copyright © 2016, Texas Instruments Incorporated



## **Table of Contents**

| 1 | Features 1                           |    | 8.4 Device Functional Modes                      | 15               |
|---|--------------------------------------|----|--------------------------------------------------|------------------|
| 2 | Applications 1                       | 9  | Application and Implementation                   | 16               |
| 3 | Description 1                        |    | 9.1 Application Information                      | 16               |
| 4 | Revision History2                    |    | 9.2 Typical Application                          | 17               |
| 5 | Device Comparison Table3             |    | 9.3 System Examples                              | 18               |
| 6 | Pin Configuration and Functions      | 10 | Power Supply Recommendations                     | <mark>2</mark> 1 |
| 7 | Specifications4                      | 11 | Layout                                           | 21               |
| • | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                           | <mark>2</mark> 1 |
|   | 7.1 Absolute Maximum Ratings         |    | 11.2 Layout Example                              | 22               |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                 | 23               |
|   | 7.4 Thermal Information: OP365       |    | 12.1 Device Support                              |                  |
|   | 7.5 Thermal Information: OPA2365     |    | 12.2 Documentation Support                       |                  |
|   | 7.6 Electrical Characteristics 5     |    | 12.3 Related Links                               | 24               |
|   | 7.7 Typical Characteristics          |    | 12.4 Community Resources                         | 24               |
| 8 | Detailed Description                 |    | 12.5 Trademarks                                  |                  |
| 0 | 8.1 Overview                         |    | 12.6 Electrostatic Discharge Caution             | <u>2</u> 4       |
|   |                                      |    | 12.7 Glossary                                    |                  |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable Information |                  |

## 4 Revision History

| • |                                                                                                              |      |
|---|--------------------------------------------------------------------------------------------------------------|------|
| С | changes from Revision E (August 2016) to Revision F                                                          | Page |
| • | Added Device Comparison Table                                                                                |      |
| С | changes from Revision D (June 2009) to Revision E                                                            | Page |
| • | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and |      |
|   | Mechanical, Packaging, and Orderable Information section                                                     | '    |



## 5 Device Comparison Table

| DEVICE  | INPUT TYPE | OFFSET<br>DRIFT<br>TYPICAL<br>(uV/C) | MINIMUM GAIN<br>STABLE | IQ / CHANNEL<br>TYPICAL (mA) | GAIN<br>BANDWIDTH<br>(MHz) | SLEW RATE<br>(V/µs) | VOLTAGE<br>NOISE (nV/√Hz) |
|---------|------------|--------------------------------------|------------------------|------------------------------|----------------------------|---------------------|---------------------------|
| OPAx365 | CMOS       | 1                                    | 1 V/V                  | 4.6                          | 50                         | 25                  | 4.5                       |
| OPAx607 | CMOS       | 0.3                                  | 6 V/V                  | 0.9                          | 50                         | 24                  | 3.8                       |
| OPAx837 | Bipolar    | 0.4                                  | 1/V/V                  | 0.6                          | 50                         | 105                 | 4.7                       |

## 6 Pin Configuration and Functions





#### OPA365: D Package 8-Pin SOIC Top View



(1) NC denotes no internal connection.

#### OPA2365: D Package 8-Pin SOIC Top View



#### Pin Functions: OPA365

| PIN              |         | 1/0 | DESCRIPTION |                                               |  |
|------------------|---------|-----|-------------|-----------------------------------------------|--|
| NAME             | SOIC    | SOT | 1/0         | DESCRIPTION                                   |  |
| -IN              | 2       | 4   | I           | Negative (inverting) input                    |  |
| +IN              | 3       | 3   | I           | Positive (noninverting) input                 |  |
| V-               | 4       | 2   | _           | Negative (lowest) power supply                |  |
| V+               | 7       | 5   | _           | Positive (highest) power supply               |  |
| V <sub>OUT</sub> | 6       | 1   | 0           | Output                                        |  |
| NC               | 1, 5, 8 | _   | _           | No internal connection (can be left floating) |  |

## Pin Functions: OPA2365

| PIN   |                                                  | 1/0 | DESCRIPTION                                     |  |
|-------|--------------------------------------------------|-----|-------------------------------------------------|--|
| NAME  | SOIC                                             | 1/0 | DESCRIPTION                                     |  |
| −IN A | 2                                                | 1   | Negative (inverting) input signal, channel A    |  |
| +IN A | 3                                                | 1   | Positive (noninverting) input signal, channel A |  |
| –IN B | 6 I Negative (inverting) input signal, channel B |     | Negative (inverting) input signal, channel B    |  |
| +IN B | 5                                                | I   | Positive (noninverting) input signal, channel B |  |

Copyright © 2006–2020, Texas Instruments Incorporated



#### Pin Functions: OPA2365 (continued)

| PIN                |           | 1/0 | DESCRIPTION                     |  |
|--------------------|-----------|-----|---------------------------------|--|
| NAME               | NAME SOIC |     | DESCRIPTION                     |  |
| V-                 | 4         | _   | Negative (lowest) power supply  |  |
| V+                 | 8         | _   | Positive (highest) power supply |  |
| V <sub>OUT</sub> A | 1         | 0   | Output, channel A               |  |
| V <sub>OUT</sub> B | 7         | 0   | Output, channel B               |  |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted). (1)

|             |                                                | MIN   | MAX   | UNIT |
|-------------|------------------------------------------------|-------|-------|------|
| Valtage     | Supply voltage                                 |       | 5.5   | V    |
| Voltage     | Signal input terminals, voltage (2)            | -0.5  | 0.5   | V    |
| Command     | Signal input terminals, current <sup>(2)</sup> | -10   | 10    | mA   |
| Current     | Output short-circuit <sup>(3)</sup>            | Conti | nuous |      |
|             | Operating, T <sub>A</sub>                      | -40   | 150   | °C   |
| Temperature | Junction, T <sub>J</sub>                       |       | 150   | °C   |
|             | Storage, T <sub>stg</sub>                      | -65   | 150   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |
| , ,                |                         | Machine model                                                       | ±400  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted).

|                                   | MIN | NOM MAX | UNIT |
|-----------------------------------|-----|---------|------|
| Power supply voltage, (V+) – (V–) | 2.2 | 5.5     | V    |
| Specified temperature             | -40 | +125    | °C   |
| Operating temperature             | -40 | +150    | °C   |

#### 7.4 Thermal Information: OP365

| <i>,</i>            | merma imormation. Of 505                  |              |          |      |
|---------------------|-------------------------------------------|--------------|----------|------|
|                     |                                           | OPA          |          |      |
|                     | THERMAL METRIC <sup>(1)</sup>             | DBV (SOT-23) | D (SOIC) | UNIT |
|                     |                                           | 5 PINS       | 8 PINS   |      |
| $R_{\theta JA}$     | Junction-to-ambient thermal resistance    | 206.9        | 140.1    | °C/W |
| R <sub>0</sub> JC(t | Junction-to-case (top) thermal resistance | 69.4         | 89.8     | °C/W |
| $R_{\theta JB}$     | Junction-to-board thermal resistance      | 34.2         | 80.6     | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

apon.

<sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.

<sup>(3)</sup> Short-circuit to ground, one amplifier per package.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## Thermal Information: OP365 (continued)

|                      |                                              | OPA365       |          |      |  |
|----------------------|----------------------------------------------|--------------|----------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | D (SOIC) | UNIT |  |
|                      |                                              | 5 PINS       | 8 PINS   |      |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1.8          | 28.7     | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 33.9         | 80.1     | °C/W |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a          | n/a      | °C/W |  |

## 7.5 Thermal Information: OPA2365

|                      |                                              | OPA2365  |      |
|----------------------|----------------------------------------------|----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | UNIT |
|                      |                                              | 8 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 115.5    | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 60.1     | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 56.9     | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 9.5      | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 56.3     | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.6 Electrical Characteristics

At  $T_A = 25$ °C,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S/2$ ,  $V_{CM} = V_S/2$ , and  $V_{OUT} = V_S/2$ , unless otherwise noted.

|                      | PARAMETE                    | R                  | TEST CONDITIONS                                                                               | MIN           | TYP         | MAX           | UNIT               |
|----------------------|-----------------------------|--------------------|-----------------------------------------------------------------------------------------------|---------------|-------------|---------------|--------------------|
| OFFSET               | VOLTAGE                     |                    |                                                                                               | "             |             | 1             |                    |
| Vos                  | Input offset voltage        |                    |                                                                                               |               | 100         | 200           | μV                 |
| dV <sub>OS</sub> /dT | Input offset voltage v      | ersus drift        | At $T_A = -40^{\circ}\text{C}$ to +125°C                                                      |               | 1           |               | μV/°C              |
| PSRR                 | Input offset voltage v      | ersus power supply | $V_S = 2.2 \text{ V to } 5.5 \text{ V},$ at $T_A = -40^{\circ}\text{C}$ to +125°C             |               | 10          |               | μV/V               |
|                      | Channel separation,         | DC                 |                                                                                               |               | 0.2         |               | μV/V               |
| INPUT BI             | AS CURRENT                  |                    |                                                                                               |               |             |               |                    |
|                      | Leaved Is the accommend     |                    |                                                                                               |               | ±0.2        | ±10           | pА                 |
| I <sub>B</sub>       | Input bias current          | Over temperature   | At $T_A = -40^{\circ}\text{C}$ to +125°C                                                      | See Typica    | al Characte | eristics      |                    |
| los                  | Input offset current        |                    |                                                                                               |               | ±0.2        | ±10           | pА                 |
| NOISE                |                             |                    |                                                                                               | 1             |             | '             |                    |
| e <sub>n</sub>       | Input voltage noise         |                    | f = 0.1 Hz to 10 Hz                                                                           |               | 5           |               | $\mu V_{PP}$       |
| e <sub>n</sub>       | Input voltage noise of      | lensity            | f = 100 kHz                                                                                   |               | 4.5         |               | nV/√ <del>Hz</del> |
| i <sub>n</sub>       | Input current noise d       | ensity             | f = 10 kHz                                                                                    |               | 4           |               | fA/√Hz             |
| INPUT V              | OLTAGE RANGE                |                    |                                                                                               |               |             | •             |                    |
| V <sub>CM</sub>      | Common-mode volta           | ige range          |                                                                                               | (V-) -<br>0.1 |             | (V+) +<br>0.1 | V                  |
| CMRR                 | Common-mode rejection ratio |                    | $(V-) - 0.1 \ V \le V_{CM} \le (V+) + 0.1 \ V,$<br>at $T_A = -40^{\circ}C$ to $+125^{\circ}C$ | 100           | 120         |               | dB                 |
| INPUT C              | APACITANCE                  |                    |                                                                                               | ·             |             | - '           |                    |
|                      | Differential                |                    |                                                                                               |               | 6           |               | pF                 |
|                      | Common-mode                 |                    |                                                                                               |               | 2           |               | pF                 |
| OPEN-LC              | OOP GAIN                    |                    |                                                                                               |               |             | ,             |                    |

Copyright © 2006–2020, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

At  $T_A = 25$ °C,  $R_L = 10~k\Omega$  connected to  $V_S/2$ ,  $V_{CM} = V_S/2$ , and  $V_{OUT} = V_S/2$ , unless otherwise noted.

|                 | PARAMETER                                        | ₹                | TEST CONDITIONS                                                                       | MIN       | TYP         | MAX     | UNIT |
|-----------------|--------------------------------------------------|------------------|---------------------------------------------------------------------------------------|-----------|-------------|---------|------|
|                 |                                                  |                  | $R_L$ = 10 kΩ, 100 mV < V <sub>O</sub> < (V+) – 100 mV,<br>at $T_A$ = -40°C to +125°C | 100       | 120         |         | dB   |
| A <sub>OL</sub> | Open-loop voltage ga                             | ain              | $R_L = 600 \ \Omega, \ 200 \ mV < V_O < (V+) - 200 \ mV$                              | 100       | 120         |         | dB   |
|                 |                                                  |                  | $R_L$ = 600 Ω, 200 mV < V <sub>O</sub> < (V+) - 200 mV, at $T_A$ = -40°C to +125°C    | 94        |             |         | dB   |
| FREQUE          | NCY RESPONSE                                     |                  |                                                                                       |           |             |         |      |
| GBW             | Gain-bandwidth prod                              | uct              | V <sub>S</sub> = 5 V                                                                  |           | 50          |         | MHz  |
| SR              | Slew rate                                        |                  | V <sub>S</sub> = 5 V , G = 1                                                          |           | 25          |         | V/µs |
|                 | Cottling time                                    | 0.1%             | V <sub>S</sub> = 5 V , 4-V step, G = +1                                               |           | 200         |         | ns   |
| t <sub>S</sub>  | Settling time                                    | 0.01%            | V <sub>S</sub> = 5 V, 4-V step, G = +1                                                |           | 300         |         | ns   |
|                 | Overload recovery time                           |                  | V <sub>S</sub> = 5 V, V <sub>IN</sub> x Gain > V <sub>S</sub>                         |           | < 0.1       |         | μs   |
| THD+N           | Total harmonic distortion + noise <sup>(1)</sup> |                  | $V_S = 5 \text{ V}, R_L = 600 \Omega, V_O = 4 V_{PP}, G = 1, f = 1 \text{ kHz}$       | 0         |             |         |      |
| OUTPUT          |                                                  |                  |                                                                                       |           |             |         |      |
|                 | Voltage output swing                             | from rail        | $R_L$ = 10 kΩ, $V_S$ = 5.5 V, at $T_A$ = -40°C to +125°C                              |           | 10          | 20      | mV   |
| I <sub>SC</sub> | Short-circuit current                            |                  |                                                                                       |           | ±65         |         | mA   |
| $C_L$           | Capacitive load drive                            |                  |                                                                                       | See Typic | al Characte | ristics |      |
|                 | Open-loop output impedance                       |                  | f = 1 MHz, I <sub>O</sub> = 0 mA                                                      |           | 30          |         | Ω    |
| POWER           | SUPPLY                                           |                  |                                                                                       | •         |             |         |      |
| Vs              | Specified voltage ran                            | ge               |                                                                                       | 2.2       |             | 5.5     | V    |
|                 | Quiescent current                                |                  | I <sub>O</sub> = 0 mA                                                                 | 4.6       |             | 5       | A    |
| IQ              | per amplifier                                    | Over temperature | At $T_A = -40$ °C to +125°C                                                           |           |             | 5       | mA   |

<sup>(1) 3</sup>rd-order filter; bandwidth 80 kHz at -3 dB.

Submit Documentation Feedback

Copyright © 2006–2020, Texas Instruments Incorporated



## 7.7 Typical Characteristics



## TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





Figure 7. OPA365 Output Voltage vs Output Current







Figure 9. Short-Circuit Current vs Temperature

Figure 10. Quiescent Current vs Supply Voltage





Figure 11. Quiescent Current vs Temperature

Figure 12. 0.1-Hz to 10-Hz Input Voltage Noise



## **Typical Characteristics (continued)**





Figure 13. Total Harmonic Distortion + Noise vs Frequency

Figure 14. Input Voltage Noise Spectral Density





Figure 15. Overshoot vs Capacitive Load

Figure 16. Small-Signal Step Response





Figure 17. Large-Signal Step Response

Figure 18. Small-Signal Step Response



## **Typical Characteristics (continued)**





## 8 Detailed Description

#### 8.1 Overview

The OPAx365 series of operational amplifiers feature rail-to-rail, high performance that make these devices an excellent choice for driving ADCs. Other typical applications include signal conditioning, cell phone power amplifier control loops, audio, and sensor amplification. The OPAx365 is a wideband amplifier that may be operated with either a single supply or dual supplies.

Furthermore, the OPA365 amplifier parameters are fully specified from 2.2 V to 5.5 V. Many of the specifications apply from -40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.

## 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 8.3 Feature Description

#### 8.3.1 Rail-to-Rail Input

The OPA365 product family features true rail-to-rail input operation, with supply voltages as low as  $\pm 1.1~V$  (2.2 V). A unique zerø-crossover input topology eliminates the input offset transition region typical of many rail-to-rail, complementary stage operational amplifiers. This topology also allows the OPA365 to provide superior common-mode performance over the entire input range, which extends 100 mV beyond both power-supply rails, as shown in Figure 20. When driving ADCs, the highly linear  $V_{CM}$  range of the OPA365 assures that the op amp or ADC system linearity performance is not compromised.



Figure 20. OPA365 Linear Offset Over the Entire Common-Mode Range

A simplified schematic illustrating the rail-to-rail input circuitry is shown in the Functional Block Diagram.

#### 8.3.2 Input and ESD Protection

The OPA365 incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection, provided that the current is limited to 10 mA as stated in the *Absolute Maximum Ratings*. Figure 21 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value must be kept to the minimum in noise-sensitive applications.



Figure 21. Input Current Protection

#### 8.3.3 Capacitive Loads

The OPA365 may be used in applications where driving a capacitive load is required. As with all op amps, there may be specific instances where the OPA365 can become unstable, leading to oscillation. The particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether an amplifier will be stable in operation. An op amp in the unity-gain (+1 – V/V) buffer configuration and driving a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the op amp output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases.

Product Folder Links: OPA365 OPA2365



#### Feature Description (continued)

When operating in the unity-gain configuration, the OPA365 remains stable with a pure capacitive load up to approximately 1 nF. The equivalent series resistance (ESR) of some very large capacitors ( $C_L > 1~\mu F$ ) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See Figure 15.

One technique for increasing the capacitive load drive capability of the amplifier operating in unity gain is to insert a small resistor, typically 10  $\Omega$  to 20  $\Omega$ , in series with the output; see Figure 22. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. A possible problem with this technique is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing. The error contributed by the voltage divider may be insignificant. For instance, with a load resistance,  $R_L = 10 \text{ k}\Omega$ , and  $R_S = 20 \Omega$ , the gain error is only about 0.2%. However, when  $R_L$  is decreased to 600  $\Omega$ , which the OPA365 is able to drive, the error increases to 7.5%.



Figure 22. Improving Capacitive Load Drive

## 8.3.4 Achieving an Output Level of Zero Volts (0 V)

Certain single-supply applications require the op amp output to swing from 0 V to a positive full-scale voltage and have high accuracy. An example is an op amp employed to drive a single-supply ADC having an input range from 0 V to 5 V. Rail-to-rail output amplifiers with very light output loading may achieve an output level within millivolts of 0 V (or  $+V_S$  at the high end), but not 0 V. Furthermore, the deviation from 0 V only becomes greater as the load current required increases. This increased deviation is a result of limitations of the CMOS output stage.

When a pulldown resistor is connected from the amplifier output to a negative voltage source, the OPA365 can achieve an output level of 0 V, and even a few millivolts below 0 V. Below this limit, nonlinearity and limiting conditions become evident. Figure 23 illustrates a circuit using this technique.

A pulldown current of approximately 500  $\mu A$  is required when OPA365 is connected as a unity-gain buffer. A practical termination voltage ( $V_{NEG}$ ) is -5 V, but other convenient negative voltages also may be used. The pulldown resistor  $R_L$  is calculated from  $R_L = [(V_O - V_{NEG}) / (500 \ \mu A)]$ .

Using a minimum output voltage ( $V_O$ ) of 0 V,  $R_L = [0 \ V - (-5 \ V)] / (500 \ \mu A)] = 10 \ k\Omega$ . Keep in mind that lower termination voltages result in smaller pulldown resistors that load the output during positive output voltage excursions.

#### **NOTE**

This technique does not work with all op amps and should only be applied to op amps such as the OPA365 that have been specifically designed to operate in this manner. Also, operating the OPA365 output at 0 V changes the output stage operating conditions, resulting in somewhat lower open-loop gain and bandwidth.

Keep these precautions in mind when driving a capacitive load because these conditions can affect circuit transient response and stability.

Product Folder Links: OPA365 OPA2365



#### **Feature Description (continued)**



Figure 23. Swing-to-Ground

#### 8.3.5 Active Filtering

The OPA365 is well-suited for active filter applications requiring a wide bandwidth, fast slew rate, low-noise, single-supply operational amplifier. Figure 24 shows a 500-kHz, second-order, low-pass filter utilizing the multiple-feedback (MFB) topology. The components have been selected to provide a maximally-flat Butterworth response. Beyond the cutoff frequency, roll-off is -40 dB/dec. The Butterworth response is ideal for applications requiring predictable gain characteristics such as the anti-aliasing filter used ahead of an ADC.



Figure 24. Second-Order Butterworth, 500-kHz Low-Pass Filter

One point to observe when considering the MFB filter is that the output is inverted, relative to the input. If this inversion is not required, or not desired, a noninverting output can be achieved through one of these options:

- adding an inverting amplifier;
- adding an additional second-order MFB stage; or
- using a noninverting filter topology such as the Sallen-Key.

The Sallen-Key topology is shown in Figure 25.



## **Feature Description (continued)**



Figure 25. Configured as a Three-Pole, 20-kHz, Sallen-Key Filter

## 8.4 Device Functional Modes

The OPA365 family has a single functional mode and are operational when the power-supply voltage is greater than 2.2 V ( $\pm 1.1$  V). The maximum power supply voltage for the OPA365 family is 5.5 V ( $\pm 2.75$  V).

Copyright © 2006–2020, Texas Instruments Incorporated



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

## 9.1.1 Basic Amplifier Configurations

As with other single-supply op amps, the OPA365 may be operated with either a single supply or dual supplies. A typical dual-supply connection is shown in Figure 26, which is accompanied by a single-supply connection. The OPA365 is configured as a basic inverting amplifier with a gain of -10 V/V. The dual-supply connection has an output voltage centered on zero, while the single-supply connection has an output centered on the common-mode voltage  $V_{CM}$ . For the circuit shown, this voltage is 1.5 V, but may be any value within the common-mode input voltage range. The OPA365  $V_{CM}$  range extends 100 mV beyond the power-supply rails.



Figure 26. Basic Circuit Connections

Figure 27 shows a single-supply, electret microphone application where V<sub>CM</sub> is provided by a resistive divider. The divider also provides the bias voltage for the electret element.



## **Application Information (continued)**



Figure 27. Microphone Preamplifier

## 9.2 Typical Application

Low-pass filters are commonly employed in signal processing applications to reduce noise and prevent aliasing. The OPA365 is ideally suited to construct high-speed, high-precision active filters. Figure 28 illustrates a second-order low-pass filter commonly encountered in signal processing applications.



 $Copyright @ 2016, Texas \ Instruments \ Incorporated$ 

Figure 28. Second-Order Low-Pass Filter

#### 9.2.1 Design Requirements

Use the following parameters for this design example:

- Gain = 5 V/V (inverting gain)
- Low-pass cutoff frequency = 25 kHz
- Second-order Chebyshev filter response with 3-dB gain peaking in the passband

#### 9.2.2 Detailed Design Procedure

The infinite-gain multiple-feedback circuit for a low-pass network function is shown in Figure 28. Use Equation 1 to calculate the voltage transfer function.

$$\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1 R_3 C_2 C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3 R_4 C_2 C_5} \tag{1}$$

This circuit produces a signal inversion. For this circuit the gain at DC and the low-pass cutoff frequency can be calculated using Equation 2.

Gain = 
$$\frac{R_4}{R_1}$$
  
 $f_C = \frac{1}{2\pi} \sqrt{(1/R_3 R_4 C_2 C_5)}$  (2)



#### **Typical Application (continued)**

Software tools are readily available to simplify filter design. WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH® Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners. Available as a web based tool from the WEBENCH Design Center, WEBENCH Filter Designer allows you to design, optimize, and simulate complete multi-stage active filter solutions within minutes.

#### 9.2.3 Application Curve



Figure 29. OPA365 Second-Order 25 kHz, Chebyshev, Low-Pass Filter

#### 9.3 System Examples

#### 9.3.1 Driving an Analog-to-Digital Converter

Very wide common-mode input range, rail-to-rail input and output voltage capability, and high speed make the OPA365 an ideal driver for modern ADCs. Also, because it is free of the input offset transition characteristics inherent to some rail-to-rail CMOS op amps, the OPA365 provides low THD and excellent linearity throughout the input voltage swing range.

Figure 30 shows the OPA365 driving an ADS8326, 16-bit, 250-kSPS converter. The amplifier is connected as a unity-gain, noninverting buffer and has an output swing to 0 V, making it directly compatible with the ADC minus full-scale input level. The 0-V level is achieved by powering the OPA365 V- pin with a small negative voltage established by the diode forward voltage drop. A small, signal-switching diode or Schottky diode provides a suitable negative supply voltage of -0.3 V to -0.7 V. The supply rail-to-rail is equal to V+, plus the small negative voltage.



#### System Examples (continued)



- ------
- (1) Suggested value; may require adjustment based on specific application.
- (2) Single-supply applications lose a small number of ADC codes near ground due to op amp output swing limitation. If a negative power supply is available, this simple circuit creates a −0.3-V supply to allow output swing to true ground potential.

Figure 30. Driving the ADS8326

One method for driving an ADC that negates the need for an output swing down to 0 V uses a slightly compressed ADC full-scale input range (FSR). For example, the 16-bit ADS8361 (shown in Figure 31) has a maximum FSR of 0 V to 5 V, when powered by a 5-V supply and  $V_{REF}$  of 2.5 V. The idea is to match the ADC input range with the op amp full linear output swing range; for example, an output range of 0.1 V to 4.9 V. The reference output from the ADS8361 ADC is divided down from 2.5 V to 2.4 V using a resistive divider. The ADC FSR then becomes 4.8  $V_{PP}$  centered on a common- mode voltage of 2.5 V. Current from the ADS8361 reference pin is limited to approximately ±10  $\mu$ A. Here, 5  $\mu$ A was used to bias the divider. The resistors must be precise to maintain the ADC gain accuracy. An additional benefit of this method is the elimination of the negative supply voltage; it requires no additional power-supply current.

An RC network, consisting of  $R_1$  and  $C_1$ , is included between the op amp and the ADS8361. It not only provides a high-frequency filter function, but more importantly serves as a charge reservoir used for charging the converter internal hold capacitance. This capability assures that the op amp output linearity is maintained as the ADC input characteristics change throughout the conversion cycle. Depending on the particular application and ADC, some optimization of the  $R_1$  and  $C_1$  values may be required for best transient performance.



#### System Examples (continued)



Figure 31. Driving the ADS8361

Figure 32 illustrates the OPA2365 dual op amp providing signal conditioning within an ADS1258 bridge sensor circuit. It follows the ADS1258 16:1 multiplexer and is connected as a differential in or differential out amplifier. The voltage gain for this stage is approximately 10 V/V. Driving the ADS1258 internal ADC in differential mode, rather than in a single-ended, exploits the full linearity performance capability of the converter. For best common-mode rejection, the two R<sub>2</sub> resistors should be closely matched.

Note that in Figure 32, the amplifiers, bridges, ADS1258, and internal reference are powered by the same single 5-V supply. This ratiometric connection helps cancel excitation voltage drift effects and noise. For best performance, the 5-V supply must be as free as possible of noise and transients.

When the ADS1258 data rate is set to maximum and the chop feature enabled, this circuit yields 12 bits of noise-free resolution with a 50-mV full-scale input.

The chop feature is used to reduce the ADS1258 offset and offset drift to very low levels. A 2.2-nF capacitor is required across the ADC inputs to bypass the sampling currents. The  $47-\Omega$  resistors provide isolation for the OPA2365 outputs from the relatively large, 2.2-nF capacitive load. For more information regarding the ADS1258, see the product data sheet available for download at www.ti.com.



## System Examples (continued)



NOTE:  $G = 1 + 2R_2/R_1$ . Match  $R_2$  resistors for optimum CMRR.

Copyright © 2016, Texas Instruments Incorporated

Figure 32. Conditioning Input Signals to the ADS1258 on a Single Supply

## 10 Power Supply Recommendations

The OPA365 family is specified for operation from 2.2 V to 5.5 V (±1.1 V to ±2.75 V); many specifications apply from -40°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.

## 11 Layout

#### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and operational amplifier itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
  - The OPA365 is capable of high-output current (in excess of 65 mA). Applications with low impedance

Copyright © 2006–2020, Texas Instruments Incorporated



#### **Layout Guidelines (continued)**

loads or capacitive loads with fast transient signals demand large currents from the power supplies. Larger bypass capacitors such as 1-µF solid tantalum capacitors may improve dynamic performance in these applications.

- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground
  planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically
  separate digital and analog grounds paying attention to the flow of the ground current. For more detailed
  information refer to Circuit Board Layout Techniques (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in Figure 33, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the
  plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is
  recommended to remove moisture introduced into the device packaging during the cleaning process. A
  low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

## 11.2 Layout Example



Figure 33. Layout Recommendation



Figure 34. Schematic Representation



## 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Development Support

#### 12.1.1.1 TINA-TI™ (Free Software Download)

TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI™ is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic guick-start tool.

#### NOTE

These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

#### 12.1.1.2 DIP Adapter EVM

The DIP Adapter EVM tool provides an easy, low-cost way to prototype small surface mount ICs. The evaluation tool these TI packages: D or U (SOIC-8), PW (TSSOP-8), DGK (MSOP-8), DBV (SOT23-6, SOT23-5 and SOT23-3), DCK (SC70-6 and SC70-5), and DRL (SOT563-6). The DIP Adapter EVM may also be used with terminal strips or may be wired directly to existing circuits.

#### 12.1.1.3 Universal Op Amp EVM

The Universal Op Amp EVM is a series of general-purpose, blank circuit boards that simplify prototyping circuits for a variety of IC package types. The evaluation module board design allows many different circuits to be constructed easily and quickly. Five models are offered, with each model intended for a specific package type. PDIP, SOIC, MSOP, TSSOP and SOT23 packages are all supported.

#### NOTE

These boards are unpopulated, so users must provide their own ICs. TI recommends requesting several op amp device samples when ordering the Universal Op Amp EVM.

## 12.1.1.4 TI Precision Designs

TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. TI Precision Designs are available online at http://www.ti.com/ww/en/analog/precision-designs/.

## 12.1.1.5 WEBENCH® Filter Designer

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web-based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.

Copyright © 2006-2020, Texas Instruments Incorporated



#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

The following documents are relevant to using the OPAx365, and recommended for reference. All are available for download at www.ti.com unless otherwise noted.

- User guide: FilterPro™ MFB and Sallen-Key Low-Pass Filter Design Program User Guide (SBFA001)
- Application report: Low Power Input and Reference Driver Circuit for ADS8318 and ADS8319 (SBOA118)
- Application bulletin AB-045: Op Amp Performance Analysis (SBOA054)
- Application bulletin AB-067: Single-Supply Operation of Operational Amplifiers (SBOA059)
- Application bulletin AB-105: Tuning in Amplifiers (SBOA067)
- Reference book: The Best of Baker's Best Amplifiers eBook (SLYC124)

#### 12.3 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS   | PRODUCT FOLDER SAMPLE & BU |            | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|---------|----------------------------|------------|---------------------|---------------------|---------------------|--|
| OPA365  | Click here                 | Click here | Click here          | Click here          | Click here          |  |
| OPA2365 | Click here                 | Click here | Click here          | Click here          | Click here          |  |

#### 12.4 Community Resources

TI E2E<sup>TM</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.5 Trademarks

TINA-TI, E2E are trademarks of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

TINA, DesignSoft are trademarks of DesignSoft, Inc.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: OPA365 OPA2365





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| OPA2365AID       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | O2365A                  | Samples |
| OPA2365AIDG4     | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | O2365A                  | Samples |
| OPA2365AIDR      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | O2365A                  | Samples |
| OPA2365AIDRG4    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | O2365A                  | Samples |
| OPA365AID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | O365A                   | Samples |
| OPA365AIDBVR     | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | OAVQ                    | Samples |
| OPA365AIDBVRG4   | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | OAVQ                    | Samples |
| OPA365AIDBVT     | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | OAVQ                    | Samples |
| OPA365AIDBVTG4   | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | OAVQ                    | Samples |
| OPA365AIDG4      | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | O365A                   | Samples |
| OPA365AIDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | O365A                   | Samples |
| OPA365AIDRG4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | O365A                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.





10-Dec-2020

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA2365, OPA365:

Automotive: OPA2365-Q1, OPA365-Q1

Enhanced Product: OPA365-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 1-Nov-2020

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA2365AIDR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA365AIDBVR                | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA365AIDBVT                | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA365AIDR                  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 1-Nov-2020



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2365AIDR  | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |
| OPA365AIDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| OPA365AIDBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| OPA365AIDR   | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated