



# PGA206 PGA207

# High-Speed Programmable Gain INSTRUMENTATION AMPLIFIER

## FEATURES

- DIGITALLY PROGRAMMABLE GAINS: PGA206: G=1, 2, 4, 8V/V PGA207: G=1, 2, 5, 10V/V
- TRUE INSTRUMENTATION AMP INPUT
- FAST SETTLING: 3.5µs to 0.01%
- FET INPUT: I<sub>B</sub> = 100pA max
- INPUT PROTECTION: ±40V
- LOW OFFSET VOLTAGE: 1.5mV max
- 16-PIN DIP, SOL-16 SOIC PACKAGES

## **APPLICATIONS**

- MULTIPLE-CHANNEL DATA ACQUISITION
- MEDICAL, PHYSIOLOGICAL AMPLIFIER
- PC-CONTROLLED ANALOG INPUT BOARDS

# DESCRIPTION

The PGA206 and PGA207 are digitally programmable gain instrumentation amplifiers that are ideally suited for data acquisition systems.

The PGA206 and PGA207's fast settling time allows multiplexed input channels for excellent system efficiency. FET inputs eliminate  $I_B$  errors due to analog multiplexer series resistance.

Gains are selected by two CMOS/TTL-compatible address lines. Analog inputs are internally protected for overloads up to  $\pm 40V$ , even with the power supplies off. The PGA206 and PGA207 are laser-trimmed for low offset voltage and low drift.

The PGA206 and PGA207 are available in 16-pin plastic DIP and SOL-16 surface-mount packages. Both are specified for  $-40^{\circ}$ C to  $+85^{\circ}$ C operation.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

©1994 Burr-Brown Corporation

# SPECIFICATIONS

At T<sub>A</sub> = +25°C, V<sub>S</sub> =  $\pm$ 15V, R<sub>L</sub> = 2k $\Omega$  unless otherwise noted.

|                                                                                                                                                                |                                                                                                                                                         |                                | PGA206P, U<br>PGA207P, U                                                    |                                         |                      | PGA206PA, L<br>PGA207PA, L |                     |                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------|-----------------------------------------|----------------------|----------------------------|---------------------|-------------------------------------|
| PARAMETER                                                                                                                                                      | CONDITIONS                                                                                                                                              | MIN                            | TYP                                                                         | MAX                                     | MIN                  | TYP                        | MAX                 | UNITS                               |
| <b>INPUT</b><br>Offset Voltage, RTI                                                                                                                            | All Gains                                                                                                                                               |                                |                                                                             |                                         |                      |                            |                     |                                     |
| Initial<br>vs Temperature                                                                                                                                      | $T_A = +25^{\circ}C$ $T_A = T_{MIN} \text{ to } T_{MAX}, G = 8, 10^{\circ}$                                                                             | <b> </b><br>0                  | ±0.5<br>±2                                                                  | ±1.5                                    |                      | ±1<br>*                    | ±2.5                | mV<br>µV/°C                         |
| vs Power Supply<br>Long-Term Stability<br>Impedance, Differential                                                                                              | $V_{\rm S} = \pm 4.5 \text{V} \text{ to } \pm 18 \text{V}$                                                                                              |                                | ±5<br>4.5<br>10 <sup>13</sup>    1                                          | ±20                                     |                      | ±10<br>*<br>*              | ±40                 | μV/V<br>μV/mo<br>Ω    pF            |
| Common-Mode<br>Common-Mode Voltage Range <sup>(1)</sup>                                                                                                        | $V_{O} = 0V$                                                                                                                                            | ±( V <sub>S</sub>  4)          | 10 <sup>10</sup>    1<br>10 <sup>12</sup>    4<br>±( V <sub>S</sub>   -2.5) |                                         | *                    | * *                        |                     | Ω    pF<br>Ω    pF<br>V             |
| Safe Input Voltage<br>Common-Mode Rejection                                                                                                                    | $V_{CM} = \pm 11V$ , ΔR <sub>S</sub> = 1kΩ                                                                                                              | -(1.31.7)                      | -(1.31)                                                                     | ±40                                     |                      |                            | *                   | V                                   |
|                                                                                                                                                                | G = 1<br>G = 2<br>G = 4 or 5<br>G = 8 or 10                                                                                                             | 80<br>85<br>90<br>95           | 92<br>96<br>100<br>100                                                      |                                         | 75<br>80<br>84<br>84 | 86<br>90<br>94<br>94       |                     | dB<br>dB<br>dB<br>dB                |
| INPUT BIAS CURRENT<br>vs Temperature<br>Offset Current                                                                                                         | V <sub>IN</sub> = 0                                                                                                                                     | Se                             | 2<br>ee Typical Cur<br>1                                                    | 100<br>ve<br>100                        |                      | * * *                      | * *                 | рА<br>рА                            |
| vs Temperature                                                                                                                                                 |                                                                                                                                                         | Se                             | e Typical Cur                                                               | ve                                      |                      | *                          |                     |                                     |
| NOISE VOLTAGE, RTI<br>f = 10Hz<br>f = 100Hz<br>f = 1kHz<br>f <sub>B</sub> = 0.1Hz to 10Hz                                                                      | G = 8,10; R <sub>S</sub> = 0Ω                                                                                                                           |                                | 30<br>20<br>18<br>1                                                         |                                         |                      | * * * *                    |                     | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>μVp-p |
| Noise Current<br>f = 1kHz                                                                                                                                      |                                                                                                                                                         |                                | 1.5                                                                         |                                         |                      | *                          |                     | fA/√Hz                              |
| GAIN<br>Gain Error<br>Gain vs Temperature <sup>(2)</sup><br>Nonlinearity                                                                                       | All Gains, V <sub>O</sub> = ±11V                                                                                                                        |                                | ±0.01<br>±1<br>±0.0003                                                      | ±0.05<br>±10<br>±0.002                  |                      | * * *                      | ±0.1<br>*<br>±0.005 | %<br>ppm/°C<br>% of FSR             |
| OUTPUT<br>Voltage, Positive<br>Negative<br>Load Capacitance Stability<br>Short-Circuit Current                                                                 |                                                                                                                                                         | (V+) -4<br>(V-) +4             | (V+) −2.3<br>(V−) +1.5<br>1000<br>±17                                       |                                         | *<br>*               | * * * *                    |                     | V<br>V<br>pF<br>mA                  |
| FREQUENCY RESPONSE<br>Bandwidth, –3dB                                                                                                                          | G = 1<br>G = 2<br>G = 4, 5                                                                                                                              |                                | 5<br>4<br>1.3                                                               |                                         |                      | * * *                      |                     | MHz<br>MHz<br>MHz                   |
| Slew Rate<br>Settling Time, 0.1%<br>0.01%<br>Output Overload Recovery                                                                                          | $\begin{array}{c} G=8,10\\ V_{O}=\pm10V,G=1\text{ to }10\\ 20V\text{ Step, All Gains}\\ 20V\text{ Step, All Gains}\\ 50\%\text{ Overdrive} \end{array}$ |                                | 600<br>25<br>2<br>3.5<br>1.5                                                |                                         |                      | * * * * *                  |                     | kHz<br>V/μs<br>μs<br>μs<br>μs       |
| Digital Logic INPUTS<br>Digital Ground Voltage, V <sub>DG</sub><br>Digital Low Voltage<br>Digital Input Current<br>Digital High Voltage<br>Gain Switching Time |                                                                                                                                                         | V-<br>V-<br>V <sub>DG</sub> +2 | 1<br>500                                                                    | (V+) -4<br>V <sub>DG</sub> + 0.8V<br>V+ | * * *                | *                          | * *                 | V<br>V<br>pA<br>V<br>ns             |
| POWER SUPPLY<br>Voltage Range<br>Current                                                                                                                       | V <sub>IN</sub> = 0V                                                                                                                                    | ±4.5                           | ±15<br>+12.4/–11.2                                                          | ±18<br>±13.5                            | *                    | *<br>*                     | *                   | V<br>mA                             |
| TEMPERATURE RANGE           Specification           Operating           Thermal Resistance, $\theta_{JA}$                                                      |                                                                                                                                                         | -40<br>-40                     | 80                                                                          | +85<br>+125                             | *<br>*               | *                          | *<br>*              | °C<br>°C<br>W/Q°                    |

\* Specification same as PGA206P or PGA207P.

NOTES: (1) Input common-mode range varies with output voltage—see typical curves. (2) Guaranteed by wafer test.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



#### **PIN CONFIGURATION**



#### PACKAGE INFORMATION

| PRODUCT             | PACKAGE                                      | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> |
|---------------------|----------------------------------------------|------------------------------------------|
| PGA206PA<br>PGA206P | 16-Pin Plastic DIP<br>16-Pin Plastic DIP     | 180<br>180                               |
| PGA206UA<br>PGA206U | SOL-16 Surface Mount<br>SOL-16 Surface Mount | 211                                      |
| PGA207PA            | 16-Pin Plastic DIP                           | 180                                      |
| PGA207P<br>PGA207UA | 16-Pin Plastic DIP<br>SOL-16 Surface Mount   | 180<br>211                               |
| PGA207U             | SOL-16 Surface Mount                         | 211                                      |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage                    | ±18V            |
|-----------------------------------|-----------------|
| Analog Input Voltage Range        | ±40V            |
| Logic Input Voltage Range         | ±V <sub>S</sub> |
| Output Short-Circuit (to ground)  |                 |
| Operating Temperature             | –40°C to +125°C |
| Storage Temperature               | –40°C to +125°C |
| Junction Temperature              | +150°C          |
| Lead Temperature (soldering -10s) | +300°C          |
|                                   |                 |

#### **ORDERING INFORMATION**

| PRODUCT                                    | GAINS                                                                             | PACKAGE                                                                                  | TEMPERATURE<br>RANGE                                                                   |
|--------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| PGA206PA<br>PGA206P<br>PGA206UA<br>PGA206U | 1, 2, 4, 8V/V<br>1, 2, 4, 8V/V<br>1, 2, 4, 8V/V<br>1, 2, 4, 8V/V<br>1, 2, 4, 8V/V | 16-Pin Plastic DIP<br>16-Pin Plastic DIP<br>SOL-16 Surface-Mount<br>SOL-16 Surface-Mount | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C |
| PGA207PA<br>PGA207P<br>PGA207UA<br>PGA207U | 1, 2, 5, 10V/V<br>1, 2, 5, 10V/V<br>1, 2, 5, 10V/V<br>1, 2, 5, 10V/V              | 16-Pin Plastic DIP<br>16-Pin Plastic DIP<br>SOL-16 Surface-Mount<br>SOL-16 Surface-Mount | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C |

## ELECTROSTATIC DISCHARGE SENSITIVITY Ø

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



## **TYPICAL PERFORMANCE CURVES**

At  $T_A$  = +25°C, and  $V_S$  = ±15V, unless otherwise noted.









INPUT COMMON-MODE VOLTAGE RANGE vs OUTPUT VOLTAGE Limited by A<sub>1</sub> + Output Swing 15 Limited by A2 + Output Swing 10 Common-Mode Voltage (V)  $V_{D/2}$ Vo Ē 5 V<sub>D/2</sub> 0 Ē  $V_{\text{CM}}$ ++(Any Gain) Output A<sub>3</sub> + Output , -5 Swing Limit Swing Limit Limited by  $\overline{A_2}$ Limited by A1 Output Swing Output Swing -10 -15 -15 -10 0 5 15 -5 10 Output Voltage (V)





## **TYPICAL PERFORMANCE CURVES (CONT)**

At T<sub>A</sub> = +25°C, and V<sub>S</sub> =  $\pm$ 15V, unless otherwise noted.





OFFSET VOLTAGE TEMPERATURE DRIFT PRODUCTION DISTRIBUTION 35 Typical production distribution 30 of packaged units. G = 8, 10V/V 25 Units (%) 20 15 10 5 0 -10 -8 -6 6 10 -4 -2 0 2 4 8 Offset Voltage Drift (µV/°C)





TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY





# TYPICAL PERFORMANCE CURVES (CONT)

At  $T_{\text{A}}$  = +25°C, and  $V_{\text{S}}$  = ±15V, unless otherwise noted.







1µs/div

LARGE SIGNAL RESPONSE  $G = 10, C_L = 50 pF$ 51



BURR - BROWN® BB PGA206/207



FIGURE 1. Basic Connections.

## **APPLICATIONS INFORMATION**

Figure 1 shows the circuit diagram for basic operation of the PGA206 or PGA207. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins as shown.

The output is referred to the output reference (Ref) terminal which is normally grounded. This must be a low-impedance connection to assure good common-mode rejection. A resistance of  $2\Omega$  in series with the Ref pin will cause a typical device to degrade to approximately 80dB CMR (G = 1).

The output sense connection (pin 12) must be connected to the output terminal (pin 11) for proper operation. This connection can be made at the load for best accuracy.

#### **DIGITAL INPUTS**

The digital inputs  $A_0$  and  $A_1$  select the gain according to the logic table in Figure 1. Logic "1" is defined as a voltage greater than 2V above digital ground potential (pin 14). Digital ground can be connected to any potential ranging from the V– power supply to 4V less than V+. Digital ground is usually equal to analog ground potential and the two grounds are connected at the power supply. The digital inputs interface directly to CMOS and TTL logic.

A nearly constant current of approximately 1.2mA flows in the digital ground pin. It is good practice to return digital ground through a separate connection path so that analog ground is not affected by the digital ground current. The digital inputs,  $A_0$  and  $A_1$ , are not latched. A change in logic input immediately selects a new gain. Switching time of the logic is approximately 500ns. The time to respond to gain change is equal to switching time, plus the time it takes the amplifier to settle to a new output voltage in the newly selected gain (see settling time specifications).

Many applications use an external logic latch to acquire gain control data from a high speed digital bus. Using an external latch isolates the high speed digital bus from sensitive analog circuitry. Locate the digital latch as far as practical from analog circuitry to avoid coupling digital noise into analog input circuitry.

#### OFFSET VOLTAGE ADJUSTMENT

The PGA206 and PGA207 are laser trimmed for very low offset voltage and drift. Many applications require no external offset adjustment. Multiplexed data acquisition systems generally correct offset by grounding the inputs of one channel to measure offset voltage. Stored offset values for each gain are then subtracted from subsequent readings of other channels.

Figure 2 shows optional offset voltage trim circuits. Offset voltage changes with the selected gain. To adjust for low offset voltage in all gains, both input and output offsets must be trimmed.





FIGURE 2. Optional Offset Voltage Trim Circuits.

 $R_1$  adjusts the offset of the input amplifiers. Output stage offset is adjusted with  $R_2$ . A buffer op amp is required in the output offset adjustment circuit, as shown, to assure that the Ref pin is driven by a low source impedance. To adjust for low offset voltage in all gains, first adjust the input stage offset in the highest gain. Then adjust the output stage offset ( $R_2$ ) in G = 1. Iterate the adjustments for lowest offset in all gains.

Offset can also be adjusted under processor control with a D/A converter as shown in Figure 2. The D/A's output voltage can be reduced with a resistor divider for better adjustment resolution, but an op amp buffer following the divider is required to provide a low source impedance to the ref terminal. A different offset value is required for each amplifier gain.

#### **INPUT BIAS CURRENT RETURN PATH**

The FET inputs of the PGA206 and PGA207 provide extremely high input impedance. Still, a path must be provided for the bias current of each input. Figure 3 shows provisions for an input bias current path. Without a bias current return path, the inputs will float to a potential which exceeds the linear input voltage range and the input amplifiers will saturate.

If the differential source resistance is low, a bias current return path can be connected to only one input (see thermocouple example in Figure 3). With higher source impedance, using two resistors provides a balanced input with possible advantages of lower input offset voltage due to bias current and better common-mode rejection.

Many sources or sensors inherently provide a path for input bias current (e.g. the bridge sensor shown in Figure 3). These applications do not require additional resistor(s) for proper operation.



FIGURE 3. Providing an Input Bias Current Path.





FIGURE 4. Multiplexed-Input Signal Acquisition System.

#### **INPUT COMMON-MODE RANGE**

The linear input voltage range of the PGA206 and PGA207 is from approximately 2.3V below the positive supply voltage to 1.5V above the negative supply. As a differential input voltage causes output voltage to increase, however, the linear input range is limited by the output voltage swing of amplifiers  $A_1$  and  $A_2$ . So the linear common-mode input range is related to the output voltage of the complete amplifier. This behavior also depends on supply voltage—see performance curves "Input Common-Mode Range vs Output Voltage".

Input overload can produce an output voltage that appears normal. For example, if an input overload condition drives both input amplifiers to their positive output swing limit, the difference voltage measured by the output amplifier will be near zero. The output of the PGA206 or PGA207 will be near 0V even though both inputs are overloaded. This condition can be detected by sensing the voltage on the  $V_{01}$ and  $V_{02}$  pins to determine whether they are within their linear operating range.

#### INPUT PROTECTION

The inputs of the PGA206 and PGA207 are individually protected for voltages up to  $\pm 40V$ . For example, a condition of -40V on one input and +40V on the other input will not cause damage. Internal circuitry on each input provides low series impedance under normal signal conditions. If the input is overloaded, the protection circuitry limits the input current to a safe value. The typical performance curve "Input Overload V/I Characteristic" shows this behavior. The inputs are protected even if no power supply voltage is applied.

#### MULTIPLEXED INPUTS

The PGA206 and PGA207 are ideally suited for multiple channel data acquisition. Figure 4 shows a typical application with an analog multiplexer used to connect one of four differential input signals to a single PGA207.

Careful circuit layout will help preserve accuracy of multiplexed signals. Run the inverting and non-inverting connections of each channel parallel to each other over a ground plane, or directly adjacent on top and bottom of the circuit board. Grounded guard traces between channels help reduce stray signal pick-up.

Multiplexed signals from high impedance sources require special care. As inputs are switched by the multiplexer, charge can be injected into the source, disturbing the input signal. Since many such sources involve slow signals, a simple R/C filter at the input can be used to dramatically reduce this effect. The arrangement shown filters both the differential signal and common-mode noise.





FIGURE 5. Shield Drive Circuit.



FIGURE 6. Wide Gain Range Programmable IA.



17-Mar-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| PGA206PA         | ACTIVE | PDIP         | Ν       | 16   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | -40 to 85    | PGA206PA       | Samples |
| PGA206PAG4       | ACTIVE | PDIP         | Ν       | 16   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | -40 to 85    | PGA206PA       | Samples |
| PGA206UA         | ACTIVE | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | PGA206UA       | Samples |
| PGA206UAG4       | ACTIVE | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | PGA206UA       | Samples |
| PGA207UA         | ACTIVE | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | PGA207UA       | Samples |
| PGA207UA/1K      | ACTIVE | SOIC         | DW      | 16   | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | PGA207UA       | Samples |
| PGA207UAE4       | ACTIVE | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | PGA207UA       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



#### www.ti.com

### PACKAGE OPTION ADDENDUM

17-Mar-2017

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PGA207UA/1K | SOIC            | DW                 | 16 | 1000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

29-Sep-2017



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PGA207UA/1K | SOIC         | DW              | 16   | 1000 | 367.0       | 367.0      | 38.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated