









SCDS307C - SEPTEMBER 2010-REVISED DECEMBER 2017

**TS3L501E** 

# TS3L501E 8-Channel SPDT/16-Bit to 8-Bit Multiplexer and Demultiplexer Ethernet LAN Switch With Power-Down Mode

#### **Features**

- Integrated Power-Down Mode
- Wide Bandwidth (BW = 600 MHz Typical)
- Low Crosstalk ( $X_{TALK} = -37 \text{ dB Typical}$ at 250 MHz)
- Low Bit-to-Bit Skew ( $t_{sk(o)} = 100 \text{ ps Maximum}$ )
- Low and Flat ON-State Resistance  $(r_{on} = 4 \Omega \text{ Typical}, r_{on(flat)} = 0.5 \Omega \text{ Typical})$
- Low Input and Output Capacitance  $(C_{ON} = 9 pF Typical)$
- Rail-to-Rail Switching on Data I/O Ports (0 V to 3.6 V)
- V<sub>CC</sub> Operating Range From 3 V to 3.6 V
- Support Power-Down Mode
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance (A, B, C, LED pins)
  - ±4-kV IEC61000-4-2, Contact Discharge
  - 6-kV Human Body Model Per JESD22-A114E (Switch I/O pins to GND)
- ESD Performance (All pins)
  - 2-kV Human Body Model Per JESD22-A114E

#### Applications

- 10, 100, and 1000 Base-T Signal Switching
- Differential (LVDS, LVPECL) Signal Switching
- Audio and Video Switching
- **Hub and Router Signal Switching**

#### 3 Description

The TS3L501E is a 8-channel SPDT analog switch or 16-bit to 8-bit multiplexer or demultiplexer LAN switch with a single select (SEL) input and Power-Down Mode input. The device provides additional I/Os for switching status indicating LED signals and includes high ESD protection. SEL input controls the data path of the multiplexer or demultiplexer. Power-down input can put the device into the standby mode for minimizing current consumption per mode selection.

The device provides a low and flat ON-state resistance (ron) and an excellent ON-state resistance match. Low input or output capacitance, high bandwidth, low skew, and low crosstalk among channels make this device suitable for various LAN applications, such as 10/100/1000 Base-T. This device can be used to replace mechanical relays in LAN applications. It also can be used to route signals from a 10/100 Base-T Ethernet transceiver to the RJ-45 LAN connectors in laptops or in docking stations.

It is characterized for operation over the free-air temperature range of -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TS3L501E    | WQFN (42) | 9.00 mm × 3.50 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Functional Block Diagram**





# **Table of Contents**

| 1 | Features 1                                                | 7.5 HP8753ES Setup13                                   |
|---|-----------------------------------------------------------|--------------------------------------------------------|
| 2 | Applications 1                                            | 8 Detailed Description 14                              |
| 3 | Description 1                                             | 8.1 Overview                                           |
| 4 | Revision History2                                         | 8.2 Functional Block Diagram 14                        |
| 5 | Pin Configuration and Functions                           | 8.3 Feature Description14                              |
| 6 | Specifications5                                           | 8.4 Device Functional Modes14                          |
| • | 6.1 Absolute Maximum Ratings 5                            | 9 Application and Implementation 15                    |
|   | 6.2 ESD Ratings                                           | 9.1 Application Information 15                         |
|   | 6.3 Recommended Operating Conditions                      | 9.2 Typical Application1                               |
|   | 6.4 Thermal Information                                   | 10 Power Supply Recommendations 17                     |
|   | 6.5 Electrical Characteristics for 1000 Base-T Ethernet   | 11 Layout 17                                           |
|   | Switching6                                                | 11.1 Layout Guidelines 1                               |
|   | 6.6 Electrical Characteristics for 10/100 Base-T Ethernet | 11.2 Layout Example 18                                 |
|   | Switching6                                                | 12 Device and Documentation Support 19                 |
|   | 6.7 Switching Characteristics 7                           | 12.1 Documentation Support                             |
|   | 6.8 Dynamic Characteristics                               | 12.2 Receiving Notification of Documentation Updates 1 |
|   | 6.9 Typical Characteristics 8                             | 12.3 Community Resources 19                            |
| 7 | Parameter Measurement Information 9                       | 12.4 Trademarks 19                                     |
|   | 7.1 Enable and Disable Times 9                            | 12.5 Electrostatic Discharge Caution 19                |
|   | 7.2 Skew 10                                               | 12.6 Glossary19                                        |
|   | 7.3 HP8753ES Setup                                        | 13 Mechanical, Packaging, and Orderable                |
|   | 7.4 HP8753ES Setup                                        | Information 19                                         |

**4 Revision History**NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C        | led ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation tion, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and chanical, Packaging, and Orderable Information section.        |      |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <u>•</u> | Added pin numbers 4, 8, 14, 21, 30, 39 to V <sub>DD</sub> in the <i>Pin Functions</i> table                                                                                                                                                                                          | 4    |
| C        | hanges from Revision A (September 2010) to Revision B                                                                                                                                                                                                                                | Page |
| •        | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. |      |
| •        | Removed Ordering Information table                                                                                                                                                                                                                                                   | 1    |



# 5 Pin Configuration and Functions



The exposed center pad must be connected to GND.

#### **Pin Functions**

| 1 III 1 dilottollo |     |     |                               |  |  |  |
|--------------------|-----|-----|-------------------------------|--|--|--|
|                    | PIN | 1/0 | DESCRIPTION                   |  |  |  |
| NAME               | NO. | 1/0 | DESCRIPTION                   |  |  |  |
| A <sub>0</sub>     | 2   | I/O | Port A Common I/O signal path |  |  |  |
| A <sub>1</sub>     | 3   | I/O | Port A Common I/O signal path |  |  |  |
| A <sub>2</sub>     | 6   | I/O | Port A Common I/O signal path |  |  |  |
| A <sub>3</sub>     | 7   | I/O | Port A Common I/O signal path |  |  |  |
| A <sub>4</sub>     | 9   | I/O | Port A Common I/O signal path |  |  |  |
| A <sub>5</sub>     | 10  | I/O | Port A Common I/O signal path |  |  |  |
| A <sub>6</sub>     | 11  | I/O | Port A Common I/O signal path |  |  |  |
| A <sub>7</sub>     | 12  | I/O | Port A Common I/O signal path |  |  |  |
| B <sub>0</sub>     | 38  | I/O | Port B I/O signal path        |  |  |  |
| B <sub>1</sub>     | 37  | I/O | Port B I/O signal path        |  |  |  |
| B <sub>2</sub>     | 34  | I/O | Port B I/O signal path        |  |  |  |
| B <sub>3</sub>     | 33  | I/O | Port B I/O signal path        |  |  |  |
| B <sub>4</sub>     | 29  | I/O | Port B I/O signal path        |  |  |  |
| B <sub>5</sub>     | 28  | I/O | Port B I/O signal path        |  |  |  |
| B <sub>6</sub>     | 25  | I/O | Port B I/O signal path        |  |  |  |



# Pin Functions (continued)

|                    | PIN                     |       |                                                                                        |
|--------------------|-------------------------|-------|----------------------------------------------------------------------------------------|
| NAME NO.           |                         | I/O   | DESCRIPTION                                                                            |
| B <sub>7</sub>     | 24                      | I/O   | Port B I/O signal path                                                                 |
| C <sub>0</sub>     | 36                      | I/O   | Port C I/O signal path                                                                 |
| C <sub>1</sub>     | 35                      | I/O   | Port C I/O signal path                                                                 |
| C <sub>2</sub>     | 32                      | I/O   | Port C I/O signal path                                                                 |
| C <sub>3</sub>     | 31                      | I/O   | Port C I/O signal path                                                                 |
| C <sub>4</sub>     | 27                      | I/O   | Port C I/O signal path                                                                 |
| C <sub>5</sub>     | 26                      | I/O   | Port C I/O signal path                                                                 |
| C <sub>6</sub>     | 23                      | I/O   | Port C I/O signal path                                                                 |
| C <sub>7</sub>     | 22                      | I/O   | Port C I/O signal path                                                                 |
| GND                | Exposed Center Pad      | _     | Ground                                                                                 |
| LED_A <sub>0</sub> | 15                      | I/O   | Port A LED I/O Common signal path, (may also be used as a general purpose signal path) |
| LED_A <sub>1</sub> | 16                      | I/O   | Port A LED Common I/O signal path, (may also be used as a general purpose signal path) |
| LED_A <sub>2</sub> | 42                      | I/O   | Port A LED Common I/O signal path, (may also be used as a general purpose signal path) |
| LED_B <sub>0</sub> | 17                      | I/O   | Port B LED I/O signal path, (may also be used as a general purpose signal path)        |
| LED_B <sub>1</sub> | 18                      | I/O   | Port B LED I/O signal path, (may also be used as a general purpose signal path)        |
| LED_B <sub>2</sub> | 41                      | I/O   | Port B LED I/O signal path, (may also be used as a general purpose signal path)        |
| LED_C <sub>0</sub> | 19                      | I/O   | Port C LED I/O signal path, (may also be used as a general purpose signal path)        |
| LED_C <sub>1</sub> | 20                      | I/O   | Port C LED I/O signal path, (may also be used as a general purpose signal path)        |
| LED_C <sub>2</sub> | 40                      | I/O   | Port C LED I/O signal path, (may also be used as a general purpose signal path)        |
| PD                 | 5                       | Input | Power Down Input, Active High                                                          |
| SEL                | 13                      | Input | Select Input                                                                           |
| $V_{DD}$           | 1, 4, 8, 14, 21, 30, 39 | _     | Power                                                                                  |

Submit Documentation Feedback



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                   |                      | MIN             | MAX  | UNIT |
|-------------------|---------------------------------------------------|----------------------|-----------------|------|------|
| $V_{DD}$          | Supply voltage                                    |                      | -0.5            | 4.6  | ٧    |
| $V_{IN}$          | Control input voltage (2) (3)                     |                      | -0.5            | 7    | ٧    |
| V <sub>I/O</sub>  | Switch I/O voltage (2) (3) (4)                    |                      | -0.5            | 7    | V    |
| I <sub>IK</sub>   | Control input clamp current                       | V <sub>IN</sub> < 0  |                 | -50  | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                            | V <sub>I/O</sub> < 0 |                 | -50  | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>            |                      |                 | ±128 | mA   |
|                   | Continuous current through V <sub>DD</sub> or GND |                      |                 | ±100 | mA   |
| T <sub>stg</sub>  | Storage temperature                               |                      | <del>-</del> 65 | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to ground, unless otherwise specified.

# 6.2 ESD Ratings

|                    |                         |                                                                     |                                                    | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|----------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per                                         | All pins except 1, 4, 5, 8, 13, 14, 21, 30, and 39 | ±6000 |      |
| V <sub>(ESD)</sub> | Liectiostatic discharge | ANSI/ESDA/JEDEC JS-001 (1)                                          | Pins 1, 4, 5, 8, 13, 14, 21, 30, and 39            | ±2000 | V    |
|                    |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) |                                                    | ±1500 |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                        | MIN | MAX      | UNIT |
|------------------|----------------------------------------|-----|----------|------|
| $V_{DD}$         | Supply voltage                         | 3   | 3.6      | V    |
| $V_{IH}$         | High-level control input voltage (SEL) | 2   | 5.5      | V    |
| $V_{IL}$         | Low-level control input voltage (SEL)  | 0   | 8.0      | V    |
| V <sub>IN</sub>  | Input voltage (SEL)                    | 0   | 5.5      | V    |
| V <sub>I/O</sub> | Input or output voltage                | 0   | $V_{DD}$ | V    |
| T <sub>A</sub>   | Operating free-air temperature         | -40 | 85       | °C   |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>DD</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

<sup>(3)</sup> The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(4)</sup>  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .

<sup>(5)</sup> I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                        |                                              | TS3L501E   |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RUA (WQFN) | UNIT |
|                        |                                              | 42 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance (2)   | 30.9       | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 12.8       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 5.2        | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.2        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 5          | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 1.5        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics for 1000 Base-T Ethernet Switching

for 1000 Base-T Ethernet switching over recommended operating free-air temperature range, V<sub>DD</sub> = 3.3 V ± 0.3 V (unless otherwise noted)

|                                | PARAMETER   | TEST CONDITIONS <sup>(1)</sup>                                                            | MIN T | YP <sup>(2)</sup> | MAX  | UNIT |
|--------------------------------|-------------|-------------------------------------------------------------------------------------------|-------|-------------------|------|------|
| V <sub>IK</sub>                | SEL, PD     | V <sub>DD</sub> = 3.6 V, I <sub>IN</sub> = -18 mA                                         |       | -0.7              | -1.2 | V    |
| I <sub>IH</sub>                | SEL, PD     | $V_{DD} = 3.6 \text{ V}, V_{IN} = V_{DD}$                                                 |       |                   | ±2   | μА   |
| I <sub>IL</sub>                | SEL, PD     | $V_{DD} = 3.6 \text{ V}, V_{IN} = \text{GND}$                                             |       |                   | ±1   | μА   |
| I <sub>OFF</sub>               | SEL, PD     | V <sub>DD</sub> = 0 V, V <sub>IN</sub> = 0 to 3.6 V                                       |       |                   | ±1   | μА   |
| I <sub>CC</sub>                | ·           | $V_{DD} = 3.6 \text{ V}, I_{I/O} = 0$ , switch ON or OFF                                  |       | 250               | 600  | μА   |
| I <sub>CC_PD</sub>             |             | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = 3.6 V, PD = high                               |       | 1                 |      |      |
| C <sub>IN</sub>                | SEL, PD     | $f = 1 \text{ MHz}, V_{IN} = 0$                                                           |       | 2.6               | 3    | pF   |
| C <sub>OFF</sub>               | B or C port | V <sub>I</sub> = 0,f = 1 MHz, outputs open, switch OFF                                    |       | 3                 | 4    | pF   |
| C <sub>ON</sub>                | ·           | V <sub>I</sub> = 0,f = 1 MHz, outputs open, switch ON                                     |       | 9                 | 9.8  | pF   |
| r <sub>on</sub>                |             | $V_{DD} = 3 \text{ V}, 1.5 \text{ V} \le V_{I} \le V_{DD}, I_{O} = -40 \text{ mA}$        |       | 4                 | 8    | Ω    |
| r <sub>on(flat)</sub> (3)      |             | $V_{DD} = 3 \text{ V}, V_{I} = 1.5 \text{ V} \text{ and } V_{DD}, I_{O} = -40 \text{ mA}$ |       | 0.7               |      | Ω    |
| $\Delta r_{on}$ <sup>(4)</sup> |             | $V_{DD} = 3 \text{ V}, 1.5 \text{ V} \le V_{I} \le V_{DD}, I_{O} = -40 \text{ mA}$        |       | 0.8               | 1.5  | Ω    |

#### 6.6 Electrical Characteristics for 10/100 Base-T Ethernet Switching

for 10/100 Base-T Ethernet switching over recommended operating free-air temperature range, V<sub>DD</sub> = 3.3 V ± 0.3 V (unless otherwise noted)

| (unless otherwise noted) |             |                                                                                                        |     |                    |      |      |  |  |
|--------------------------|-------------|--------------------------------------------------------------------------------------------------------|-----|--------------------|------|------|--|--|
| F                        | PARAMETER   | TEST CONDITIONS <sup>(1)</sup>                                                                         | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |  |  |
| $V_{IK}$                 | SEL, PD     | $V_{DD} = 3.6 \text{ V}, I_{IN} = -18 \text{ mA}$                                                      |     | -0.7               | -1.2 | V    |  |  |
| I <sub>IH</sub>          | SEL, PD     | $V_{DD} = 3.6 \text{ V}, V_{IN} = V_{DD}$                                                              |     |                    | ±2   | μΑ   |  |  |
| I <sub>IL</sub>          | SEL, PD     | $V_{DD} = 3.6 \text{ V}, V_{IN} = \text{GND}$                                                          |     |                    | ±1   | μΑ   |  |  |
| I <sub>OFF</sub>         | SEL, PD     | $V_{DD} = 0 \text{ V}, V_{IN} = 0 \text{ to } 3.6 \text{ V}$                                           |     |                    | ±1   | μΑ   |  |  |
| I <sub>CC</sub>          |             | $V_{DD} = 3.6 \text{ V}, I_{I/O} = 0$ , switch ON or OFF                                               |     | 250                | 600  | μА   |  |  |
| I <sub>CC_PD</sub>       |             | $V_{DD} = 3.6 \text{ V}, V_{IN} = 3.6 \text{ V}, PD = \text{high}$                                     |     | 1                  |      |      |  |  |
| C <sub>IN</sub>          | SEL, PD     | $f = 1 \text{ MHz}, V_{IN} = 0$                                                                        |     | 2.6                | 3.0  | pF   |  |  |
| C <sub>OFF</sub>         | B or C port | V <sub>I</sub> = 0,f = 10 MHz, outputs open, switch OFF                                                |     | 3                  | 4    | pF   |  |  |
| C <sub>ON</sub>          |             | V <sub>I</sub> = 0,f = 10 MHz, outputs open, switch ON                                                 |     | 9                  | 9.8  | pF   |  |  |
| r <sub>on</sub>          |             | $V_{DD} = 3 \text{ V}, 1.25 \text{ V} \le V_{I} \le V_{DD}, I_{O} = -10 \text{ mA to } -30 \text{ mA}$ |     | 4                  | 6    | Ω    |  |  |
| r <sub>on(flat)</sub> (3 | i)          | $V_{DD}$ = 3 V, $V_{I}$ = 1.25 V and $V_{DD}$ , $I_{O}$ = -10 mA to -30 mA                             |     | 0.5                |      | Ω    |  |  |
| $\Delta r_{on}$ (4)      |             | $V_{DD} = 3 \text{ V}, 1.25 \text{ V} \le V_{I} \le V_{DD}, I_{O} = -10 \text{ mA to } -30 \text{ mA}$ |     | 0.8                | 1.5  | Ω    |  |  |

 $V_{I}$ ,  $V_{O}$ ,  $I_{I}$ , and  $I_{O}$  refer to I/O pins.  $V_{IN}$  refers to the control inputs.

All typical values are at  $V_{DD} = 3.3 \text{ V}$  (unless otherwise noted),  $T_A = 25^{\circ}\text{C}$ .  $r_{on(flat)}$  is the difference of  $r_{on}$  in a given channel at specified voltages.

(4)  $\Delta r_{on}$  is the difference of  $r_{on}$  from center (A<sub>4</sub>, A<sub>5</sub>) ports to any other port.

The package thermal impedance is calculated in accordance with JESD 51-7.

 <sup>(1)</sup> V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to I/O pins. V<sub>IN</sub> refers to the control inputs.
 (2) All typical values are at V<sub>DD</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> = 25°C.
 (3) ron(flat) is the difference of r<sub>OD</sub> in a given channel at specified voltages.

<sup>(4)</sup>  $\Delta r_{on}$  is the difference of  $r_{on}$  from center (A<sub>4</sub>, A<sub>5</sub>) ports to any other port.



# 6.7 Switching Characteristics

over recommended operating free-air temperature range,  $V_{DD}$  = 3.3 V ± 0.3 V,  $R_{L}$  = 200  $\Omega$ ,  $C_{L}$  = 10 pF (unless otherwise noted) (see Figure 5 and Figure 6)

| PARAMETER                             | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------------------------|-----------------|----------------|-----|--------------------|-----|------|
| t <sub>pd</sub> (2)                   | A or B/C        | B/C or A       |     | 0.3                |     | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub>   | SEL             | A or B/C       | 0.5 |                    | 15  | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>   | SEL             | A or B/C       | 0.9 |                    | 9   | ns   |
| t <sub>sk(o)</sub> (3)                | A or B/C        | B/C or A       |     | 50                 | 100 | ps   |
| t <sub>sk(p)</sub> (4)                | A or B/C        | B/C or A       |     | 50                 | 100 | ps   |
| t <sub>ON</sub> /t <sub>OFF</sub> (5) | PD              | A or B/C       |     |                    | 250 | ns   |

- (1) All typical values are at V<sub>DD</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> = 25°C.
   (2) The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance).
- Output skew between center port (A<sub>4</sub> to A<sub>5</sub>) to any other port Skew between opposite transitions of the same output in a given device  $|t_{PHL}-t_{PLH}|$
- Device enable/disable time from PD

# 6.8 Dynamic Characteristics

over recommended operating free-air temperature range, V<sub>DD</sub> = 3.3 V ± 0.3 V (unless otherwise noted)

| PARAMETER         | TEST CONDITIONS                               | TYP <sup>(1)</sup> | UNIT |
|-------------------|-----------------------------------------------|--------------------|------|
| X <sub>TALK</sub> | $R_L = 50 \Omega$ , f = 250 MHz, see Figure 8 | -37                | dB   |
| O <sub>IRR</sub>  | $R_L = 50 \Omega$ , f = 250 MHz, see Figure 9 | -37                | dB   |
| BW                | See Figure 7                                  | 600                | MHz  |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$  (unless otherwise noted),  $T_A = 25^{\circ}\text{C}$ .



#### 6.9 Typical Characteristics





#### 7 Parameter Measurement Information

#### 7.1 Enable and Disable Times



| TEST                               | V <sub>DD</sub> | S1                  | R <sub>L</sub> | V <sub>in</sub> | CL    | $oldsymbol{V}_\Delta$ |
|------------------------------------|-----------------|---------------------|----------------|-----------------|-------|-----------------------|
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 3.3 V           | 2 · V <sub>DD</sub> | 200 Ω          | GND             | 10 pF | 0.3 V                 |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | 3.3 V           | GND                 | 200 Ω          | V <sub>DD</sub> | 10 pF | 0.3 V                 |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

Figure 5. Test Circuit and Voltage Waveforms



#### 7.2 Skew



| TEST               | V <sub>DD</sub>   | <b>S1</b> | S1 R <sub>L</sub> |                        | CL    |
|--------------------|-------------------|-----------|-------------------|------------------------|-------|
| t <sub>sk(o)</sub> | 3.3 V $\pm$ 0.3 V | Open      | 200 Ω             | V <sub>DD</sub> or GND | 10 pF |
| t <sub>sk(p)</sub> | 3.3 V ± 0.3 V     | Open      | 200 Ω             | V <sub>DD</sub> or GND | 10 pF |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega$ ,  $t_{f} \leq$  2.5 ns,  $t_{f} \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

Figure 6. Test Circuit and Voltage Waveforms



#### Skew (continued)



A. C<sub>L</sub> includes probe and jig capacitance.

Figure 7. Test Circuit for Frequency Response (BW)

Frequency response is measured at the output of the ON channel. For example, when  $V_{SEL}=0$  and  $A_0$  is the input, the output is measured at  $0B_1$ . All unused analog I/O ports are left open.

#### 7.3 HP8753ES Setup

Average = 4 RBW = 3 kHz

 $V_{BIAS} = 0.35 V$ 

ST = 2 s

P1 = 0 dBM



### **HP8753ES Setup (continued)**



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. A  $50-\Omega$  termination resistor is needed to match the loading of the network analyzer.

Figure 8. Test Circuit for Crosstalk (X<sub>TALK</sub>)

Crosstalk is measured at the output of the nonadjacent ON channel. For example, when  $V_{SEL} = 0$  and  $A_1$  is the input, the output is measured at  $A_3$ . All unused analog input (A) ports are connected to GND, and output (B) ports are left open.

# 7.4 HP8753ES Setup

Average = 4 RBW = 3 kHz  $V_{BIAS} = 0.35 V$ ST = 2 s P1 = 0 dBM

Submit Documentation Feedback



#### **HP8753ES Setup (continued)**



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. A  $50-\Omega$  termination resistor is needed to match the loading of the network analyzer.

Figure 9. Test Circuit for OFF Isolation (OIRR)

OFF isolation is measured at the output of the OFF channel. For example, when  $V_{SEL} = GND$  and  $A_1$  is the input, the output is measured at  $1B_2$ . All unused analog input (A) ports are connected to ground, and output (B) ports are left open.

### 7.5 HP8753ES Setup

Average = 4 RBW = 3 kHz  $V_{BIAS}$  = 0.35 V

ST = 2 s

P1 = 0 dBM

Copyright © 2010–2017, Texas Instruments Incorporated

Product Folder Links: TS3L501E



### 8 Detailed Description

#### 8.1 Overview

The TS3L501E is a 8-channel SPDT analog switch or 16-bit to 8-bit multiplexer/demultiplexer LAN switch with a single select (SEL) input and Power Down Mode input. The device provides additional I/Os for switching status indicating LED signals and includes high ESD protection. SEL input controls the data path of the multiplexer/demultiplexer. Power Down input can put the device into the standby mode for minimizing current consumption per mode selection.

The device provides a low and flat ON-state resistance (ron) and an excellent ON-state resistance match. Low input/output capacitance, high bandwidth, low skew, and low crosstalk among channels make this device suitable for various LAN applications, such as 10/100/1000 Base-T. This device can be used to replace mechanical relays in LAN applications. It also can be used to route signals from a 10/100 Base-T Ethernet transceiver to the RJ-45 LAN connectors in laptops or in docking stations.

#### 8.2 Functional Block Diagram



Figure 10. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The TS3L501E device switches and pin out are optimized for ethernet application but the device can used for many applications where a multi-channel, 1:2 SPDT, high bandwidth switch is needed.

### 8.4 Device Functional Modes

The TS3L501E supports a power down mode which reduces the current consumption of the device and places all the signal paths in a high impedance state. To place the TS3L501E in power down mode, set the PD pin with a logic high voltage as seen in Table 1.

**Table 1. Function Table** 

| PD | SEL | FUNCTION                                  |
|----|-----|-------------------------------------------|
| L  | L   | $A_n$ to $B_n$ , LED_ $A_n$ to LED_ $B_n$ |
| L  | Н   | $A_n$ to $C_n$ , LED_ $A_n$ to LED_ $C_n$ |
| Н  | X   | Hi-Z                                      |



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

There are many Local Area Network (LAN) applications in which the ethernet hubs or controllers have a limited number of I/Os or need to route signals from a single ethernet PHY to multiple ethernet jacks. The TS3L501E solution can effectively expand the limited I/Os by switching between multiple ethernet jacks to interface them to a single ethernet PHY.

The LED $_A_n$ , LED $_B_n$ ,and LED $_C_n$  pins are rated the same as the other signal path pins so you may use these pins as extra data paths if needed.

#### 9.2 Typical Application



Figure 11. Typical Application Schematic



#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

Ensure that all of the signals passing through the switch are within the recommended operating ranges. To ensure proper performance, see *Recommended Operating Conditions*.

#### 9.2.2 Detailed Design Procedure

The TS3L501E can be properly operated without any external components.

TI recommends that the digital control pins SEL and PD be pulled up to VCC or down to GND to avoid undesired switch positions that could result from the floating pin.

Connect the exposed thermal pad to ground.

#### 9.2.3 Application Curve



Figure 12. Gain vs Frequency



### 10 Power Supply Recommendations

Power to the device is supplied through the  $V_{DD}$  pins. TI recommends placing a bypass capacitor as close to the supply pin (VCC) as possible to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

All  $V_{DD}$  pins are internally connected. One PCB layout option is to connect one of the  $V_{DD}$  to the power supply and leave the other  $V_{DD}$  pins open.

Supply the TS3L501E  $V_{DD}$  pins with the recommended voltage before appling a signal voltage to the I/O signal paths to avoid violating the recommended opperating condition I/O voltage  $0-V_{DD}$ 

# 11 Layout

#### 11.1 Layout Guidelines

- TI recommends keeping the high-speed signals as short as possible.
- Each via introduces discontinuities in the transmission line of the signal and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.
- When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This
  reduces reflections on the signal traces by minimizing impedance discontinuities.
- Do not route traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals.
- Avoid stubs on the high-speed signals because they cause signal reflections. If a stub is unavoidable, then
  the stub must be less than 200 mm.
- Route all high-speed signal traces over continuous GND planes, with no interruptions. Avoid crossing over anti-etch, commonly found with plane splits.
- Due to high-frequency signals, a printed-circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 13.
- The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies.



Figure 13. Four-Layer Board Stackup



#### 11.2 Layout Example



Figure 14. Layout Example

Submit Documentation Feedback



# 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

14-Dec-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TS3L501ERUAR     | ACTIVE | WQFN         | RUA     | 42   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TK501E         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Dec-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dilliononono aro momina |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS3L501ERUAR                  | WQFN            | RUA                | 42 | 3000 | 330.0                    | 16.4                     | 3.8        | 9.3        | 1.0        | 8.0        | 16.0      | Q1               |
| TS3L501ERUAR                  | WQFN            | RUA                | 42 | 3000 | 330.0                    | 16.4                     | 3.8        | 9.3        | 1.0        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Dec-2017



#### \*All dimensions are nominal

| Device       | Package Type Package Drawing |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|------------------------------|-----|------|------|-------------|------------|-------------|--|
| TS3L501ERUAR | WQFN                         | RUA | 42   | 3000 | 367.0       | 367.0      | 38.0        |  |
| TS3L501ERUAR | WQFN                         | RUA | 42   | 3000 | 358.0       | 335.0      | 35.0        |  |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# RUA (R-PWQFN-N42)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# RUA (R-PWQFN-N42)

# PLASTIC QUAD FLATPACK NO-LEAD



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.