











#### LMV710-N, LMV711-N, LMV715-N

SNOS<u>519K - APRIL 2000 - REVISED AUGUST 2016</u>

# LMV71x-N Low-Power, RRIO Operational Amplifiers With High Output Current Drive and Shutdown Option

#### **Features**

Low Offset Voltage: 3 mV (Maximum)

Gain-Bandwidth Product: 5 MHz (Typical) Slew Rate: 5 V/µs (Typical)

Space-Saving Packages: 5-Pin and 6-Pin SOT-23

Turnon Time From Shutdown: <10 µs

Industrial Temperature Range: -40°C to 85°C

Supply Current in Shutdown Mode: 0.2 µA (Typical)

Ensured 2.7-V and 5-V Performance

Unity Gain Stable

Rail-to-Rail Input and Output

Capable of Driving  $600-\Omega$  Load

# Applications

- Wireless Phones
- GSM, TDMA, and CDMA Power Amp Controls
- AGC and RF Power Detectors
- **Temperature Compensation**
- Wireless LAN
- Bluetooth
- HomeRF

## 3 Description

The LMV710-N, LMV711-N, and LMV715-N are BiCMOS operational amplifiers with a CMOS input stage. These devices have greater than RR input common mode voltage range, rail-to-rail output and high output current drive. They offer a bandwidth of 5 MHz and a slew rate of 5 V/µs.

On the LMV711 and LMV715, a separate shutdown pin can be used to disable the device and reduces the supply current to 0.2 µA (typical). They also feature a turnon time of less than 10 µs. It is an ideal solution for power-sensitive applications, such as cellular phone, pager, palm computer, and so forth. In addition, once the LMV715 is in shutdown the output is tri-stated.

The LMV710 is offered in the space-saving, 5-pin SOT-23 package. The LMV711 and LMV715 are offered in the space saving 6-pin SOT-23 package.

The LMV71x-N devices are designed to meet the demands of low power, low cost, and small size required by cellular phones and similar batterypowered portable electronics.

#### Device Information<sup>(1)</sup>

| PART NUMBER          | PACKAGE    | BODY SIZE (NOM)   |
|----------------------|------------|-------------------|
| LMV710-N             | SOT-23 (5) | 2.92 mm × 1.50 mm |
| LMV711-N<br>LMV715-N | SOT-23 (6) | 2.92 mm × 1.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic - LMV711





## **Table of Contents**

| 1 | Features 1                               |    | 7.4 Device Functional Modes                         | 10   |
|---|------------------------------------------|----|-----------------------------------------------------|------|
| 2 | Applications 1                           | 8  | Application and Implementation                      | 19   |
| 3 | Description 1                            |    | 8.1 Application Information                         | 19   |
| 4 | Revision History2                        |    | 8.2 Typical Applications                            | 19   |
| 5 | Pin Configuration and Functions3         | 9  | Power Supply Recommendations                        | 22   |
| 6 | Specifications4                          | 10 | Layout                                              | 22   |
| • | 6.1 Absolute Maximum Ratings4            |    | 10.1 Layout Guidelines                              | 2    |
|   | 6.2 ESD Ratings 4                        |    | 10.2 Layout Example                                 | 2    |
|   | 6.3 Recommended Operating Conditions     | 11 | Device and Documentation Support                    | 23   |
|   | 6.4 Thermal Information                  |    | 11.1 Device Support                                 | 23   |
|   | 6.5 Electrical Characteristics – 2.7 V 5 |    | 11.2 Documentation Support                          | 2    |
|   | 6.6 Electrical Characteristics – 3.2 V 6 |    | 11.3 Related Links                                  | 23   |
|   | 6.7 Electrical Characteristics – 5 V 6   |    | 11.4 Receiving Notification of Documentation Update | es 2 |
|   | 6.8 Typical Characteristics              |    | 11.5 Community Resources                            | 2    |
| 7 | Detailed Description 14                  |    | 11.6 Trademarks                                     | 2    |
|   | 7.1 Overview                             |    | 11.7 Electrostatic Discharge Caution                | 2    |
|   | 7.2 Functional Block Diagram             |    | 11.8 Glossary                                       | 2    |
|   | 7.3 Feature Description                  | 12 | Mechanical, Packaging, and Orderable Information    | 24   |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision J (March 2013) to Revision K

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



# 5 Pin Configuration and Functions





#### **Pin Functions**

|                | PIN     |         | TYPE <sup>(1)</sup> | DESCRIPTION             |  |  |  |  |  |
|----------------|---------|---------|---------------------|-------------------------|--|--|--|--|--|
| NAME           | DBV (5) | DBV (6) | I I I PE' /         | DESCRIPTION             |  |  |  |  |  |
| +IN            | 3       | 3       | 1                   | Noninverting input      |  |  |  |  |  |
| -IN            | 4       | 4       | 1                   | Inverting input         |  |  |  |  |  |
| Output         | 1       | 1       | 0                   | Output                  |  |  |  |  |  |
| Shutdown       | _       | 5       | I                   | Active low enable input |  |  |  |  |  |
| V <sup>+</sup> | 5       | 6       | Р                   | Positive supply input   |  |  |  |  |  |
| V <sup>-</sup> | 2       | 2       | Р                   | Supply negative input   |  |  |  |  |  |

(1) I = Input, O = Output, P = Power



# Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                                          | MIN                     | MAX               | UNIT |
|----------------------------------------------------------|-------------------------|-------------------|------|
| Differential input voltage                               | ±Supp                   | y voltage         |      |
| Voltage at input or output pin                           | (V <sup>-</sup> ) - 0.4 | $(V^+) + 0.4$     | V    |
| Supply voltage (V <sup>+</sup> - V <sup>-</sup> )        |                         | 5.5               | V    |
| Output short circuit to V <sup>+</sup>                   | S                       | ee <sup>(3)</sup> |      |
| Output short circuit to V                                | S                       | ee <sup>(4)</sup> |      |
| Current at input pin                                     |                         | ±10               | mA   |
| Mounting temperature, infrared or convection (20 sec)    |                         | 235               | °C   |
| Junction temperature, T <sub>J(MAX)</sub> <sup>(5)</sup> |                         | 150               | °C   |
| Storage temperature, T <sub>stg</sub>                    | -65                     | 150               | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                                            |                         |                                          | VALUE | UNIT |
|--------------------------------------------|-------------------------|------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Flootrootatio diacharge | Human-body model (HBM) <sup>(1)(2)</sup> | ±2000 | \/   |
|                                            | Electrostatic discharge | Machine model (MM) <sup>(3)</sup>        | ±100  | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                | MIN | MAX | UNIT |
|----------------|-----|-----|------|
| Supply voltage | 2.7 | 5   | V    |
| Temperature    | -40 | 85  | °C   |

#### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | LMV710-N     | LMV711-N     | LMV715-N     |      |
|-------------------------------|----------------------------------------------|--------------|--------------|--------------|------|
|                               |                                              | DBV (SOT-23) | DBV (SOT-23) | DBV (SOT-23) | UNIT |
|                               |                                              | 5 PINS       | 6 PINS       | 6 PINS       |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 265          | 265          | 265          | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 131.6        | 139          | 156.6        | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 35.1         | 38.5         | 32.8         | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 22.2         | 28.6         | 34           | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 34.5         | 37.9         | 32.2         | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | _            | _            | _            | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: LMV710-N LMV715-N

<sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

Shorting circuit output to V<sup>+</sup> will adversely affect reliability. Shorting circuit output to V<sup>-</sup> will adversely affect reliability.

The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly into a PCB.

Human-body model, 1.5 k $\Omega$  in series with 100 pF.

Machine model,  $0 \Omega$  in series with 100 pF.



## 6.5 Electrical Characteristics - 2.7 V

 $T_J$  = 25°C,  $V^+$  = 2.7 V,  $V^-$  = 0 V,  $V_{CM}$  = 1.35 V, and  $R_L$  > 1 M $\Omega$  (unless otherwise noted)

|                     | PARAMETER                                  | TEST C                                                        | ONDITIONS                                                              | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT     |
|---------------------|--------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------|--------------------|--------------------|--------------------|----------|
| V                   | Input offset voltage                       | V <sub>CM</sub> = 0.85 V and                                  | $T_J = 25^{\circ}C$                                                    |                    | 0.4                | 3                  | mV       |
| Vos                 | Input offset voltage                       | $V_{CM} = 1.85 \text{ V}$                                     | $T_J = -40$ °C to 85°C                                                 |                    |                    | 3.2                |          |
| I <sub>B</sub>      | Input bias current                         |                                                               |                                                                        |                    | 4                  |                    | pА       |
| CMRR                | Common-mode                                | 0 \/ < \/ < 2 7 \/                                            | $T_J = 25^{\circ}C$                                                    | 50                 | 75                 |                    | dB       |
| CIVIKK              | rejection ratio                            | 0 V ≤ V <sub>CM</sub> ≤ 2.7 V                                 | $T_J = -40$ °C to 85°C                                                 | 45                 |                    |                    | uБ       |
|                     |                                            | $2.7 \text{ V} \leq \text{V}^+ \leq 5 \text{ V},$             | $T_J = 25^{\circ}C$                                                    | 70                 | 110                |                    |          |
| PSRR                | Power supply rejection ratio               | $V_{CM} = 0.85 \text{ V}$                                     | $T_J = -40$ °C to 85°C                                                 | 68                 |                    |                    | dB       |
| 1 OKK               | Tower supply rejection ratio               | $2.7 \text{ V} \leq \text{V}^+ \leq 5 \text{ V},$             | $T_J = 25^{\circ}C$                                                    | 70                 | 95                 |                    | ub<br>   |
|                     |                                            | $V_{CM} = 1.85 \text{ V}$                                     | $T_J = -40$ °C to 85°C                                                 | 68                 |                    |                    |          |
| Vari                | Input common-mode                          | For CMRR ≥ 50 dB                                              | V–                                                                     | -0.2               | -0.3               |                    | V        |
| V <sub>CM</sub>     | voltage range                              | FOI CIVILITY 2 30 UD                                          | V+                                                                     |                    | 3                  | 2.9                | v<br>    |
|                     |                                            | Sourcing, V <sub>O</sub> = 0 V                                | $T_J = 25^{\circ}C$                                                    | 15                 | 28                 |                    |          |
|                     | Output abort airquit aurrant               | Sourcing, $v_0 = 0$ v                                         | $T_J = -40$ °C to 85°C                                                 | 12                 |                    |                    | mA       |
| I <sub>SC</sub>     | Output short-circuit current               | Sinking V = 2.7 V                                             | $T_J = 25^{\circ}C$                                                    | 25                 | 40                 |                    | IIIA     |
|                     |                                            | Sinking, $V_0 = 2.7 \text{ V}$                                | $T_J = -40$ °C to 85°C                                                 | 22                 |                    |                    |          |
|                     |                                            | $R_L = 10 \text{ k}\Omega \text{ to } 1.35 \text{ V}$         | $T_J = 25^{\circ}C$                                                    | 2.62               | 2.68               |                    |          |
| Vo                  | VĪD = 100 mV                               | VID = 100 mV                                                  | $T_J = -40$ °C to 85°C                                                 | 2.6                |                    |                    |          |
|                     | Output swing                               | $R_L = 10 \text{ k}\Omega \text{ to } 1.35 \text{ V}$         | T <sub>J</sub> = 25°C                                                  |                    | 0.01               | 0.12               |          |
|                     |                                            | VID = −100 mV                                                 | $T_J = -40$ °C to 85°C                                                 |                    |                    | 0.15               |          |
|                     |                                            | $R_L = 600 \Omega \text{ to } 1.35 \text{ V}$<br>VID = 100 mV | T <sub>J</sub> = 25°C                                                  | 2.52               | 2.55               |                    | V        |
|                     |                                            |                                                               | $T_J = -40$ °C to 85°C                                                 | 2.5                |                    |                    |          |
|                     |                                            | $R_L = 600 \Omega$ to 1.35 V                                  | T <sub>J</sub> = 25°C                                                  |                    | 0.05               | 0.23               |          |
|                     |                                            | VĪD = −100 mV                                                 | $= -100 \text{ mV}$ $T_J = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ |                    |                    | 0.3                |          |
| V <sub>O</sub> (SD) | Output voltage level in<br>shutdown mode   | LMV711 only                                                   |                                                                        |                    | 50                 | 200                | mV       |
| I <sub>O</sub> (SD) | Output leakage current in<br>shutdown mode | LMV715 only                                                   |                                                                        |                    | 1                  |                    | pA       |
| C <sub>O</sub> (SD) | Output capacitance in shutdown mode        | LMV715 only                                                   |                                                                        |                    | 32                 |                    | pF       |
|                     |                                            | ON mode                                                       | $T_J = 25^{\circ}C$                                                    |                    | 1.22               | 1.7                | mA       |
| $I_S$               | Supply current                             | ON mode                                                       | $T_J = -40$ °C to 85°C                                                 |                    |                    | 1.9                |          |
|                     |                                            | Shutdown mode, $V_{SD} = 0$                                   | V                                                                      |                    | 0.002              | 10                 | μΑ       |
|                     |                                            | Sourcing, $R_L = 10 \text{ k}\Omega$ ,                        | $T_J = 25^{\circ}C$                                                    | 80                 | 115                |                    |          |
|                     |                                            | $V_0 = 1.35 \text{ V to } 2.3 \text{ V}$                      | $T_J = -40$ °C to 85°C                                                 | 76                 |                    |                    |          |
|                     |                                            | Sinking, $R_L = 10 \text{ k}\Omega$ ,                         | $T_J = 25^{\circ}C$                                                    | 80                 | 113                |                    |          |
| ٨                   | Large signal voltage                       | $V_0 = 0.4 \text{ V to } 1.35 \text{ V}$                      | $T_J = -40$ °C to 85°C                                                 | 76                 |                    |                    | ٩D       |
| $A_V$               | Large signal voltage                       | Sourcing, $R_L = 600 \Omega$ ,                                | $T_J = 25^{\circ}C$                                                    | 80                 | 110                |                    | dB       |
|                     |                                            | $V_0 = 1.35 \text{ V to } 2.2 \text{ V}$                      | $T_J = -40$ °C to 85°C                                                 | 76                 |                    |                    | İ        |
|                     |                                            | Sinking, $R_L = 600 \Omega$ ,                                 | T <sub>J</sub> = 25°C                                                  | 80                 | 100                |                    |          |
|                     |                                            | $V_0 = 0.5 \text{ V to } 1.35 \text{ V}$                      | $T_J = -40$ °C to 85°C                                                 | 76                 |                    |                    | <u>L</u> |
| SR                  | Slew rate <sup>(3)</sup>                   |                                                               |                                                                        |                    | 5                  |                    | V/µs     |
| GBWP                | Gain-bandwidth product                     |                                                               |                                                                        |                    | 5                  |                    | MHz      |
| φ <sub>m</sub>      | Phase margin                               |                                                               |                                                                        |                    | 60                 |                    | 0        |
| T <sub>ON</sub>     | Turnon time from shutdown                  |                                                               |                                                                        |                    | <10                |                    | μs       |

<sup>(1)</sup> All limits are specified by testing or statistical analysis.

Copyright © 2000–2016, Texas Instruments Incorporated

Submit Documentation Feedback

<sup>(2)</sup> Typical values represent the most likely parametric norm.

<sup>(3)</sup> Number specified is the slower of the positive and negative slew rates.



# Electrical Characteristics - 2.7 V (continued)

 $T_J = 25$ °C,  $V^+ = 2.7$  V,  $V^- = 0$  V,  $V_{CM} = 1.35$  V, and  $R_L > 1$  M $\Omega$  (unless otherwise noted)

|                        | PARAMETER                    | TEST CONDITIONS | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT   |
|------------------------|------------------------------|-----------------|--------------------|--------------------|--------------------|--------|
| V <sub>SD</sub> Shutdo | Chutdour nin voltogo rongo   | ON mode         | 2.4                | 1.5                | 2.7                | \/     |
|                        | Shutdown pin voltage range   | Shutdown mode   | 0                  | 1                  | 0.8                | V      |
| e <sub>n</sub>         | Input-referred voltage noise | f = 1  kHz      |                    | 20                 |                    | nV/√Hz |

#### 6.6 Electrical Characteristics - 3.2 V

 $T_J = 25^{\circ}C$ ,  $V^+ = 3.2$  V,  $V^- = 0$  V, and  $V_{CM} = 1.6$  V (unless otherwise noted)

|    | PARAMETER     | TEST CONDITIONS          |                                                            |      | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |
|----|---------------|--------------------------|------------------------------------------------------------|------|--------------------|--------------------|------|
| Vo |               | 1 - 6 5 m A              | $T_J = 25^{\circ}C$                                        | 2.95 | 3                  |                    |      |
|    | Outrat Curing | $I_{O} = 6.5 \text{ mA}$ | $T_J = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ | 2.92 |                    |                    | .,   |
|    | Output Swing  | Output Swing             | T <sub>J</sub> = 25°C                                      |      | 0.01               | 0.18               | V    |
|    |               |                          | $T_J = -40$ °C to 85°C                                     |      |                    | 0.25               |      |

- (1) All limits are specified by testing or statistical analysis.
- (2) Typical values represent the most likely parametric norm.

#### 6.7 Electrical Characteristics - 5 V

 $T_1 = 25^{\circ}\text{C}$ ,  $V^+ = 5 \text{ V}$ ,  $V^- = 0 \text{ V}$ ,  $V_{CM} = 2.5 \text{ V}$ , and  $R_1 > 1 \text{ M}\Omega$  (unless otherwise noted)

|                     | PARAMETER                               | TEST                                                 | CONDITIONS                                                   | MIN <sup>(1)</sup>    | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |    |
|---------------------|-----------------------------------------|------------------------------------------------------|--------------------------------------------------------------|-----------------------|--------------------|--------------------|------|----|
| .,                  | land effect value                       | V <sub>CM</sub> = 0.85 V and                         | T <sub>J</sub> = 25°C                                        |                       | 0.4                | 3                  | \/   |    |
| Vos                 | Input offset voltage                    | $V_{CM} = 1.85 \text{ V}$                            | $T_J = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$   |                       |                    | 3.2                | mV   |    |
| I <sub>B</sub>      | Input bias current                      |                                                      |                                                              |                       | 4                  |                    | рΑ   |    |
| CMRR                | Common-mode                             | 01/41/451/                                           | T <sub>J</sub> = 25°C                                        | 50                    | 70                 |                    | -ID  |    |
| CMRR                | rejection ratio                         | 0 V ≤ V <sub>CM</sub> ≤ 5 V                          | $T_J = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$   | 48                    |                    |                    | dB   |    |
|                     |                                         | $2.7 \text{ V} \leq \text{V}^+ \leq 5 \text{ V}.$    | T <sub>J</sub> = 25°C                                        | 70                    | 110                |                    |      |    |
|                     |                                         | $V_{CM} = 0.85 \text{ V}$                            | $T_J = -40$ °C to 85°C                                       | 68                    |                    |                    |      |    |
| PSRR                | Power supply rejection ratio            | 2.7 V ≤ V <sup>+</sup> ≤ 5 V.                        | T <sub>J</sub> = 25°C                                        | 70                    | 95                 |                    | dB   |    |
|                     |                                         | V <sub>CM</sub> = 1.85 V                             | $T_{J} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ | 68                    |                    |                    |      |    |
| . ,                 | Input common-mode                       | - allen                                              | V-                                                           | -0.2                  | -0.3               |                    | V    |    |
| $V_{CM}$            | voltage range                           |                                                      | For CMRR ≥ 50 dB                                             | V+                    |                    | 5.3                | 5.2  | V  |
|                     | Output short-circuit current            |                                                      |                                                              | T <sub>J</sub> = 25°C | 25                 | 35                 |      |    |
|                     |                                         | Sourcing, $V_0 = 0 V$                                | $T_{J} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ | 21                    |                    |                    |      |    |
| I <sub>SC</sub>     |                                         | ·                                                    | 2                                                            | T <sub>J</sub> = 25°C | 25                 | 40                 |      | mA |
|                     |                                         | Sinking, $V_O = 5 \text{ V}$                         | $T_J = -40$ °C to 85°C                                       | 21                    |                    |                    | 1    |    |
|                     |                                         | $R_L$ = 10 kΩ to 2.5 V<br>VID = 100 mV               | T <sub>J</sub> = 25°C                                        | 4.92                  | 4.98               |                    |      |    |
|                     |                                         |                                                      | $T_J = -40$ °C to 85°C                                       | 4.9                   |                    |                    |      |    |
|                     |                                         | $R_1 = 10 \text{ k}\Omega \text{ to } 2.5 \text{ V}$ | T <sub>J</sub> = 25°C                                        |                       | 0.01               | 0.12               |      |    |
| . ,                 |                                         | VID = -100 mV                                        | $T_J = -40$ °C to 85°C                                       |                       |                    | 0.15               |      |    |
| Vo                  | Output swing                            | $R_1 = 600 \Omega \text{ to } 2.5 \text{ V}$         | T <sub>J</sub> = 25°C                                        | 4.82                  | 4.85               |                    | V    |    |
|                     |                                         | VID = 100 mV                                         | $T_J = -40$ °C to 85°C                                       | 4.8                   |                    |                    |      |    |
|                     |                                         | $R_L = 600 \Omega \text{ to } 2.5 \text{ V}$         | T <sub>J</sub> = 25°C                                        |                       | 0.05               | 0.23               |      |    |
|                     |                                         | VID = -100 mV                                        | $T_J = -40$ °C to 85°C                                       |                       |                    | 0.3                |      |    |
| V <sub>O</sub> (SD) | Output voltage level in shutdown mode   | LMV711 only                                          |                                                              |                       | 50                 | 200                | mV   |    |
| I <sub>O</sub> (SD) | Output leakage current in shutdown mode | LMV715 only                                          |                                                              |                       | 1                  |                    | рА   |    |

Product Folder Links: LMV710-N LMV715-N

(1) All limits are specified by testing or statistical analysis.

Typical values represent the most likely parametric norm. (2)

Submit Documentation Feedback

Copyright © 2000-2016, Texas Instruments Incorporated



# **Electrical Characteristics – 5 V (continued)**

 $T_J = 25$ °C,  $V^+ = 5$  V,  $V^- = 0$  V,  $V_{CM} = 2.5$  V, and  $R_L > 1$  M $\Omega$  (unless otherwise noted)

|                     | PARAMETER                              | TEST (                                                                  | CONDITIONS                                                 | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT               |
|---------------------|----------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|
| C <sub>O</sub> (SD) | Output capacitance in<br>shutdown mode | LMV715 only                                                             |                                                            |                    | 32                 |                    | pF                 |
|                     |                                        | ON mode                                                                 | T <sub>J</sub> = 25°C                                      |                    | 1.17               | 1.7                | mA                 |
| Is                  | Supply current                         | ON mode                                                                 | $T_J = -40$ °C to 85°C                                     |                    |                    | 1.9                | ША                 |
|                     |                                        | Shutdown mode                                                           |                                                            |                    | 0.2                | 10                 | μΑ                 |
|                     |                                        | Sourcing, $R_L = 10 \text{ k}\Omega$ ,                                  | T <sub>J</sub> = 25°C                                      | 80                 | 123                |                    |                    |
|                     |                                        | $V_0 = 2.5 \text{ V to } 4.6 \text{ V}$                                 | $T_J = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ | 76                 |                    |                    |                    |
|                     | Large signal voltage gain              | Sinking, $R_L = 10 \text{ k}\Omega$ , $V_O = 0.4 \text{ V}$ to 2.5 V    | T <sub>J</sub> = 25°C                                      | 80                 | 80 120             |                    | dB                 |
|                     |                                        |                                                                         | $T_J = -40$ °C to 85°C                                     | 76                 |                    |                    |                    |
| A <sub>V</sub>      |                                        | Sourcing, $R_L = 600 \Omega$ , $V_O = 2.5 \text{ V}$ to $4.5 \text{ V}$ | $T_J = 25^{\circ}C$                                        | 80                 | 110                |                    |                    |
|                     |                                        |                                                                         | $T_J = -40$ °C to 85°C                                     | 76                 |                    |                    |                    |
|                     |                                        | Sinking, $R_L = 600 \Omega$ , $V_O = 0.5 V$ to $2.5 V$                  | $T_J = 25^{\circ}C$                                        | 80                 | 118                |                    |                    |
|                     |                                        |                                                                         | $T_J = -40$ °C to 85°C                                     | 76                 |                    |                    |                    |
| SR                  | Slew rate <sup>(3)</sup>               |                                                                         |                                                            |                    | 5                  |                    | V/µs               |
| GBWP                | Gain-bandwidth product                 |                                                                         |                                                            |                    | 5                  |                    | MHz                |
| φ <sub>m</sub>      | Phase margin                           |                                                                         |                                                            |                    | 60                 |                    | 0                  |
| T <sub>ON</sub>     | Turnon time from shutdown              |                                                                         |                                                            |                    | <10                |                    | μs                 |
|                     | OL                                     | ON mode                                                                 |                                                            | 2.4                | 2                  | 5                  | .,                 |
| $V_{SD}$            | Shutdown pin voltage range             | Shutdown mode                                                           |                                                            | 0                  | 1.5                | 0.8                | V                  |
| e <sub>n</sub>      | Input-referred voltage noise           | f = 1 kHz                                                               |                                                            |                    | 20                 |                    | nV/√ <del>Hz</del> |

<sup>(3)</sup> Number specified is the slower of the positive and negative slew rates.

Product Folder Links: LMV710-N LMV715-N



# 6.8 Typical Characteristics

 $V_S = 5 \text{ V}$ , single supply,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)



Submit Documentation Feedback

Copyright © 2000–2016, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

 $V_S = 5 \text{ V}$ , single supply,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)



50

Figure 7. Output Positive Swing vs Supply Voltage

Figure 8. Output Negative Swing vs Supply Voltage





Figure 9. Input Voltage Noise vs Frequency

Figure 10. PSRR vs Frequency





Figure 11. CMRR vs Frequency

Figure 12. LMV711 and LMV715 Turnon Characteristics

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

 $V_S = 5 \text{ V}$ , single supply,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)



100 V<sub>S</sub> = 2.7V V<sub>S</sub> = 2.7V V<sub>S</sub> = 5V V<sub>S</sub> = 5

Figure 13. Sourcing Current vs Output Voltage

Figure 14. Sinking Current vs Output Voltage





Figure 15. Thd+N vs Frequency (V<sub>S</sub> = 5 V)

Figure 16. Thd+N vs Frequency (V<sub>S</sub> = 2.7 V)



Figure 17. Thd+N vs  $V_{\rm OUT}$ 



Figure 18. Thd+N vs  $V_{\rm OUT}$ 

Submit Documentation Feedback



# **Typical Characteristics (continued)**

 $V_S = 5 \text{ V}$ , single supply,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)





Figure 19.  $C_{CM}$  vs  $V_{CM}$ 







Figure 21. C<sub>DIFF</sub> vs V<sub>CM</sub> (V<sub>S</sub> = 2.7 V)

Figure 22.  $C_{DIFF}$  vs  $V_{CM}$  ( $V_S = 5 V$ )





Figure 23. Open-Loop Frequency Response

Figure 24. Open-Loop Frequency Response

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

 $V_S = 5 \text{ V}$ , single supply,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)





Figure 25. Open-Loop Frequency Response

Figure 26. Open-Loop Frequency Response





Figure 27. Open-Loop Frequency Response

Figure 28. Open-Loop Frequency Response





TIME (500 ns/DIV)

TIME (500 ns/DIV)

Figure 29. Noninverting Large Signal Pulse Response Figure 30. Noninverting Small Signal Pulse Response

Submit Documentation Feedback

Copyright © 2000–2016, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

 $V_S = 5 \text{ V}$ , single supply,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)





# 7 Detailed Description

#### 7.1 Overview

The LMV710-N, LMV711-N, and LMV715-N operational amplifiers provide a CMOS input stage, high current drive rail-to-rail output, and a greater than RR input common mode voltage range. They also provide a slew rate of 5 V/µs at a bandwidth of 5 MHz.

#### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Supply Bypassing

The application circuits in this datasheet do not show the power supply connections and the associated bypass capacitors for simplification. When the circuits are built, it is always required to have bypass capacitors. Ceramic disc capacitors (0.1  $\mu$ F) or solid tantalum (1  $\mu$ F) with short leads, and located close to the IC are usually necessary to prevent interstage coupling through the power supply internal impedance. Inadequate bypassing will manifest itself by a low frequency oscillation or by high frequency instabilities. Sometimes, a 10- $\mu$ F (or larger) capacitor is used to absorb low frequency variations and a smaller 0.1- $\mu$ F disc is paralleled across it to prevent any high frequency feedback through the power supply lines.

#### 7.3.2 Shutdown Mode

The LMV711 and LMV715 have a shutdown pin. To conserve battery life in portable applications, they can be disabled when the shutdown pin voltage is pulled low. For LMV711 during shutdown mode, the output stays at about 50 mV from the lower rail, and the current drawn from the power supply is 0.2 µA (typical). This makes the LMV711 an ideal solution for power sensitive applications. For the LMV715 during shutdown mode, the output is tri-stated.

The shutdown pin must never be left unconnected. In applications where shutdown operation is not required and the LMV711 or LMV715 is used, the shutdown pin must be connected to V<sup>+</sup>. Leaving the shutdown pin floating results in an undefined operation mode and the device may oscillate between shutdown and active modes.

Submit Documentation Feedback



#### Feature Description (continued)

#### 7.3.3 Rail-to-Rail Input

The rail-to-rail input is achieved by using paralleled PMOS and NMOS differential input stages (see Functional Block Diagram). When the common mode input voltage changes from ground to the positive rail, the input stage goes through three modes. First, the NMOS pair is cutoff and the PMOS pair is active. At around 1.4 V, both PMOS and NMOS pairs operate, and finally the PMOS pair is cutoff and NMOS pair is active. Because both input stages have their own offset voltage (Vos), the offset of the amplifier becomes a function of the commonmode input voltage (see Figure 33 and Figure 34 in Typical Characteristics).

As shown in the curve, the V<sub>OS</sub> has a crossover point at 1.4 V above V<sup>-</sup>. Proper design must be done in both DC- and AC-coupled applications to avoid problems. For large input signals that include the V<sub>OS</sub> crossover point in their dynamic range, it causes distortion in the output signal. One way to avoid such distortion is to keep the signal away from the crossover point. For example, in a unity-gain buffer configuration and with V<sub>S</sub> = 5 V, a 3-V peak-to-peak signal center at 2.5 V contains input-crossover distortion. To avoid this, the input signal must be centered at 3.5 V instead. Another way to avoid large signal distortion is to use a gain of −1 circuit which avoids any voltage excursions at the input terminals of the amplifier (see Figure 35). In this circuit, the common-mode DC voltage (V<sub>CM</sub>) can be set at a level away from the V<sub>OS</sub> crossover point.



Figure 35. Inverting Configuration

When the input is a small signal and this small signal falls inside the Vos transition range, the gain, CMRR and some other parameters is degraded. To resolve this problem, the small signal must be placed such that it avoids the V<sub>OS</sub> crossover point.

To achieve maximum output swing, the output must be biased at mid-supply. This is normally done by biasing the input at mid-supply. But with supply voltage range from 2 V to 3.4 V, the input of the op amp must not be biased at mid-supply because of the transition of the Vos. Figure 36 shows an example of how to get away from the V<sub>OS</sub> crossover point and maintain a maximum swing with a 2.7-V supply. Figure 37 shows the waveforms of V<sub>IN</sub> and V<sub>OUT</sub>.



Figure 36. Vout biasing Example

Product Folder Links: LMV710-N LMV715-N

Submit Documentation Feedback

## **Feature Description (continued)**



Figure 37. Vout biasing Output Results

The inputs can be driven 300 mV beyond the supply rails without causing phase reversal at the output. However, the inputs must not be allowed to exceed the maximum ratings.

#### 7.4 Device Functional Modes

#### 7.4.1 Compensation of Input Capacitance

In the application (Figure 38) where a large feedback resistor is used, the feedback resistor can react with the input capacitance of the op amp and introduce an additional pole to the close loop frequency response.



Figure 38. Cancelling the Effect of Input Capacitance

Submit Documentation Feedback

Copyright © 2000–2016, Texas Instruments Incorporated



#### **Device Functional Modes (continued)**

This pole occurs at frequency fp with Equation 1.

$$f_{P} = \frac{1}{2\pi (R_{IN} || R_{F})C_{IN}}$$
 (1)

Any stray capacitance due to external circuit board layout, any source capacitance from transducer or photodiode connected to the summing node is added to the input capacitance. If  $f_p$  is less than or close to the unity-gain bandwidth (5 MHz) of the op amp, the phase margin of the loop is reduced and can cause the system to be unstable.

To avoid this problem, make sure that  $f_p$  occurs at least 2 octaves beyond the expected  $\neg 3$  dB frequency corner of the close loop frequency response. If not, a feedback capacitor  $C_F$  can be placed in parallel with  $R_F$  such that Equation 2.

$$\frac{1}{2\pi R_F C_F} = \frac{1}{2\pi (R_{IN} \parallel R_F) (C_F + C_{IN})}$$
(2)

The paralleled R<sub>F</sub> and C<sub>F</sub> introduce a zero, which cancels the effect from the pole.

#### 7.4.2 Capacitive Load Tolerance

The LMV71x-N can directly drive 200 pF in unity-gain without oscillation. The unity-gain follower is the most sensitive configuration to capacitive loading. Direct capacitive loading reduces the phase margin of amplifiers. The combination of the amplifier's output impedance and the capacitive load induces phase lag. This results in either an underdamped pulse response or oscillation. To drive a heavier capacitive load, circuit in Figure 39 can be used.



Figure 39. Indirectly Driving a Capacitive Load Using Resistive Isolation

In Figure 39, the isolation resistor  $R_{ISO}$  and the load capacitor  $C_L$  form a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of  $R_{ISO}$ . The bigger the  $R_{ISO}$  resistor value, the more stable  $V_{OUT}$  is. But the DC accuracy is not great when the  $R_{ISO}$  gets bigger. If there were a load resistor in Figure 39, the output would be voltage divided by  $R_{ISO}$  and the load resistor.

The circuit in Figure 40 is an improvement to the one in Figure 39 because it provides DC accuracy as well as AC stability. In this circuit,  $R_F$  provides the DC accuracy by using feed-forward techniques to connect  $V_{IN}$  to  $R_L$ .  $C_F$  and  $R_{ISO}$  serve to counteract the loss of phase margin by feeding the high-frequency component of the output signal back to the inverting input of the amplifier, thereby preserving phase margin in the overall feedback loop. Increased capacitive drive is possible by increasing the value of  $C_F$ . This in turn slows down the pulse response.

Submit Documentation Feedback

# **Device Functional Modes (continued)**



Figure 40. Indirectly Driving a Capacitive a Load With DC Accuracy



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The LMV71x family of amplifiers features low voltage, low power, and rail-to-rail output operational amplifiers designed for low-voltage portable applications.

### 8.2 Typical Applications

#### 8.2.1 High-Side Current-Sensing



Copyright © 2016, Texas Instruments Incorporated

Figure 41. High-Side, Current-Sensing Schematic

#### 8.2.1.1 Design Requirements

The high-side, current-sensing circuit (Figure 41) is commonly used in a battery charger to monitor charging current to prevent over charging. A sense resistor R<sub>SENSE</sub> is connected to the battery directly. This system requires an op amp with rail-to-rail input. The LMV71x are ideal for this application because its common-mode input range goes up to the rail.

#### 8.2.1.2 Detailed Design Procedure

As seen in (Figure 41), the  $I_{CHARGE}$  current flowing through sense resistor  $R_{SENSE}$  develops a voltage drop equal to  $V_{SENSE}$ . The voltage at the negative sense point is now less than the positive sense point by an amount proportional to the  $V_{SENSE}$  voltage.

The low-bias currents of the LMV71x cause little voltage drop through  $R_2$ , so the negative input of the LMV71x amplifier is at essentially the same potential as the negative sense input.

The LMV71x detects this voltage error between its inputs and servo the transistor base to conduct more current through Q1, increasing the voltage drop across  $R_1$  until the LMV71x inverting input matches the noninverting input. At this point, the voltage drop across  $R_1$  now matches  $V_{SENSE}$ .

I<sub>G</sub>, a current proportional to I<sub>CHARGE</sub>, flows according to Equation 3.



# **Typical Applications (continued)**

$$I_{G} = V_{RSENSE} / R_{1} = (R_{SENSE} \times I_{CHARGE}) / R_{1}$$
(3)

I<sub>G</sub> also flows through the gain resistor R<sub>3</sub> developing a voltage drop equal to Equation 4.

$$V_3 = I_G \times R_3 = (V_{RSENSE} / R_1) \times R_3 = ((R_{SENSE} \times I_{CHARGE}) / R_2) \times R_3$$
 (4)

 $V_{OUT} = (R_{SENSE} \times I_{CHARGE}) \times G$ 

where

$$\bullet \quad G = R_3 / R_1 \tag{5}$$

The other channel of the LMV71x may be used to buffer the voltage across R3 to drive the following stages.

## 8.2.1.3 Application Curve



Figure 42. High-Side Current-Sensing Results

#### 8.2.2 Peak Detector



Copyright © 2016, Texas Instruments Incorporated

Figure 43. Peak Detector

#### 8.2.2.1 Design Requirements

A peak detector outputs a DC voltage equal to the peak value of the applied AC signal. Peak detectors are used in many applications, such as test equipment, measurement instrumentation, ultrasonic alarm systems, and so forth. Figure 43 shows the schematic diagram of a peak detector using LMV71x-N. This peak detector basically consists of a clipper, a parallel RC network, and a voltage follower.

Product Folder Links: LMV710-N LMV715-N



#### **Typical Applications (continued)**

### 8.2.2.2 Detailed Design Procedure

An AC voltage source applied to  $V_{IN}$  charges capacitor C1 to the peak of the input. Diode D1 conducts positive half cycles, charging C1 to the waveform peak. Including D1 inside the feedback loop of the amplifier removes the voltage drop of D1 and allows an accurate peak detection of  $V_{IN}$  on C1. When the input waveform falls below the DC peak stored on C1, D1 is reverse biased. The low input bias current of A1 and the reverse biasing of D1 limits current leakage from C1. As a result, C1 retains the peak value even as the waveform drops to zero. A2 further isolates the peak value on C1 while completing the peak detector circuit by operating as a voltage follower and reporting the peak voltage of C1 at its output.

R5 and C1 are properly selected so that the capacitor is charged rapidly to  $V_{IN}$ . During the holding period, the capacitor slowly discharge through C1, through leakage of the capacitor and the reverse-biased diode, or op amp bias currents. In any cases the discharging time constant is much larger than the charge time constant. And the capacitor can hold its voltage long enough to minimize the output ripple.

Resistors R2 and R3 limit the current into the inverting input of A1 and the noninverting input of A2 when power is disconnected from the circuit. The discharging current from C1 during power off may damage the input circuitry of the op amps.

The peak detector is reset by applying a positive pulse to the reset transistor. The charge on the capacitor is dumped into ground, and the detector is ready for another cycle.

The maximum input voltage to this detector must be less than  $(V^+ - V_D)$ , where  $V_D$  is the forward voltage drop of the diode. Otherwise, the input voltage must be scaled down before applying to the circuit.

#### 8.2.3 GSM Power Amplifier Control Loop



Figure 44. GSM P.A. Control Loop

#### 8.2.3.1 Design Requirements

The control loop in Figure 44 controls the output power level of a GSM mobile phones. The control loop is used to avoid intermodulation of Base Station receivers, to prevent intermodulation with other mobile phones, and to minimize power consumption depending on the distance between mobile and base station

Copyright © 2000–2016, Texas Instruments Incorporated

Submit Documentation Feedback

# **Typical Applications (continued)**

#### 8.2.3.2 Detailed Design Procedure

There are four critical sections in the GSM Power Amplifier Control Loop. The class-C  $R_F$  power amplifier provides amplification of the  $R_F$  signal. A directional coupler couples small amount of  $R_F$  energy from the output of the  $R_F$  P. A. to an envelope detector diode. The detector diode senses the signal level and rectifies it to a DC level to indicate the signal strength at the antenna. An op amp is used as an error amplifier to process the diode voltage and ramping voltage. This loop control the power amplifier gain through the op amp and forces the detector diode voltage and ramping voltage to be equal. Power control is accomplished by changing the ramping voltage.

The LMV71x-N are well suited as an error amplifier in this application. The LMV711 or LMV715 have an extra shutdown pin to switch the op amp to shutdown mode. In shutdown mode, the LMV711 or LMV715 consume very low current. The LMV711 provides a ground voltage to the power amplifier control pin V<sub>PC</sub>. Therefore, the power amplifier can be turned off to save battery life. The LMV715 output is tri-stated when in shutdown.

# 9 Power Supply Recommendations

For proper operation, the power supplies must be properly decoupled. For decoupling the supply lines, TI recommends that 10-nF capacitors be placed as close as possible to the power supply pins of the operational amplifier. For single supply, place a capacitor between  $V^+$  and  $V^-$  supply leads. For dual supplies, place one capacitor between  $V^+$  and ground, and one capacitor between  $V^-$  and ground.

### 10 Layout

# 10.1 Layout Guidelines

To properly bypass the power supply, several locations on a printed-circuit board must be considered. A  $6.8-\mu F$  or greater tantalum capacitor must be placed at the point where the power supply for the amplifier is introduced onto the board. Another  $0.1-\mu F$  ceramic capacitor must be placed as close as possible to the power supply pin of the amplifier. If the amplifier is operated in a single power supply, only the  $V^+$  pin requires a bypass with a  $0.1-\mu F$  capacitor. If the amplifier is operated in a dual power supply, both  $V^+$  and  $V^-$  pins must be bypassed. It is good practice to use a ground plane on a printed-circuit board to provide all components with a low inductive ground connection.

#### 10.2 Layout Example



Figure 45. LMV711 Layout Example

2 Submit Documentation Feedback

Copyright © 2000–2016, Texas Instruments Incorporated



# 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Development Support

For development support see the following:

- LMV710 PSPICE Model (applicable for LMV711 and LMV715)
- SPICE-based analog simulation program, TINA-TI
- DIP adapter evaluation module, DIP Adapter EVM
- TI universal operational amplifier evaluation module, Op Amp EVM
- TI software, FilterPro

#### 11.2 Documentation Support

# 11.2.1 Related Documentation

For related documentation see the following:

- Absolute Maximum Ratings for Soldering (SNOA549)
- AN-29 IC Op Amp Beats FETs on Input Current (SNOA624)
- AN-31 Op Amp Circuit Collection (SNLA140)
- AN-71 Micropower Circuits Using the LM4250 Programmable Op Amp (SNOA652)
- AN-127 LM143 Monolithic High Voltage Operational Amplifier Applications (SNVA516)

#### 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**TECHNICAL SUPPORT & TOOLS &** PRODUCT FOLDER **SAMPLE & BUY PARTS DOCUMENTS SOFTWARE** COMMUNITY LMV710-N Click here Click here Click here Click here Click here LMV711-N Click here Click here Click here Click here Click here LMV715-N Click here Click here Click here Click here Click here

**Table 1. Related Links** 

#### 11.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.5 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.6 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

Copyright © 2000–2016, Texas Instruments Incorporated

Submit Documentation Feedback



#### 11.7 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback

Copyright © 2000-2016, Texas Instruments Incorporated



# PACKAGE OPTION ADDENDUM

26-Sep-2017

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMV710M5         | NRND   | SOT-23       | DBV     | 5    | 1000    | TBD                        | Call TI          | Call TI            | -40 to 85    | A48A           |         |
| LMV710M5/NOPB    | ACTIVE | SOT-23       | DBV     | 5    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | A48A           | Samples |
| LMV710M5X/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | A48A           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





26-Sep-2017

# PACKAGE MATERIALS INFORMATION

www.ti.com 24-Aug-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV710M5       | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV710M5/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV710M5X/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 24-Aug-2017



\*All dimensions are nominal

| 7 till diffriererere dre fremmat |              |                 |      |      |             |            |             |  |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| LMV710M5                         | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |  |
| LMV710M5/NOPB                    | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |  |
| LMV710M5X/NOPB                   | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P







## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.







## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.