











#### ISO7640FM, ISO7641FM

SLLSE89G - SEPTEMBER 2011 - REVISED JANUARY 2015

# **ISO764xFM Low-Power Quad-Channel Digital Isolators**

#### 1 Features

- Signaling Rate: 150 Mbps
- Low Power Consumption, Typical I<sub>CC</sub> per Channel (3.3-V Supplies):
  - ISO7640FM: 2 mA at 25 Mbps
  - ISO7641FM: 2.4 mA at 25 Mbps
- Low Propagation Delay: 7-ns Typical
- Output Defaults to Low-State in Fail-Safe Mode
- Wide Temperature Range: –40°C to 125°C
- 50-KV/µs Transient Immunity, Typical
- Long Life With SiO<sub>2</sub> Isolation Barrier
- Operates From 2.7-V, 3.3-V, and 5-V Supply and Logic Levels
- Wide Body SOIC-16 Package
- Safety and Regulatory Approvals
  - 6000 V<sub>PK</sub> / 4243 V<sub>RMS</sub> for 1 Minute per UL 1577
  - VDE 6000 V<sub>PK</sub> Transient Overvoltage, 1414
     V<sub>PK</sub> Working Voltage per DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
  - CSA Component Acceptance Notice 5A, IEC 60950-1, IEC 61010-1, and IEC 60601-1 End Equipment Standards
  - TUV 5 KV<sub>RMS</sub> Reinforced Insulation per EN/UL/CSA 60950-1 and EN/UL/CSA 61010-1
  - CQC Reinforced Insulation per GB4943.1-2011

## 2 Applications

- Optocoupler Replacement in:
  - Industrial Fieldbus
    - Profibus
    - Modbus
    - DeviceNet™ Data Buses
  - Servo Control Interface
  - Motor Control
  - Power Supplies
  - Battery Packs

## 3 Description

ISO7640FM and ISO7641FM provide galvanic isolation up to 6 KV<sub>PK</sub> for 1 minute per UL and VDE. These devices are also certified up to 5-KV<sub>RMS</sub> Reinforced isolation at a working voltage of 400 V<sub>RMS</sub> per end equipment standards EN/UL/CSA 60950-1 and 61010-1. ISO7640F and ISO7641F are quadchannel isolators; ISO7640F has four forward and ISO7641F has three forward and one reverse-direction channels. Suffix F indicates that output defaults to Low-state in fail-safe conditions (see Table 4). M-Grade devices are high-speed isolators capable of 150-Mbps data rate with fast propagation delays.

Each isolation channel has a logic input and output buffer separated by a silicon dioxide (SiO<sub>2</sub>) insulation barrier. Used in conjunction with isolated power supplies, these devices prevent noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. The devices have TTL input thresholds and can operate from 2.7-V, 3.3-V, and 5-V supplies. All inputs are 5-V tolerant when supplied from 3.3-V or 2.7-V supplies.

## Device Information<sup>(1)</sup>

|             |           | -                  |
|-------------|-----------|--------------------|
| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
| ISO7640FM   | COIC (46) | 10.20 mm 7.50 mm   |
| ISO7641FM   | SOIC (16) | 10.30 mm × 7.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic





#### **Table of Contents**

|                   | Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          | <ul> <li>6.17 Switching Characteristics: V<sub>CC1</sub> at 3.3 V ±10% V<sub>CC2</sub> at 5 V ±10%</li> <li>6.18 Switching Characteristics: V<sub>CC1</sub> and V<sub>CC2</sub> at 3</li> </ul> | 15                                                  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| 4 F<br>5 F<br>6 S | Description       1         Revision History       2         Pin Configuration and Functions       5         Specifications       6         6.1 Absolute Maximum Ratings       6         6.2 ESD Ratings       6         6.3 Recommended Operating Conditions       6         6.4 Thermal Information       6         6.5 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 5 V ±10%       7         6.6 Electrical Characteristics: V <sub>CC1</sub> at 5 V ±10% and       7 | 7<br>8   | **10%                                                                                                                                                                                           | 15<br>2.7<br>16<br>17<br>21<br>21<br>21<br>21<br>21 |
| 6                 | V <sub>CC2</sub> at 3.3 V ±10%                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10<br>11 | 9.1 Application Information                                                                                                                                                                     | 26<br>26<br>29<br>29                                |
| 6                 | 6.11 Supply Current: V <sub>CC1</sub> at 5 V ±10% and V <sub>CC2</sub> at 3.3 V ±10%                                                                                                                                                                                                                                                                                                                                                                                                             | 12       | Device and Documentation Support  12.1 Documentation Support  12.2 Related Links  12.3 Trademarks  12.4 Electrostatic Discharge Caution  12.5 Glossary                                          | 30<br>30<br>30<br>30<br>30                          |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision F (September 2013) to Revision G

**Page** 

#### Changes from Revision E (January 2013) to Revision F

**Page** 

#### Changes from Revision D (July 2012) to Revision E

Page

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



| Cł       | nanges from Revision C (January 2012) to Revision D                                                                                                                                                                             | Page     |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| •        | Deleted devices: ISO7631FM, ISO7631FC, ISO7640FC, ISO7641FC from the data sheet                                                                                                                                                 | 1        |
| •        | Changed the Title From: Low Power Triple and Quad Channels Digital Isolators To: Low Power Quad Channels Digital Isolators                                                                                                      | 1        |
| •        | Deleted devices from the Features List                                                                                                                                                                                          |          |
| •        | Changed the DESCRIPTION                                                                                                                                                                                                         |          |
| •        | Changed EN1 and EN2 Pin Descriptions                                                                                                                                                                                            |          |
| •        | Changed the ELECTRICAL, SWITCHING, and SUPPLY CURRENT CHARACTERISTICS tables                                                                                                                                                    |          |
| •        | Changed the ELECTRICAL, SWITCHING, and SUPPLY CURRENT CHARACTERISTICS tables                                                                                                                                                    |          |
| •        | Changed the ELECTRICAL, SWITCHING, and SUPPLY CURRENT CHARACTERISTICS tables                                                                                                                                                    |          |
| •        | Changed the ELECTRICAL, SWITCHING, and SUPPLY CURRENT CHARACTERISTICS tables                                                                                                                                                    | 8        |
| •        | Changed the ELECTRICAL, SWITCHING, and SUPPLY CURRENT CHARACTERISTICS tables                                                                                                                                                    |          |
| •        | Changed the TYPICAL CHARACTERISTICS section                                                                                                                                                                                     |          |
| •        | Deleted device from the Available Options Table                                                                                                                                                                                 |          |
| •        | Deleted devices from the TYPICAL SUPPLY CURRENT EQUATIONS section                                                                                                                                                               |          |
| Cŀ       | nanges from Revision B (December 2011) to Revision C                                                                                                                                                                            | Page     |
| •        | Changed Safety and Regulatory Approvals bullet From: 6000 V <sub>PK</sub> / 4243 V <sub>RMS</sub> for 1 Minute per UL1577 (pending) To: 6000 V <sub>PK</sub> / 4243 V <sub>RMS</sub> for 1 Minute per UL 1577 (approved)        | 1        |
| •        | Changed Description text From: The devices have TTL input thresholds and can operate from 2.7 V, 3.3 V and 5 V supplies. To: The devices have TTL input thresholds and can operate from 2.7 V (M-Grade), 3.3 V and 5 V supplies |          |
| •        | Changed the ESD standards                                                                                                                                                                                                       |          |
| •        | Changed the typical characteristics section                                                                                                                                                                                     | 17       |
| •        | Deleted the Product Preview Note From the Available Options Table                                                                                                                                                               | 21       |
| Cr       | nanges from Revision A (October 2011) to Revision B                                                                                                                                                                             | Page     |
| •        | Changed feature bullet From: ISO7641FC: 1.2 mA at 10 Mbps To: ISO7641FC: 1.3 mA at 10 Mbps                                                                                                                                      | 1        |
| •        | Changed Safety and Regulatory Approvals bullet From: 6 KV <sub>PK</sub> for 1 Minute per UL1577 and VDE (Pending) To: $6000 \text{ V}_{PK}$ / $4243 \text{ V}_{RMS}$ for 1 Minute per UL 1577 (pending)                         | 1        |
| •        | Changed Safety and Regulatory Approvals bullet From: To: 6000 V <sub>PK</sub> / 4243 V <sub>RMS</sub> for 1 Minute per UL 1577 (approv                                                                                          | ved) . 1 |
| •        | Changed Safety and Regulatory Approvals bullet From: CSA Component Acceptance Notice 5A, IEC 60601-1 Medical Standard (pending) To: CSA Component Acceptance Notice 5A, IEC 60601-1 Medical Standard (approved                  | l) 1     |
| •        | Changed all the ELECTRICAL CHARACTERISTICS tables                                                                                                                                                                               | 7        |
| •        | Changed the SWITCHING CHARACTERISTICS table ISO7640F and ISO7641F C-Grade values                                                                                                                                                | 9        |
| •        | Changed the SWITCHING CHARACTERISTICS table ISO7640F and ISO7641F C-Grade values                                                                                                                                                | 10       |
| •        | Changed the SWITCHING CHARACTERISTICS table ISO7640F and ISO7641F C-Grade values                                                                                                                                                | 11       |
| •        | Changed the SWITCHING CHARACTERISTICS table ISO7640F and ISO7641F C-Grade values                                                                                                                                                | 12       |
| •        | Changed the SWITCHING CHARACTERISTICS table ISO7640F and ISO7641F C-Grade values                                                                                                                                                | 13       |
| •        | Changed all the SWITCHING CHARACTERISTICS tables                                                                                                                                                                                | 14       |
| <u>•</u> | Changed the IEC 60664-1 Ratings Table                                                                                                                                                                                           | 23       |
| Cr       | nanges from Original (September 2011) to Revision A                                                                                                                                                                             | Page     |
| •        | Changed Figure 11 - From: 0 V or V <sub>CC</sub> To: IN = V <sub>CC</sub>                                                                                                                                                       | 20       |
| •        | Added Note (1) "Per JEDEC package dimensions" to the IEC INSULATION AND SAFETY-RELATED                                                                                                                                          | 20       |

# ISO7640FM, ISO7641FM



| SLI | LSE89G – SEPTEMBER 2011 – REVISED JANUARY 2015 www | .ti.com |
|-----|----------------------------------------------------|---------|
|     |                                                    |         |
| •   | Changed L(I01) Min Value From: 8 mm To: 8.3 mm     | 20      |
| •   | Changed L(I02) Min Value From: 7.8 mm To: 8.1 mm   | 20      |
| •   | Added pinout for ISO7641 and ISO7631               | 28      |



# 5 Pin Configuration and Functions

#### DW Package 16-Pin SOIC Top View



## **Pin Functions**

| PIN              |         |         | 1/0 | DESCRIPTION                                                                             |
|------------------|---------|---------|-----|-----------------------------------------------------------------------------------------|
| NAME             | ISO7640 | ISO7641 | 1/0 | DESCRIPTION                                                                             |
| EN               | 10      | -       | I   | Enables (when High or Open) or Disables (when Low) OUTA, OUTB, OUTC and OUTD of ISO7640 |
| EN1              | -       | 7       | - 1 | Enables (whenHigh or Open) or Disables (when Low) OUTD of ISO7641                       |
| EN2              | -       | 10      | I   | Enables (when High or Open) or Disables (when Low) OUTA, OUTB, and OUTC of ISO7641      |
| CND4             | 2       | 2       |     | Cround connection for V                                                                 |
| GND1             | 8       | 8       | _   | Ground connection for V <sub>CC1</sub>                                                  |
| GND2             | 9       | 9       |     | Cround connection for V                                                                 |
| GND2             | 15      | 15      | _   | Ground connection for V <sub>CC2</sub>                                                  |
| INA              | 3       | 3       | I   | Input, channel A                                                                        |
| INB              | 4       | 4       | I   | Input, channel B                                                                        |
| INC              | 5       | 5       | - 1 | Input, channel C                                                                        |
| IND              | 6       | 11      | - 1 | Input, channel D                                                                        |
| NC               | 7       | -       | -   | No Connect pins are floating with no internal connection                                |
| OUTA             | 14      | 14      | 0   | Output, channel A                                                                       |
| OUTB             | 13      | 13      | 0   | Output, channel B                                                                       |
| OUTC             | 12      | 12      | 0   | Output, channel C                                                                       |
| OUTD             | 11      | 6       | 0   | Output, channel D                                                                       |
| V <sub>CC1</sub> | 1       | 1       | _   | Power supply, V <sub>CC1</sub>                                                          |
| V <sub>CC2</sub> | 16      | 16      | _   | Power supply, V <sub>CC2</sub>                                                          |

Copyright © 2011–2015, Texas Instruments Incorporated



# 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)</sup>

|                                              |                                     | MIN  | MAX                  | UNIT |
|----------------------------------------------|-------------------------------------|------|----------------------|------|
| Supply voltage (2)                           | V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6                    | V    |
| Voltage                                      | INx, OUTx, ENx                      | -0.5 | $V_{CC} + 0.5^{(3)}$ | V    |
| Output Current, IO                           | Output Current, I <sub>O</sub>      |      |                      | mA   |
| Maximum junction temperature, T <sub>J</sub> |                                     |      | 150                  | °C   |
| Storage temperature, T <sub>stg</sub>        |                                     |      | 150                  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.
- (3) Maximum voltage must not exceed 6 V.

## 6.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±4000 |      |
| V <sub>(ESD)</sub> |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1500 | V    |
|                    |                         | Machine model, per JEDEC JESD22-A115-A                                        | ±200  |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                                     |                           |                         |   | MIN  | NOM | MAX | UNIT |
|-------------------------------------|---------------------------|-------------------------|---|------|-----|-----|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage            |                         |   | 2.7  |     | 5.5 | V    |
| I <sub>OH</sub>                     | High-level output current |                         |   | -4   |     |     | mA   |
| I <sub>OL</sub>                     | Low-level output current  |                         |   |      |     | 4   | mA   |
| V <sub>IH</sub>                     | High-level input voltage  |                         | 2 |      | 5.5 | V   |      |
| V <sub>IL</sub>                     | Low-level input voltage   | Low-level input voltage |   | 0    |     | 0.8 | V    |
|                                     | Input pulse duration      | ≥3-V Operation          |   | 6.67 |     |     |      |
| t <sub>ui</sub>                     |                           | <3-V Operation          |   | 10   |     |     | ns   |
| 1 / +                               | Signaling rate            | ≥3-V Operation          |   | 0    |     | 150 | Mhna |
| 1 / t <sub>ui</sub>                 |                           | <3-V Operation          |   | 0    |     | 100 | Mbps |
| $T_{J}$                             | Junction temperature      | ·                       |   | -40  |     | 136 | °C   |
| T <sub>A</sub>                      | Ambient temperature       |                         |   | -40  | 25  | 125 | °C   |

#### 6.4 Thermal Information

|                       |                                            |                                                                                                             | ISO76xx |       |
|-----------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------|-------|
|                       | DW (SOIC)                                  | UNIT                                                                                                        |         |       |
|                       | 16 PINS                                    |                                                                                                             |         |       |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistant      | 72                                                                                                          |         |       |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance   |                                                                                                             |         | 90044 |
| $R_{\theta JB}$       | Junction-to-board thermal resistance       |                                                                                                             | 39      | °C/W  |
| Ψлт                   | Junction-to-top characterization parameter |                                                                                                             |         |       |
| P <sub>D</sub>        | Maximum Device Power Dissipation           | $V_{CC1} = V_{CC2} = 5.5V$ , $T_J = 150^{\circ}C$ , $C_L = 15$ pF Input a 75-MHz 50% duty cycle square wave | 399     | mW    |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ at 5 V ±10%

V<sub>CC1</sub> and V<sub>CC2</sub> at 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                 | PARAMETER                          | TEST CONDITIONS                                        | MIN                                  | TYP | MAX | UNIT  |
|-----------------|------------------------------------|--------------------------------------------------------|--------------------------------------|-----|-----|-------|
|                 | I liab laval autout valta aa       | I <sub>OH</sub> = -4 mA; see Figure 9                  | V <sub>CCO</sub> <sup>(1)</sup> -0.8 | 4.8 |     | M     |
| V <sub>OH</sub> | High-level output voltage          | I <sub>OH</sub> = -20 μA; see Figure 9                 | V <sub>CCO</sub> <sup>(1)</sup> -0.1 | 5   |     | V     |
| V               | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 9                   |                                      | 0.2 | 0.4 | V     |
| V <sub>OL</sub> |                                    | I <sub>OL</sub> = 20 μA; see Figure 9                  |                                      | 0   | 0.1 | V     |
| $V_{I(HYS)}$    | Input threshold voltage hysteresis |                                                        |                                      | 450 |     | mV    |
| I <sub>IH</sub> | High-level input current           | V <sub>IH</sub> = V <sub>CC</sub> at INx or ENx        |                                      |     | 10  |       |
| $I_{\text{IL}}$ | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                    | -10                                  | -10 |     | μA    |
| CMTI            | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 12 | 25                                   | 75  |     | kV/μs |

<sup>(1)</sup>  $V_{CCO}$  is the supply voltage,  $V_{CC1}$  or  $V_{CC2}$ , for the output channel that is being measured.

# 6.6 Electrical Characteristics: $V_{CC1}$ at 5 V ±10% and $V_{CC2}$ at 3.3 V ±10%

V<sub>CC1</sub> at 5 V ±10% and V<sub>CC2</sub> at 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

| 001             | 002                                |                                                                     |                                                        |                                      |                        |     |       |
|-----------------|------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------|------------------------|-----|-------|
| PARAMETER       |                                    |                                                                     | TEST CONDITIONS                                        |                                      | TYP                    | MAX | UNIT  |
|                 |                                    | $I_{OH} = -4 \text{ mA}$ ; see                                      | OUTx on V <sub>CC1</sub> (5V) side                     | V <sub>CC1</sub> - 0.8               | 4.8                    |     | V     |
| \/              | Lligh level cutout veltage         | Figure 9                                                            | OUTx on V <sub>CC2</sub> (3.3V) side                   | V <sub>CC2</sub> - 0.4               | 3                      |     |       |
| V <sub>OH</sub> | High-level output voltage          | $I_{OH} = -20 \mu A$ ; see                                          | OUTx on V <sub>CC1</sub> (5V) side                     | V <sub>CC1</sub> - 0.1               | 5                      |     |       |
|                 |                                    | F                                                                   | Figure 9 OUTx on V <sub>CC2</sub> (3.3V                | OUTx on V <sub>CC2</sub> (3.3V) side | V <sub>CC2</sub> - 0.1 | 3.3 |       |
| V               | Law level autout valtage           | $I_{OL} = 4$ mA; see Figure 9<br>$I_{OL} = 20 \mu A$ ; see Figure 9 |                                                        |                                      | 0.2                    | 0.4 | V     |
| V <sub>OL</sub> | Low-level output voltage           |                                                                     |                                                        |                                      | 0                      | 0.1 | V     |
| $V_{I(HYS)}$    | Input threshold voltage hysteresis |                                                                     |                                                        |                                      |                        |     | mV    |
| I <sub>IH</sub> | High-level input current           | V <sub>IH</sub> = V <sub>CC</sub> at INx or E                       | $V_{IH} = V_{CC}$ at INx or ENx                        |                                      |                        | 10  |       |
| I <sub>IL</sub> | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                 |                                                        | -10                                  |                        |     | μΑ    |
| CMTI            | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see                        | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 12 |                                      |                        |     | kV/µs |

## 6.7 Electrical Characteristics: $V_{CC1}$ at 3.3 V ±10% and $V_{CC2}$ at 5 V ±10%

 $V_{\text{CC1}}$  at 3.3 V ±10% and  $V_{\text{CC2}}$  at 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                     | PARAMETER                          | TEST CONDITIONS                                       |                                       | MIN                   | TYP | MAX | UNIT  |
|---------------------|------------------------------------|-------------------------------------------------------|---------------------------------------|-----------------------|-----|-----|-------|
|                     |                                    | I <sub>OH</sub> = -4 mA; see Figure 9                 | OUTx on V <sub>CC1</sub> (3.3 V) side | V <sub>CC1</sub> -0.4 | 3   |     |       |
| V                   | High level output voltage          |                                                       | OUTx on V <sub>CC2</sub> (5 V) side   | V <sub>CC2</sub> -0.8 | 4.8 |     | V     |
| V <sub>OH</sub>     | High-level output voltage          | $I_{OH} = -20 \mu A$ ; see Figure 9                   | OUTx on V <sub>CC1</sub> (3.3 V) side | V <sub>CC1</sub> -0.1 | 3.3 |     | V     |
|                     |                                    |                                                       | OUTx on V <sub>CC2</sub> (5 V) side   | V <sub>CC2</sub> -0.1 | 5   |     |       |
|                     | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 9                  |                                       |                       | 0.2 | 0.4 | V     |
| V <sub>OL</sub>     |                                    | $I_{OL}$ = 20 $\mu$ A; see Figure 9                   |                                       |                       | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input threshold voltage hysteresis |                                                       |                                       |                       |     |     | mV    |
| I <sub>IH</sub>     | High-level input current           | V <sub>IH</sub> = V <sub>CC</sub> at INx or ENx       |                                       |                       | 10  |     |       |
| I <sub>IL</sub>     | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                   | -10                                   |                       |     | μA  |       |
| CMTI                | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 1 | 2                                     | 25                    | 50  |     | kV/µs |

Product Folder Links: ISO7640FM ISO7641FM



# 6.8 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ at 3.3 V ±10%

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V  $\pm$  10% (over recommended operating conditions unless otherwise noted)

| 001                        | PARAMETER                                | TEST CONDITIONS                                        | MIN                                   | TYP | MAX | UNIT  |
|----------------------------|------------------------------------------|--------------------------------------------------------|---------------------------------------|-----|-----|-------|
| V                          | High-level output voltage                | I <sub>OH</sub> = -4 mA; see Figure 9                  | V <sub>CCO</sub> <sup>(1)</sup> - 0.4 | 3   |     | V     |
| V <sub>OH</sub>            | 1 light-level output voltage             | $I_{OH} = -20 \mu A$ ; see Figure 9                    | V <sub>CCO</sub> <sup>(1)</sup> - 0.1 | 3.3 |     | V     |
| V Low level output veltere |                                          | I <sub>OL</sub> = 4 mA; see Figure 9                   |                                       | 0.2 | 0.4 | V     |
| VOL                        | V <sub>OL</sub> Low-level output voltage | $I_{OL} = 20 \mu A$ ; see Figure 9                     |                                       | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub>        | Input threshold voltage hysteresis       |                                                        |                                       | 425 |     | mV    |
| I <sub>IH</sub>            | High-level input current                 | $V_{IH} = V_{CC}$ at INx or ENx                        |                                       |     | 10  |       |
| I <sub>IL</sub>            | Low-level input current                  | V <sub>IL</sub> = 0 V at INx or ENx                    | -10                                   |     |     | μΑ    |
| CMTI                       | Common-mode transient immunity           | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 12 | 25                                    | 50  |     | kV/μs |

<sup>(1)</sup>  $V_{CCO}$  is the supply voltage,  $V_{CC1}$  or  $V_{CC2}$ , for the output channel that is being measured.

# 6.9 Electrical Characteristics: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 2.7 V

 $V_{\text{CC1}}$  and  $V_{\text{CC2}}$  at 2.7  $V^{(1)}$  (over recommended operating conditions unless otherwise noted)

|                 | PARAMETER                          | TEST CONDITIONS                                        | MIN                                   | TYP | MAX | UNIT  |  |
|-----------------|------------------------------------|--------------------------------------------------------|---------------------------------------|-----|-----|-------|--|
| V               | High-level output voltage          | I <sub>OH</sub> = -4 mA; see Figure 9                  | $V_{\rm CCO}^{(2)} - 0.5$             | 2.4 |     | \/    |  |
| V <sub>OH</sub> | voH riigh-ievel output voltage     | I <sub>OH</sub> = -20 μA; see Figure 9                 | V <sub>CCO</sub> <sup>(2)</sup> - 0.1 | 2.7 |     | V     |  |
| V Low lovel or  | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 9                   |                                       | 0.2 | 0.4 | V     |  |
| V <sub>OL</sub> | Low-level output voltage           | I <sub>OL</sub> = 20 μA; see Figure 9                  |                                       | 0   | 0.1 | V     |  |
| $V_{I(HYS)}$    | Input threshold voltage hysteresis |                                                        |                                       | 350 |     | mV    |  |
| I <sub>IH</sub> | High-level input current           | V <sub>IH</sub> = V <sub>CC</sub> at INx or ENx        |                                       |     | 10  |       |  |
| I <sub>IL</sub> | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                    | -10                                   |     |     | μA    |  |
| CMTI            | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V; see Figure 12 | 25                                    | 50  |     | kV/μs |  |

<sup>(1)</sup> For 2.7-V operation, max data rate is 100 Mbps.

<sup>(2)</sup>  $V_{CCO}$  is the supply voltage,  $V_{CC1}$  or  $V_{CC2}$ , for the output channel that is being measured.



# 6.10 Supply Current: $V_{CC1}$ and $V_{CC2}$ at 5 V ±10%

 $V_{CC1}$  and  $V_{CC2}$  at 5 V ±10% (over recommended operating conditions unless otherwise noted)

| PARAMETER        |              | TEST CONDITIONS                                                                        | MIN | TYP | MAX  | UNIT |
|------------------|--------------|----------------------------------------------------------------------------------------|-----|-----|------|------|
| ISO7640FM        |              |                                                                                        |     |     |      |      |
| I <sub>CC1</sub> | Disable      | EN = 0 V                                                                               |     | 0.6 | 1.2  |      |
| I <sub>CC2</sub> | Disable      | EIN = U V                                                                              |     | 4.5 | 6.6  |      |
| I <sub>CC1</sub> | DC to 1 Mbno |                                                                                        |     | 0.7 | 1.3  |      |
| I <sub>CC2</sub> | DC to 1 Mbps |                                                                                        |     | 4.6 | 6.7  |      |
| I <sub>CC1</sub> | 10 Mhna      |                                                                                        |     | 1.1 | 2    | mA   |
| I <sub>CC2</sub> | 10 Mbps      | DC Signal: $V_1 = V_{CC}$ or 0 V,                                                      |     | 6.6 | 10.5 | mA   |
| I <sub>CC1</sub> | OF Mhas      | AC Signal: All channels switching with square wave clock input; C <sub>L</sub> = 15 pF |     | 1.9 | 3    |      |
| I <sub>CC2</sub> | 25 Mbps      |                                                                                        |     | 9.7 | 14.7 |      |
| I <sub>CC1</sub> | 150 Mhno     |                                                                                        |     | 8.2 | 14.5 |      |
| I <sub>CC2</sub> | 150 Mbps     |                                                                                        |     | 35  | 58   |      |
| ISO7641FM        | •            |                                                                                        |     |     |      |      |
| I <sub>CC1</sub> | Disable      | EN1 = EN2 = 0 V                                                                        |     | 2.6 | 4.2  |      |
| I <sub>CC2</sub> | Disable      |                                                                                        |     | 4.2 | 6.8  |      |
| I <sub>CC1</sub> | DC to 1 Mbno |                                                                                        |     | 2.7 | 4.3  |      |
| I <sub>CC2</sub> | DC to 1 Mbps |                                                                                        |     | 4.3 | 6.9  |      |
| I <sub>CC1</sub> | 10 Mbps      |                                                                                        |     | 3.6 | 4.9  | mA   |
| I <sub>CC2</sub> | TO IVIDPS    | DC Signal: $V_1 = V_{CC}$ or 0 V,                                                      |     | 6   | 8.2  | mA   |
| I <sub>CC1</sub> | OF Mhno      | AC Signal: All channels switching with square wave clock input; C <sub>1</sub> = 15 pF |     | 5.1 | 6.6  |      |
| I <sub>CC2</sub> | 25 Mbps      | O MIDDS                                                                                |     | 8.8 | 11.4 |      |
| I <sub>CC1</sub> | 150 Mbpo     |                                                                                        |     | 17  | 22   |      |
| I <sub>CC2</sub> | 150 Mbps     |                                                                                        |     | 31  | 42   |      |



# 6.11 Supply Current: $V_{CC1}$ at 5 V ±10% and $V_{CC2}$ at 3.3 V ±10%

 $V_{CC1}$  at 5 V ±10% and  $V_{CC2}$  at 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

| PARAMETER        |              | TEST CONDITIONS                                                                        | MIN | TYP  | MAX  | UNIT |
|------------------|--------------|----------------------------------------------------------------------------------------|-----|------|------|------|
| ISO7640FM        |              |                                                                                        |     |      |      |      |
| I <sub>CC1</sub> | Disable      | EN = 0 V                                                                               |     | 0.6  | 1.2  |      |
| I <sub>CC2</sub> | Disable      | EIN = U V                                                                              |     | 3.6  | 5.1  |      |
| I <sub>CC1</sub> | DC to 1 Mbps |                                                                                        |     | 0.7  | 1.3  |      |
| I <sub>CC2</sub> | DC to 1 Mbps |                                                                                        |     | 3.7  | 5.2  |      |
| I <sub>CC1</sub> | 10 Mbps      |                                                                                        |     | 1.1  | 2    | mA   |
| I <sub>CC2</sub> | TO MIDPS     | DC Signal: V <sub>I</sub> = V <sub>CC</sub> or 0 V,                                    |     | 5    | 7.1  | IIIA |
| I <sub>CC1</sub> | 25 Mbps      | AC Signal: All channels switching with square wave clock input; C <sub>L</sub> = 15 pF |     | 1.9  | 3    |      |
| I <sub>CC2</sub> | 25 Mibbs     |                                                                                        |     | 6.9  | 11   |      |
| I <sub>CC1</sub> | 150 Mhna     |                                                                                        |     | 8.2  | 14.5 |      |
| I <sub>CC2</sub> | 150 Mbps     |                                                                                        |     | 24   | 40   |      |
| ISO7641FM        |              |                                                                                        |     |      |      |      |
| I <sub>CC1</sub> | 5            | EN1 = EN2 = 0 V                                                                        |     | 2.6  | 4.2  |      |
| I <sub>CC2</sub> | Disable      | EINT = EINZ = 0 V                                                                      |     | 3.2  | 4.9  |      |
| I <sub>CC1</sub> | DC to 1 Mbno |                                                                                        |     | 2.7  | 4.3  |      |
| I <sub>CC2</sub> | DC to 1 Mbps |                                                                                        |     | 3.3  | 5    |      |
| I <sub>CC1</sub> | 40 Mb        |                                                                                        |     | 3.6  | 4.9  | A    |
| I <sub>CC2</sub> | 10 Mbps      | DC Signal: $V_1 = V_{CC}$ or 0 V,                                                      |     | 4.4  | 5.8  | mA   |
| I <sub>CC1</sub> | OF Mhno      | AC Signal: All channels switching with square wave clock input; C <sub>L</sub> = 15 pF |     | 5.1  | 6.6  |      |
| I <sub>CC2</sub> | 25 Mbps      |                                                                                        |     | 6.1  | 7.6  |      |
| I <sub>CC1</sub> | 450 Mb       |                                                                                        |     | 17   | 22   |      |
| I <sub>CC2</sub> | 150 Mbps     |                                                                                        |     | 20.6 | 26.5 |      |



# 6.12 Supply Current: $V_{CC1}$ at 3.3 V ±10% and $V_{CC2}$ at 5 V ±10%

 $V_{CC1}$  at 3.3 V ±10% and  $V_{CC2}$  at 5 V ±10% (over recommended operating conditions unless otherwise noted)

| PARAMETER        |              | TEST CONDITIONS                                                                                                          | MIN | TYP  | MAX  | UNIT |
|------------------|--------------|--------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| ISO7640FM        |              |                                                                                                                          |     |      |      |      |
| I <sub>CC1</sub> | Disable      | EN OV                                                                                                                    |     | 0.35 | 0.7  |      |
| I <sub>CC2</sub> | Disable      | EN = 0 V                                                                                                                 |     | 4.5  | 6.6  |      |
| I <sub>CC1</sub> | DC to 1 Mbps |                                                                                                                          |     | 0.4  | 0.8  |      |
| I <sub>CC2</sub> | DC to 1 Mbps |                                                                                                                          |     | 4.6  | 6.7  |      |
| I <sub>CC1</sub> | 10 Mbns      | DC Signal: $V_1 = V_{CC}$ or 0 V,  AC Signal: All channels switching with square wave clock input; $C_L = 15 \text{ pF}$ |     | 0.7  | 1.2  | A    |
| I <sub>CC2</sub> | - TO MIDPS   |                                                                                                                          |     | 6.6  | 10.5 | mA   |
| I <sub>CC1</sub> | OF Mhno      |                                                                                                                          |     | 1.1  | 2    |      |
| I <sub>CC2</sub> | 25 Mbps      |                                                                                                                          |     | 9.7  | 14.7 | +    |
| I <sub>CC1</sub> | 150 Mhna     |                                                                                                                          |     | 5    | 8.5  |      |
| I <sub>CC2</sub> | 150 Mbps     |                                                                                                                          |     | 35   | 58   |      |
| ISO7641FM        |              |                                                                                                                          |     |      |      |      |
| I <sub>CC1</sub> | 51.11        | EN1 = EN2 = 0 V                                                                                                          |     | 1.9  | 2.9  |      |
| I <sub>CC2</sub> | Disable      | ENT = ENZ = 0 V                                                                                                          |     | 4.2  | 6.8  |      |
| I <sub>CC1</sub> | DC to 1 Mbps |                                                                                                                          |     | 2    | 3    |      |
| I <sub>CC2</sub> | DC to 1 Mbps |                                                                                                                          |     | 4.3  | 6.9  |      |
| I <sub>CC1</sub> | 10 Mbps      |                                                                                                                          |     | 2.5  | 3.5  | mA   |
| I <sub>CC2</sub> | TO MIDPS     | DC Signal: V <sub>I</sub> = V <sub>CC</sub> or 0 V,                                                                      |     | 6    | 8.2  | mA   |
| I <sub>CC1</sub> | 25 Mbps      | AC Signal: All channels switching with square wave clock input; C <sub>L</sub> = 15 pF                                   |     | 3.4  | 4.5  |      |
| I <sub>CC2</sub> | 20 Minhs     | ·                                                                                                                        |     | 8.8  | 11.4 |      |
| I <sub>CC1</sub> | 150 Mhna     |                                                                                                                          |     | 10.5 | 14.5 |      |
| I <sub>CC2</sub> | 150 Mbps     |                                                                                                                          |     | 31   | 42   |      |



# 6.13 Supply Current: $V_{CC1}$ and $V_{CC2}$ at 3.3 V ±10%

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

| PARAMETER        |                         | TEST CONDITIONS                                                                                                 | MIN | TYP  | MAX  | UNIT |
|------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| ISO7640FM        |                         |                                                                                                                 |     |      |      |      |
| I <sub>CC1</sub> | - Disable               | EN = 0 V                                                                                                        |     | 0.35 | 0.7  |      |
| I <sub>CC2</sub> | Disable                 | LIV = 0 V                                                                                                       |     | 3.6  | 5.1  |      |
| I <sub>CC1</sub> | DC to 1 Mbps            |                                                                                                                 |     | 0.4  | 8.0  |      |
| I <sub>CC2</sub> | DC to 1 Mbps            | DC Signal: $V_I = V_{CC}$ or 0 V, AC Signal: All channels switching with square wave clock input; $C_L = 15~pF$ |     | 3.7  | 5.2  |      |
| I <sub>CC1</sub> | 10 Mbps                 |                                                                                                                 |     | 0.7  | 1.2  | mA   |
| I <sub>CC2</sub> | 10 Mbps                 |                                                                                                                 |     | 5    | 7.1  | ША   |
| I <sub>CC1</sub> | 25 Mbps                 |                                                                                                                 |     | 1.1  | 2    |      |
| I <sub>CC2</sub> | 25 Mibps                |                                                                                                                 |     | 6.9  | 11   |      |
| I <sub>CC1</sub> | 150 Mbps                |                                                                                                                 |     | 5    | 8.5  |      |
| I <sub>CC2</sub> | 130 Mbps                |                                                                                                                 |     | 24   | 40   |      |
| ISO7641FM        |                         |                                                                                                                 |     |      |      |      |
| I <sub>CC1</sub> | Disable EN1 = EN2 = 0 V | EN1 = EN2 = 0 V                                                                                                 |     | 1.9  | 2.9  |      |
| I <sub>CC2</sub> | Disable                 | LINT = LINZ = 0 V                                                                                               |     | 3.2  | 4.9  |      |
| I <sub>CC1</sub> | DC to 1 Mbps            |                                                                                                                 |     | 2    | 3    |      |
| I <sub>CC2</sub> | DC to 1 Mbps            |                                                                                                                 |     | 3.3  | 5    |      |
| I <sub>CC1</sub> | 10 Mbps                 |                                                                                                                 |     | 2.5  | 3.5  | mA   |
| I <sub>CC2</sub> | TO MIDPS                | DC Signal: V <sub>I</sub> = V <sub>CC</sub> or 0 V,                                                             |     | 4.4  | 5.8  | IIIA |
| I <sub>CC1</sub> | 25 Mbps                 | AC Signal: All channels switching with square wave clock input; C <sub>L</sub> = 15 pF                          |     | 3.4  | 4.5  |      |
| I <sub>CC2</sub> | ZO IVIDPS               |                                                                                                                 |     | 6.1  | 7.6  |      |
| I <sub>CC1</sub> | 450 Mbno                |                                                                                                                 |     | 10.5 | 14.5 |      |
| I <sub>CC2</sub> | 150 Mbps                |                                                                                                                 |     | 20.6 | 26.5 |      |



# 6.14 Supply Current: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 2.7 V

 $V_{\text{CC1}}$  and  $V_{\text{CC2}}$  at 2.7 V (over recommended operating conditions unless otherwise noted)

| PARAMETER        |                         | TEST CONDITIONS                                                                                                     | MIN | TYP  | MAX  | UNIT |
|------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| ISO7640FM        |                         |                                                                                                                     |     |      |      |      |
| I <sub>CC1</sub> | Disable                 | EN = 0 V                                                                                                            |     | 0.2  | 0.6  |      |
| I <sub>CC2</sub> | Disable                 | EIN = U V                                                                                                           |     | 3.3  | 5    |      |
| I <sub>CC1</sub> | DC to 1 Mbps            |                                                                                                                     |     | 0.2  | 0.7  |      |
| I <sub>CC2</sub> | DC to 1 Mbps            |                                                                                                                     |     | 3.4  | 5.1  |      |
| I <sub>CC1</sub> | 10 Mbps                 |                                                                                                                     |     | 0.4  | 1.1  | mA   |
| I <sub>CC2</sub> | 10 Mibbs                | DC Signal: $V_I = V_{CC}$ or 0 V,<br>AC Signal: All channels switching with square wave clock input; $C_L = V_{CC}$ |     | 4.4  | 6.8  | IIIA |
| I <sub>CC1</sub> | 25 Mbps                 | 15 pF                                                                                                               |     | 8.0  | 1.8  |      |
| I <sub>CC2</sub> | 25 Mibbs                |                                                                                                                     |     | 6    | 9.5  |      |
| I <sub>CC1</sub> | 100 Mbps                |                                                                                                                     |     | 2.7  | 5    |      |
| I <sub>CC2</sub> | Too Mbps                |                                                                                                                     |     | 14.2 | 21   |      |
| ISO7641FM        |                         |                                                                                                                     |     |      |      |      |
| I <sub>CC1</sub> | Disable EN1 = EN2 = 0 V |                                                                                                                     | 1.6 | 2.4  |      |      |
| I <sub>CC2</sub> | Disable                 | ENT = ENZ = 0 V                                                                                                     |     | 2.8  | 4.1  |      |
| I <sub>CC1</sub> | DC to 1 Mbps            |                                                                                                                     |     | 1.7  | 2.5  |      |
| I <sub>CC2</sub> | DC to 1 Mbps            |                                                                                                                     |     | 2.9  | 4.2  |      |
| I <sub>CC1</sub> | 10 Mbps                 |                                                                                                                     |     | 2.1  | 3    | mA   |
| I <sub>CC2</sub> | TO Mibbs                | DC Signal: $V_1 = V_{CC}$ or 0 V,<br>AC Signal: All channels switching with square wave clock input; $C_L =$        |     | 3.8  | 5    | IIIA |
| I <sub>CC1</sub> | 25 Mbps                 | 15 pF                                                                                                               |     | 2.8  | 3.8  |      |
| I <sub>CC2</sub> | 20 Minha                | _                                                                                                                   |     | 5.2  | 6.7  |      |
| I <sub>CC1</sub> | 100 Mbps                |                                                                                                                     |     | 6.4  | 7.5  |      |
| I <sub>CC2</sub> | roo wibps               |                                                                                                                     |     | 11.8 | 15.5 |      |



## 6.15 Switching Characteristics: $V_{CC1}$ and $V_{CC2}$ at 5 V ±10%

V<sub>CC1</sub> and V<sub>CC2</sub> at 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                   | TEST CONDITIONS             | MIN | TYP | MAX  | UNIT |
|-------------------------------------|-------------------------------------------------------------|-----------------------------|-----|-----|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      | Cara Filancia O             | 3.5 | 7   | 10.5 |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 9                |     |     | 2    |      |
| 4 (2)                               | Channel to shownel autout alread time                       | Same-direction Channels     |     |     | 2    | ns   |
| t <sub>sk(o)</sub> (2)              | Channel-to-channel output skew time                         | Opposite-direction Channels |     |     | 3    |      |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                      |                             |     |     | 4.5  |      |
| t <sub>r</sub>                      | Output signal rise time                                     | See Figure 9                |     | 1.6 |      | ns   |
| t <sub>f</sub>                      | Output signal fall time                                     | See Figure 9                |     | 1   |      | 115  |
| t <sub>PHZ</sub>                    | Disable Propagation Delay, high-to-high impedance output    |                             |     | 5   | 16   |      |
| t <sub>PLZ</sub>                    | Disable Propagation Delay, low-to-high impedance output     | One Figure 40               |     | 5   | 16   |      |
| t <sub>PZH</sub>                    | Enable Propagation Delay, high impedance-to-<br>high output | See Figure 10               |     | 4   | 16   | ns   |
| t <sub>PZL</sub>                    | Enable Propagation Delay, high impedance-to-low output      |                             |     | 4   | 16   |      |
| t <sub>fs</sub>                     | Fail-safe output delay time from input data or power loss   | See Figure 11               |     | 9.5 |      | μs   |

<sup>(1)</sup> Also known as Pulse Skew.

## 6.16 Switching Characteristics: $V_{CC1}$ at 5 V ±10% and $V_{CC2}$ at 3.3 V ±10%

V<sub>CC1</sub> at 5 V ±10% and V<sub>CC2</sub> at 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                   | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|-------------------------------------|-------------------------------------------------------------|-----------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      | See Figure 0                | 4   | 8   | 13  |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 9                |     |     | 2   |      |
| + (2)                               | Channel-to-channel output skew time                         | Same-direction Channels     |     |     | 2.5 | ns   |
| t <sub>sk(o)</sub> (2)              | Channel-to-channel output skew time                         | Opposite-direction Channels |     |     | 3.5 |      |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                      |                             |     |     | 6   |      |
| t <sub>r</sub>                      | Output signal rise time                                     | See Figure 0                |     | 2   |     | no   |
| t <sub>f</sub>                      | Output signal fall time                                     | See Figure 9                |     | 1.2 |     | ns   |
| t <sub>PHZ</sub>                    | Disable Propagation Delay, high-to-high impedance output    |                             |     | 6.5 | 17  |      |
| t <sub>PLZ</sub>                    | Disable Propagation Delay, low-to-high impedance output     | See Figure 40               |     | 6.5 | 17  | 20   |
| t <sub>PZH</sub>                    | Enable Propagation Delay, high impedance-to-high output     | See Figure 10               |     | 5.5 | 17  | ns   |
| t <sub>PZL</sub>                    | Enable Propagation Delay, high impedance-to-low output      |                             |     | 5.5 | 17  |      |
| t <sub>fs</sub>                     | Fail-safe output delay time from input data or power loss   | See Figure 11               |     | 9.5 |     | μs   |

<sup>(1)</sup> Also known as Pulse Skew.

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



# 6.17 Switching Characteristics: $V_{CC1}$ at 3.3 V ±10% and $V_{CC2}$ at 5 V ±10%

V<sub>CC1</sub> at 3.3 V ±10% and V<sub>CC2</sub> at 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                   | TEST CONDITIONS             | MIN | TYP | MAX  | UNIT |
|-------------------------------------|-------------------------------------------------------------|-----------------------------|-----|-----|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      | 0 5 0                       | 4   | 7.5 | 12.5 |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 9                |     |     | 2    |      |
| <b>4</b> (2)                        | Channel to abannel output alroys time                       | Same-direction Channels     |     |     | 2.5  | ns   |
| $t_{sk(0)}^{(2)}$                   | Channel-to-channel output skew time                         | Opposite-direction Channels |     |     | 3.5  |      |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                      |                             |     |     | 6    |      |
| t <sub>r</sub>                      | Output signal rise time                                     | See Figure 0                |     | 1.7 |      |      |
| t <sub>f</sub>                      | Output signal fall time                                     | See Figure 9                |     | 1.1 |      | ns   |
| t <sub>PHZ</sub>                    | Disable Propagation Delay, high-to-high impedance output    |                             |     | 5.5 | 17   |      |
| t <sub>PLZ</sub>                    | Disable Propagation Delay, low-to-high impedance output     | Oct 51000 40                |     | 5.5 | 17   |      |
| t <sub>PZH</sub>                    | Enable Propagation Delay, high impedance-to-high output     | See Figure 10               |     | 4.5 | 17   | ns   |
| t <sub>PZL</sub>                    | Enable Propagation Delay, high impedance-to-low output      |                             |     | 4.5 | 17   |      |
| t <sub>fs</sub>                     | Fail-safe output delay time from input data or power loss   | See Figure 11               |     | 9.5 |      | μs   |

<sup>(1)</sup> Also known as Pulse Skew.

# 6.18 Switching Characteristics: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 3.3 V ±10%

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                   | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|-------------------------------------|-------------------------------------------------------------|-----------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      | See Figure 0                | 4   | 8.5 | 14  |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 9                |     |     | 2   |      |
| <b>4</b> (2)                        | Channel to shannel output alcourtings                       | Same-direction Channels     |     |     | 3   | ns   |
| t <sub>sk(0)</sub> (2)              | Channel-to-channel output skew time                         | Opposite-direction Channels |     |     | 4   |      |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                      |                             |     |     | 6.5 |      |
| t <sub>r</sub>                      | Output signal rise time                                     | See Figure 0                |     | 2   |     |      |
| t <sub>f</sub>                      | Output signal fall time                                     | See Figure 9                |     | 1.3 |     | ns   |
| t <sub>PHZ</sub>                    | Disable Propagation Delay, high-to-high impedance output    |                             |     | 6.5 | 17  |      |
| t <sub>PLZ</sub>                    | Disable Propagation Delay, low-to-high impedance output     | See Figure 40               |     | 6.5 | 17  |      |
| t <sub>PZH</sub>                    | Enable Propagation Delay, high impedance-to-high output     | See Figure 10               |     | 5.5 | 17  | ns   |
| t <sub>PZL</sub>                    | Enable Propagation Delay, high impedance-to-low output      |                             |     | 5.5 | 17  |      |
| t <sub>fs</sub>                     | Fail-safe output delay time from input data or power loss   | See Figure 11               |     | 9.2 |     | μs   |

<sup>(1)</sup> Also known as Pulse Skew.

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



# 6.19 Switching Characteristics: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 2.7 V

V<sub>CC1</sub> and V<sub>CC2</sub> at 2.7 V (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                   | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|-------------------------------------|-------------------------------------------------------------|-----------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                      | Can Figure 0                | 5   | 8   | 16  |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 9                |     |     | 2.5 |      |
| t <sub>sk(o)</sub> <sup>(2)</sup>   | Channel-to-channel output skew time                         | Same-direction Channels     |     |     | 4   | ns   |
| lsk(o)`´                            | Chame-to-chamer output skew time                            | Opposite-direction Channels |     |     | 5   |      |
| t <sub>sk(pp)</sub> (3)             | Part-to-part skew time                                      |                             |     |     | 8   |      |
| t <sub>r</sub>                      | Output signal rise time                                     | See Figure 0                |     | 2.3 |     |      |
| t <sub>f</sub>                      | Output signal fall time                                     | See Figure 9                |     | 1.8 |     | ns   |
| t <sub>PHZ</sub>                    | Disable Propagation Delay, high-to-high impedance output    |                             |     | 8   | 18  |      |
| t <sub>PLZ</sub>                    | Disable Propagation Delay, low-to-high impedance output     | Oct Figure 40               |     | 8   | 18  |      |
| t <sub>PZH</sub>                    | Enable Propagation Delay, high impedance-to-<br>high output | See Figure 10               |     | 7   | 18  | ns   |
| t <sub>PZL</sub>                    | Enable Propagation Delay, high impedance-to-low output      |                             |     | 7   | 18  |      |
| t <sub>fs</sub>                     | Fail-safe output delay time from input data or power loss   | See Figure 11               |     | 8.5 |     | μs   |

<sup>(1)</sup> Also known as Pulse Skew.

t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
 t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



## 6.20 Typical Characteristics





## **Typical Characteristics (continued)**





## 7 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3ns,  $Z_O =$  50  $\Omega$ . At the input, 50- $\Omega$  resistor is required to terminate Input Generator signal. It is not needed in actual application.
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 9. Switching Characteristics Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 10. Enable/Disable Propagation Delay Time Test Circuit and Waveform



## **Parameter Measurement Information (continued)**



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 11. Fail-Safe Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 12. Common-Mode Transient Immunity Test Circuit



## 8 Detailed Description

#### 8.1 Overview

The isolator in Figure 13 is based on a capacitive isolation barrier technique. The I/O channel of the device consists of two internal data channels, a high-frequency channel (HF) with a bandwidth from 100 kbps up to 150 Mbps, and a low-frequency channel (LF) covering the range from 100 kbps down to DC. In principle, a single- ended input signal entering the HF-channel is split into a differential signal via the inverter gate at the input. The following capacitor-resistor networks differentiate the signal into transients, which then are converted into differential pulses by two comparators. The comparator outputs drive a NOR-gate flip-flop whose output feeds an output multiplexer. A decision logic (DCL) at the driving output of the flip-flop measures the durations between signal transients. If the duration between two consecutive transients exceeds a certain time limit, (as in the case of a low-frequency signal), the DCL forces the output-multiplexer to switch from the high- to the low-frequency channel.

Because low-frequency input signals require the internal capacitors to assume prohibitively large values, these signals are pulse-width modulated (PWM) with the carrier frequency of an internal oscillator, thus creating a sufficiently high frequency signal, capable of passing the capacitive barrier. As the input is modulated, a low-pass filter (LPF) is needed to remove the high-frequency carrier from the actual data before passing it on to the output multiplexer.

### 8.2 Functional Block Diagram



Figure 13. Conceptual Block Diagram of a Digital Capacitive Isolator

#### 8.3 Feature Description

| PRODUCT   | RATED ISOLATION                    | PACKAGE | INPUT<br>THRESHOLD | DATA RATE,<br>INPUT FILTER | CHANNEL<br>DIRECTION    |
|-----------|------------------------------------|---------|--------------------|----------------------------|-------------------------|
| ISO7640FM | 6 KV <sub>PK</sub> /               | DW-16   | 4.5.7/171          | 150 Mbps,                  | 4 Forward,<br>0 Reverse |
| ISO7641FM | 5 KV <sub>RMS</sub> <sup>(1)</sup> |         | 1.5 V TTL          | No Noise Filter            | 3 Forward,<br>1 Reverse |

(1) See the Table 2 table for detailed isolation ratings.



#### 8.3.1 IEC Insulation and Safety-Related Specifications for DW-16 Package

|                                | PARAMETER                                        | TEST CONDITIONS                                                               | MIN   | TYP               | MAX | UNIT |
|--------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------|-------|-------------------|-----|------|
| L(I01)                         | Minimum air gap (Clearance)                      | Shortest terminal to terminal distance through air                            | 8.3   |                   |     | mm   |
| L(I02) <sup>(1)</sup>          | Minimum external tracking (Creepage)             | Shortest terminal to terminal distance across the package surface             | 8.1   |                   |     | mm   |
| СТІ                            | Tracking resistance (Comparative Tracking Index) | DIN IEC 60112 / VDE 0303 Part 1                                               | ≥400  |                   |     | V    |
|                                | Minimum Internal Gap (Internal Clearance)        | Distance through the insulation                                               | 0.014 |                   |     | mm   |
| R <sub>IO</sub> <sup>(2)</sup> | Isolation resistance, Input to                   | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                |       | >10 <sup>12</sup> |     | 0    |
| KIO.                           | Output                                           | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le T_{A} \le T_{A} \text{ max}$ |       | >10 <sup>11</sup> |     | Ω    |
| C <sub>IO</sub> <sup>(2)</sup> | Barrier capacitance, Input to Output             | $V_I = 0.4 \sin (2\pi ft)$ , $f = 1MHz$                                       |       | 2                 |     | pF   |
| C <sub>I</sub> (3)             | Input capacitance                                | $V_I = V_{CC}/2 + 0.4 \sin(2\pi ft), f = 1MHz, V_{CC} = 5 V$                  |       | 2                 |     | pF   |

(1) Per JEDEC package dimensions.

(2) All pins on each side of the barrier tied together creating a two-terminal device.

(3) Measured from input pin to ground.

#### NOTE

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit-board (PCB) do not reduce this distance.

Creepage and clearance on a PCB become equal according to the measurement techniques shown in the Isolation Glossary. Techniques such as inserting grooves and/or ribs on a PCB are used to help increase these specifications.

## 8.3.2 DIN V VDE V 0884-10 (VDE V 0884-10) Insulation Characteristics

over recommended operating conditions (unless otherwise noted)<sup>(4)</sup>

|                   | PARAMETER                          | TEST CONDITIONS                                                                                                                                     | SPECIFICATION    | UNIT              |  |
|-------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|--|
| V <sub>IORM</sub> | Maximum working insulation voltage | num working insulation voltage                                                                                                                      |                  |                   |  |
|                   |                                    | After Input/Output safety test subgroup 2/3, $V_{PR} = V_{IORM} \times 1.2$ , $t = 10 \text{ s}$ , Partial discharge < 5 pC                         | 1697             |                   |  |
| $V_{PR}$          | Input-to-output test voltage       | Method a, After environmental tests subgroup 1, but-to-output test voltage $V_{PR} = V_{IORM} \ x \ 1.6, t = 10 \ s, \\ Partial Discharge < 5 \ pC$ | 2262             | V <sub>PEAK</sub> |  |
|                   |                                    | Method b1, 100% Production test $V_{PR} = V_{IORM} \times 1.875$ , $t = 1 \text{ s}$ Partial discharge < 5 pC                                       | 2652             |                   |  |
| V <sub>IOTM</sub> | Maximum transient overvoltage      | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 sec (Qualification)<br>t = 1 sec (100% Production)                                                  | 6000             | V <sub>PEAK</sub> |  |
| R <sub>S</sub>    | Insulation resistance              | $V_{IO}$ = 500 V at $T_S$                                                                                                                           | >10 <sup>9</sup> | Ω                 |  |
|                   | Pollution degree                   |                                                                                                                                                     | 2                |                   |  |

(4) Climatic Classification 40/125/21



## Table 1. IEC 60664-1 Ratings Table

| PARAMETER                   | TEST CONDITIONS                             | SPECIFICATION |
|-----------------------------|---------------------------------------------|---------------|
| Basic Isolation Group       | Material Group                              | II            |
|                             | Rated mains voltage ≤ 300 V <sub>RMS</sub>  | I–IV          |
| Installation classification | Rated mains voltage ≤ 600 V <sub>RMS</sub>  | I–III         |
|                             | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | I–II          |

# **Table 2. Regulatory Information**

| VDE                                                                                                                               | TUV                                                                                                                                                                                           | CSA                                                                                                                                                                                                                                                                                                                                                                                                   | UL                                                           | CQC                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Certified according to DIN V VDE V 0884-10 (VDE V 0884-12):2006-12                                                                | Certified according to<br>EN/UL/CSA 60950-1 and<br>EN/UL/CSA 61010-1                                                                                                                          | Approved under CSA<br>Component Acceptance<br>Notice 5A, IEC 61010-1,<br>IEC 60950-1, IEC 60601-1                                                                                                                                                                                                                                                                                                     | Recognized under UL<br>1577 Component<br>Recognition Program | Certified according to<br>GB4943.1-2011                                                                              |
| Basic Insulation,<br>Maximum Transient<br>Overvoltage, 6000 V <sub>PK</sub> ,<br>Maximum Working<br>Voltage, 1414 V <sub>PK</sub> | 5000 V <sub>RMS</sub> Isolation<br>Rating, Reinforced<br>Insulation, 400 V <sub>RMS</sub><br>maximum working<br>voltage, Basic Insulation,<br>600 V <sub>RMS</sub> maximum<br>working voltage | 5000 V <sub>RMS</sub> Isolation Rating, 380 V <sub>RMS</sub> Reinforced and 760 V <sub>RMS</sub> Basic working voltage per CSA 60950-1-07 and IEC 60950-1 (2nd Ed.), 300 V <sub>RMS</sub> Reinforced and 600 V <sub>RMS</sub> Basic working voltage per CSA 61010-1- 04 and IEC 61010-1 (2nd Ed.), 2 Means of Patient Protection at 125 V <sub>RMS</sub> per CSA 60601-1:08 and IEC 60601-1 (3rd Ed.) | Single Protection, 4243 V <sub>RMS</sub> <sup>(1)</sup>      | Reinforced Insulation,<br>Altitude ≤ 5000 m,<br>Tropical Climate, 250<br>V <sub>RMS</sub> maximum working<br>voltage |
| Certificate number:<br>40016131                                                                                                   | Certificate number: U8V<br>13 09 77311 010                                                                                                                                                    | Master contract number: 220991                                                                                                                                                                                                                                                                                                                                                                        | File Number: E181974                                         | Certificate number:<br>CQC14001109542                                                                                |

<sup>(1)</sup> Production tested  $\geq$  5092 VRMS for 1 second in accordance with UL 1577.



#### 8.3.3 Safety Limiting Values

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the IO can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

**Table 3. Safety Limiting Values** 

|       | PARAMETER                               |       | TEST CONDITIONS                                                                                                             | MIN | TYP | MAX | UNIT |  |
|-------|-----------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
|       |                                         |       | $\theta_{JA} = 72$ °C/W, $V_I = 5.5$ V, $T_J = 150$ °C, $T_A = 25$ °C                                                       |     |     | 316 |      |  |
| Is    | Safety input, output, or supply surrent | DW-16 | $\theta_{JA} = 72$ °C/W, $V_I = 3.6$ V, $T_J = 150$ °C, $T_A = 25$ °C                                                       |     |     | 482 | mA   |  |
|       | Garron                                  |       | $\theta_{JA} = 72^{\circ}\text{C/W}, \ V_{I} = 2.7 \ \text{V}, \ T_{J} = 150^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$ |     |     | 643 |      |  |
| $T_S$ | Maximum case temperature                |       |                                                                                                                             |     |     | 150 | °C   |  |

The safety-limiting constraint is the absolute maximum junction temperature specified in the absolute maximum ratings table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the Thermal Information table is that of a device installed on a High-K Test Board for Leaded Surface Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



Figure 14. DW-16 θ<sub>IC</sub> Thermal Derating Curve per DIN V VDE V 0884-10



### 8.4 Device Functional Modes

Table 4. Function Table<sup>(1)</sup>

| V <sub>CCI</sub> | V <sub>cco</sub> | INPUT<br>(INx) | OUTPUT ENABLE<br>(ENx) | OUTPUT<br>(OUTx) |  |
|------------------|------------------|----------------|------------------------|------------------|--|
|                  | PU PU            | Н              | H or Open              | Н                |  |
| DII              |                  | L              | H or Open              | L                |  |
| PU               |                  | X              | L                      | Z                |  |
|                  |                  | Open           | H or Open              | L                |  |
| PD               | PU               | X              | H or Open              | L                |  |
| PD               | PU               | X              | L                      | Z                |  |
| Х                | PD               | X              | X                      | Undetermined     |  |

(1)  $V_{CCI}$  = Input-side VCC;  $V_{CCO}$  = Output-side  $V_{CC}$ ; PU = Powered Up ( $V_{CC} \ge 2.7$  V); PD = Powered Down ( $V_{CC} \le 2.1$  V); X = Irrelevant; H = High Level; L = Low Level; Z = High Impedance



Figure 15. Device I/O Schematics



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

ISO764x use single-ended TTL-logic switching technology. Its supply voltage range is from 3 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, it is important to note that due to the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

#### 9.2 Typical Application



Figure 16. Isolated Data Acquisition System for Process Control

## 9.2.1 Design Requirements

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO764x device only requires two external bypass capacitors to operate.



# **Typical Application (continued)**

## 9.2.2 Detailed Design Procedure



Figure 17. Typical ISO7640FM Circuit Hookup



Figure 18. Typical ISO7641FM Circuit Hookup

At  $V_{CC1} = V_{CC2} = 3.3 \text{ V}$ 



#### **Typical Application (continued)**

## 9.2.2.1 Typical Supply Current Equations

(Calculated based on room temperature and typical Silicon process)

#### ISO7640FM:

$$I_{CC1} = 0.388 + 0.0312 \times f$$

$$I_{CC2} = 3.39 + 0.03561 \times f + 0.006588 \times f \times C_L$$
At  $V_{CC1} = V_{CC2} = 5 \text{ V}$ 

$$I_{CC1} = 0.584 + 0.05349 \times f$$
(3)

$$I_{CC1} = 0.584 + 0.05349 \times f$$

$$I_{CC2} = 4.184 + 0.05597 \times f + 0.009771 \times f \times C_L$$
(3)

ISO7641FM:   
At 
$$V_{CC1} = V_{CC2} = 3.3 \text{ V}$$

$$I_{CC1} = 1.848 + 0.03233 \times f + 0.001645 \times f \times C_L \qquad (5)$$

$$I_{CC2} = 3.005 + 0.03459 \times f + 0.0049395 \times f \times C_L \qquad (6)$$
At  $V_{CC1} = V_{CC2} = 5 \text{ V}$ 

$$I_{CC1} = 2.369 + 0.05385 \times f + 0.002448 \times f \times C_L \qquad (7)$$

$$I_{CC2} = 3.857 + 0.05506 \times f + 0.007348 \times f \times C_L \qquad (8)$$

I<sub>CC1</sub> and I<sub>CC2</sub> are typical supply currents measured in mA; f is data rate measured in Mbps; C<sub>L</sub> is the capacitive load on each channel measured in pF.

#### 9.2.3 Application Curves



Figure 19. Typical Eye Diagram at 150 Mbps, 5-V Operation



Figure 20. Typical Eye Diagram at 150 Mbps, 3.3-V Operation



## 10 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, a 0.1- $\mu$ F bypass capacitor is recommended at input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 data sheet (SLLSEA0).

## 11 Layout

#### 11.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 21). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power and ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

#### NOTE

For detailed layout recommendations, see Digital Isolator Design Guide, SLLA284.

#### 11.2 Layout Example



Figure 21. Recommended Layer Stack



## 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Digital Isolator Design Guide, SLLA284
- Transformer Driver for Isolated Power Supplies, SLLSEA0

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 5. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|
| ISO7640FM | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7641FM | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.3 Trademarks

DeviceNet is a trademark of DeviceNet Open Vendors Association. All other trademarks are the property of their respective owners.

## 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

SLLA353 -- Isolation Glossary.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





7-Oct-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| ISO7640FMDW      | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7640FM               | Samples |
| ISO7640FMDWR     | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7640FM               | Samples |
| ISO7641FMDW      | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7641FM               | Samples |
| ISO7641FMDWR     | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7641FM               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

7-Oct-2014

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 31-Jan-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7640FMDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7641FMDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 31-Jan-2015



#### \*All dimensions are nominal

| Device       | Package Type | Package Type Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|------------------------------|----|------|-------------|------------|-------------|
| ISO7640FMDWR | SOIC         | DW                           | 16 | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7641FMDWR | SOIC         | DW                           | 16 | 2000 | 367.0       | 367.0      | 38.0        |

SMALL OUTLINE INTEGRATED CIRCUIT



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040000-2/H





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.