

Sample &

Buy



#### **TPD6F002**

SLLS876B-AUGUST 2008-REVISED MAY 2016

# **TPD6F002 Six-Channel EMI Filter for LCD Display and FPD-Link**

Technical

Documents

### 1 Features

- Six-Channel EMI Filtering for Data Ports
  - -57-dB Crosstalk Attenuation at 100 MHz
  - -35-dB Insertion Loss at 800 MHz
  - -3-dB Bandwidth at 100 MHz
- Robust ESD Protection Exceeds IEC 61000-4-2 (Level 4)
  - ±20-kV IEC 61000-4-2 Contact Discharge
  - ±30-kV IEC 61000-4-2 Air-Gap Discharge
- Pi-Style (C-R-C) Filter Configuration (R = 100  $\Omega$ , C<sub>TOTAL</sub> = 34 pF)
- Low Leakage Current: 20 nA (Maximum)
- Space-Saving WSON Package (3 mm × 1.35 mm)

## 2 Applications

- LCD Display Interface
- GPIO
- Memory Interface
- Data Lines at Flex Cables
- FPD-Link

## 3 Description

Tools &

Software

The TPD6F002 device is a highly-integrated device that provides a six-channel Electromagnetic Interference (EMI) filter and a TVS based ESD protection diode array. The low-pass filter array suppresses EMI/RFI emissions for data ports subject to electromagnetic interference. The TVS diode array is rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 international standard. The high level of integration, combined with its small easy-to-route DSV package, allows this device to provide great circuit protection for LCD displays, memory interfaces, GPIO lines, and FPD-Link.

Support &

Community

20

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPD6F002    | WSON (12) | 3.00 mm × 1.35 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## **Equivalent Schematic Representation**

2

# **Table of Contents**

| Feat                            | tures 1                                                                                  |  |  |  |  |  |  |  |  |  |  |
|---------------------------------|------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| Applications 1                  |                                                                                          |  |  |  |  |  |  |  |  |  |  |
| Description 1                   |                                                                                          |  |  |  |  |  |  |  |  |  |  |
| Rev                             | Revision History                                                                         |  |  |  |  |  |  |  |  |  |  |
| Pin Configuration and Functions |                                                                                          |  |  |  |  |  |  |  |  |  |  |
| Spe                             | cifications 3                                                                            |  |  |  |  |  |  |  |  |  |  |
| 6.1                             | Absolute Maximum Ratings 3                                                               |  |  |  |  |  |  |  |  |  |  |
| 6.2                             | ESD Ratings 3                                                                            |  |  |  |  |  |  |  |  |  |  |
| 6.3                             | Recommended Operating Conditions 3                                                       |  |  |  |  |  |  |  |  |  |  |
| 6.4                             | Thermal Information 4                                                                    |  |  |  |  |  |  |  |  |  |  |
| 6.5                             | Electrical Characteristics 4                                                             |  |  |  |  |  |  |  |  |  |  |
| 6.6                             | Typical Characteristics 5                                                                |  |  |  |  |  |  |  |  |  |  |
| Deta                            | ailed Description6                                                                       |  |  |  |  |  |  |  |  |  |  |
| 7.1                             | Overview 6                                                                               |  |  |  |  |  |  |  |  |  |  |
| 7.2                             | Functional Block Diagram 6                                                               |  |  |  |  |  |  |  |  |  |  |
|                                 | App<br>Des<br>Rev<br>Pin<br>5pe<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>Deta<br>7.1 |  |  |  |  |  |  |  |  |  |  |

|    | 7.3  | Feature Description                         | 6  |
|----|------|---------------------------------------------|----|
|    | 7.4  | Device Functional Modes                     | 6  |
| 8  | App  | lication and Implementation                 | 7  |
|    | 8.1  | Application Information                     | 7  |
|    | 8.2  | Typical Application                         | 7  |
| 9  | Pow  | er Supply Recommendations                   | 9  |
| 10 | Lay  | out                                         | 9  |
|    | 10.1 | Layout Guidelines                           | 9  |
|    | 10.2 | Layout Example                              | 9  |
| 11 | Dev  | ice and Documentation Support               | 10 |
|    | 11.1 | Community Resources                         | 10 |
|    | 11.2 | Trademarks                                  | 10 |
|    | 11.3 | Electrostatic Discharge Caution             | 10 |
|    | 11.4 | Glossary                                    | 10 |
| 12 |      | hanical, Packaging, and Orderable<br>mation | 10 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (November 2009) to Revision B

Page

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation |   |
|---|---------------------------------------------------------------------------------------------------------------|---|
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and  |   |
|   | Mechanical, Packaging, and Orderable Information section.                                                     | 1 |
| • | Removed Ordering Information table                                                                            | 1 |

TEXAS INSTRUMENTS

www.ti.com



#### TPD6F002 SLLS876B – AUGUST 2008 – REVISED MAY 2016

## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN       |                     | ТҮРЕ | DESCRIPTION                                               |  |  |
|-----------|---------------------|------|-----------------------------------------------------------|--|--|
| NAME      | NO.                 | TIFE | DESCRIPTION                                               |  |  |
| ChX_In    | 1, 2, 3, 4, 5, 6    | I/O  | ESD-protected channel, connected to corresponding ChX_Out |  |  |
| ChX_Out   | 7, 8, 9, 10, 11, 12 | I/O  | ESD-protected channel, connected to corresponding ChX_Inx |  |  |
| GND GND G |                     | G    | Ground                                                    |  |  |

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                    | MIN | MAX | UNIT |
|------------------|------------------------------------|-----|-----|------|
| V <sub>IO</sub>  | I/O to GND                         |     | 6   | V    |
|                  | Lead temperature (soldering, 10 s) |     | 300 | °C   |
| TJ               | Junction temperature               |     | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                | -65 | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |   |                                 | VALUE  | UNIT |
|--------------------|---|---------------------------------|--------|------|
|                    |   | Human-body model <sup>(1)</sup> | ±15000 |      |
| V <sub>(ESD)</sub> | Ŭ | IEC 61000-4-2 contact discharge | ±20000 | V    |
|                    |   | IEC 61000-4-2 air-gap discharge | ±30000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|------|
| V <sub>IO</sub> | Input pin voltage              | 0   | 5.5 | V    |
| T <sub>A</sub>  | Operating free-air temperature | -40 | 85  | °C   |

#### **TPD6F002**

SLLS876B-AUGUST 2008-REVISED MAY 2016



STRUMENTS

EXAS

### 6.4 Thermal Information

|                       |                                              | TPD6F002   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DSV (WSON) | UNIT |
|                       |                                              | 12 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 120.7      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 104.4      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 78.5       | °C/W |
| Ψιτ                   | Junction-to-top characterization parameter   | 13         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 77.7       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 66.5       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

## $T_{\text{A}} = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ (Unless otherwise noted)

|                 | PARAMETER               | TEST CONDITIONS                                                    | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------|-------------------------|--------------------------------------------------------------------|-----|--------------------|-----|------|
| $V_{BR}$        | DC breakdown voltage    | I <sub>IO</sub> = 10 μA                                            | 6   |                    |     | V    |
| R               | Resistance              |                                                                    | 85  | 100                | 115 | Ω    |
| С               | Capacitance (C1 or C2)  | V <sub>IO</sub> = 2.5 V                                            |     | 17                 |     | pF   |
| I <sub>IO</sub> | Channel leakage current | V <sub>IO</sub> = 3.3 V                                            |     | 1                  | 20  | nA   |
| f <sub>C</sub>  | Cutoff frequency        | $Z_{\text{SOURCE}} = 50 \ \Omega, \ Z_{\text{LOAD}} = 50 \ \Omega$ |     | 100                |     | MHz  |

(1) Typical values are at  $T_A = 25^{\circ}C$ .



## 6.6 Typical Characteristics



TPD6F002 SLLS876B – AUGUST 2008 – REVISED MAY 2016



www.ti.com

## 7 Detailed Description

### 7.1 Overview

The TPD6F002 is a highly-integrated ESD protection and EMI filtering device intended for use where small size and ease of routing are important. Common applications include LCD display interfaces, memory interfaces, GPIO lines, and FPD-Link.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Six-Channel EMI Filtering

This device provides six channels for EMI filtering of data lines with the following parameters:

- –57-dB Crosstalk Attenuation at 100 MHz
- –35-dB Insertion Loss at 800 MHz
- -3-dB Bandwidth at 100 MHz

#### 7.3.2 Pi-Style Filter Configuration

This device has a pi-style filtering configuration composed of a series resistor and two capacitors in parallel with the I/O pins. The typical resistor value is 100  $\Omega$  and the typical capacitor values are 17 pF each.

#### 7.3.3 Robust ESD Protection

The ESD protection on all pins exceeds the IEC 61000-4-2 level 4 standard. Contact ESD is rated at ±20 kV and Air-gap ESD is rated at ±30 kV.

#### 7.3.4 Low Leakage Current

The I/O pins feature an ultra-low leakage current of 20 nA (maximum) with a bias of 3.3 V

#### 7.3.5 Space-Saving WSON Package

The layout of this device makes it easy to add protection to existing layouts. The packages offer flow-through routing which requires minimal changes to existing layout for addition of these devices. Additionally, the device offers a small, space-saving package that takes a minimal footprint on the board.

#### 7.4 Device Functional Modes

The TPD6F002 is a passive integrated circuit that passively filters EMI and triggers when voltages are above  $V_{BR}$  or below the lower diode voltage (–0.6 V). During ESD events, voltages as high as ±30 kV (air) can be directed to ground through the internal diode network. Once the voltages on the protected line fall below the trigger levels, the device reverts to passive.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPD6F002 offers highly-integrated ESD protection and EMI filtering for 6 channels per device. Take care during implementation to make sure that this device fits the application appropriately.

#### 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 5. Display Panel Schematic

#### 8.2.1 Design Requirements

For this design example, three TPD6F002 devices are being used in an 18-bit display panel application. This provides a complete ESD and EMI protection solution for the display connector.

Table 1 lists the parameters for this display panel application.

#### Table 1. Design Parameters

| DESIGN PARAMETER                    | VALUE      |
|-------------------------------------|------------|
| Signal range on all pins except GND | 0 V to 5 V |
| Operating Frequency                 | 50 MHz     |

#### 8.2.2 Detailed Design Procedure

To begin the design process, some design parameters must be decided; the designer must know the following:

- Signal range of all the protected lines
- Operating frequency
- Crosstalk response

#### 8.2.2.1 Signal Range on All Protected Lines

The TPD6F002 has 6 identical protection channels for signal lines. All I/O pins support a signal range from 0 to 5.5 V.

#### 8.2.2.2 Operating Frequency

The TPD6F002 has a 100-MHz, –3-dB bandwidth, which supports the operating frequency for this display.

#### 8.2.2.3 Crosstalk Response

The TPD6F002 has a –57-dB crosstalk attenuation at 100 MHz, sufficient for this display.

#### 8.2.3 Application Curve



Figure 6. Channel-to-Channel Crosstalk



### 9 Power Supply Recommendations

This device is a passive EMI and ESD device so there is no need to power it. Take care not to violate the recommended  $V_{IO}$  specification (5.5 V) to ensure the device functions properly.

## 10 Layout

#### **10.1 Layout Guidelines**

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

### 10.2 Layout Example

This application is typical of an 18-bit RGB display panel layout.



Figure 7. Typical RGB Display Layout



## **11** Device and Documentation Support

#### **11.1 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



4-Feb-2016

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPD6F002DSVR     | ACTIVE | SON          | DSV     | 12   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 3NS            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

4-Feb-2016

#### OTHER QUALIFIED VERSIONS OF TPD6F002 :

• Automotive: TPD6F002-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPD6F002DSVR                | SON             | DSV                | 12 | 3000 | 180.0                    | 8.4                      | 1.74       | 3.33       | 1.05       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

15-Feb-2018



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD6F002DSVR | SON          | DSV             | 12   | 3000 | 183.0       | 183.0      | 20.0        |

# **MECHANICAL DATA**



- 🖄 Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.
  - The Pin 1 identifiers are either a molded, marked, or metal feature.



## THERMAL PAD MECHANICAL DATA

## DSV (R-PWSON-N12)

PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated