











TLC59212

SCLS713A -MARCH 2009-REVISED JULY 2015

# TLC59212 8-Bit Open-Collector Sink Driver with Latch

#### **Features**

- LBC3S (Lin BiCMOS) Process
- High Voltage Output (V<sub>OUT</sub> = 24 V)
- Output Current (I<sub>OL</sub> Maximum = 40 mA)
- Latch-Up Performance Exceeds 250 mA Per JEDEC Standard JESD-17
- ESD Protection Exceeds JESD 22
  - 2000-V Human Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged Device Model (C101)

## **Applications**

- Lamps and Displays (LED)
- Hammers
- Relay

## 3 Description

The TLC59212 device is an 8-bit open-collector driver with latch designed for 5-V V<sub>CC</sub> operation.

These circuits are positive-edge-triggered D-type flipflops with a direct clear (CLR) input. Information at the data (D) input meeting the setup time requirements is transferred to the  $\overline{Y}$  output on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When CLK is at either the high or low level, the D-input has no effect at the output.

The TLC59212 is characterized for operation from -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE BODY SIZE (NON |                    |  |  |  |
|-------------|------------------------|--------------------|--|--|--|
| TI 050242   | PDIP (20)              | 24.33 mm × 6.35 mm |  |  |  |
| TLC59212    | TSSOP (20)             | 6.50 mm × 4.40 mm  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Typical Application Diagram





## **Table of Contents**

| 1 Fe | atures 1                        |    | 8.2 Functional Block Diagram                     |    |
|------|---------------------------------|----|--------------------------------------------------|----|
| 2 Ap | plications 1                    |    | 8.3 Feature Description                          | 8  |
| 3 De | scription 1                     |    | 8.4 Device Functional Modes                      | 8  |
|      | vision History2                 | 9  | Application and Implementation                   | 9  |
|      | Configuration and Functions3    |    | 9.1 Application Information                      | 9  |
|      | ecifications4                   |    | 9.2 Typical Application                          | 9  |
| •    | Absolute Maximum Ratings 4      | 10 | Power Supply Recommendations                     | 10 |
| 6.2  |                                 | 11 | Layout                                           | 11 |
| 6.3  | •                               |    | 11.1 Layout Guidelines                           | 11 |
| 6.4  |                                 |    | 11.2 Layout Example                              | 11 |
| 6.5  |                                 | 12 | Device and Documentation Support                 | 12 |
| 6.6  | 5 Timing Requirements 5         |    | 12.1 Community Resources                         | 12 |
| 6.7  |                                 |    | 12.2 Trademarks                                  | 12 |
| 6.8  |                                 |    | 12.3 Electrostatic Discharge Caution             | 12 |
| 7 Pa | rameter Measurement Information |    | 12.4 Glossary                                    | 12 |
| 8 De | tailed Description 8 Overview   | 13 | Mechanical, Packaging, and Orderable Information | 12 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Original (March 2009) to Revision A

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



## 5 Pin Configuration and Functions

### N or PW Package 20-Pin PDIP or TSSOP Top View



#### **Pin Functions**

| F               | PIN | 1/0 | DECODINE                                     |  |  |  |  |
|-----------------|-----|-----|----------------------------------------------|--|--|--|--|
| NAME            | NO. | I/O | DESCRIPTION                                  |  |  |  |  |
| CLR             | 1   | 1   | Direct clear of output                       |  |  |  |  |
| D1              | 2   | 1   | Input control to the current sink driver     |  |  |  |  |
| D2              | 3   | 1   | Input control to the current sink driver     |  |  |  |  |
| D3              | 4   | 1   | Input control to the current sink driver     |  |  |  |  |
| D4              | 5   | 1   | Input control to the current sink driver     |  |  |  |  |
| D5              | 6   | 1   | Input control to the current sink driver     |  |  |  |  |
| D6              | 7   | 1   | Input control to the current sink driver     |  |  |  |  |
| D7              | 8   | 1   | Input control to the current sink driver     |  |  |  |  |
| D8              | 9   | 1   | Input control to the current sink driver     |  |  |  |  |
| CLK             | 10  | 1   | Clock to positive edge triggered D flipflops |  |  |  |  |
| GND             | 11  | _   | Ground                                       |  |  |  |  |
| <del>Y8</del>   | 12  | 0   | Output to load                               |  |  |  |  |
| <del>Y7</del>   | 13  | 0   | Output to load                               |  |  |  |  |
| <del>Y6</del>   | 14  | 0   | Output to load                               |  |  |  |  |
| <del>Y</del> 5  | 15  | 0   | Output to load                               |  |  |  |  |
| <del>Y</del> 4  | 16  | 0   | Output to load                               |  |  |  |  |
| <del>Y</del> 3  | 17  | 0   | Output to load                               |  |  |  |  |
| <u>Y2</u>       | 18  | 0   | Output to load                               |  |  |  |  |
| <u>Y1</u>       | 19  | 0   | Output to load                               |  |  |  |  |
| V <sub>cc</sub> | 20  | I   | Supply voltage                               |  |  |  |  |



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                |                      | MIN         | MAX | UNIT |
|------------------|--------------------------------|----------------------|-------------|-----|------|
| $V_{CC}$         | Supply voltage                 | Supply voltage       |             |     |      |
| D                | Input voltage                  | D, CLK, CLR          | -0.5        | 7   | V    |
| Vo               | Output voltage                 | H output             | -0.5        | 30  | V    |
| Io               | Output current                 | 1 bit for output low |             | 40  | mA   |
| I <sub>IK</sub>  | Input clamp current            | V <sub>I</sub> < 0 V |             | -20 | mA   |
| T <sub>A</sub>   | Operating free-air temperature |                      | -40         | 85  | °C   |
| T <sub>stg</sub> | Storage temperature            |                      | <b>–</b> 65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

 $V_{CC}$  = 4.5 V to 5.5 V. Over operating free-air temperature range (unless otherwise noted)

|                |                                   | MIN                   | MAX                 | UNIT |
|----------------|-----------------------------------|-----------------------|---------------------|------|
| $V_{CC}$       | Supply voltage                    | 4.5                   | 5.5                 | V    |
| $V_{IH}$       | High-level input voltage          | V <sub>CC</sub> × 0.7 | $V_{CC}$            | V    |
| $V_{IL}$       | Low-level input voltage           | 0                     | $V_{CC} \times 0.3$ | V    |
| Vo             | Output voltage                    | 0                     | 24                  | V    |
| Io             | Output current, Duty cycle < 100% | 0                     | 40                  | mA   |
| T <sub>A</sub> | Operating free-air temperature    | -40                   | 85                  | °C   |

## 6.4 Thermal Information

|                      |                                              | TLC5     |                     |      |  |  |
|----------------------|----------------------------------------------|----------|---------------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | N (PDIP) | N (PDIP) PW (TSSOP) |      |  |  |
|                      |                                              | 20 PINS  | 20 PINS             |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 55.8     | 96.0                | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 47.4     | 29.8                | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 36.8     | 47.3                | °C/W |  |  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 24.3     | 1.8                 | °C/W |  |  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 36.6     | 46.7                | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _        | _                   | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                      | TEST CONDI                                                           | TIONS            | MIN  | TYP  | MAX | UNIT |
|---------------------|--------------------------------|----------------------------------------------------------------------|------------------|------|------|-----|------|
| V <sub>t+</sub>     | Positive-going input threshold | D, CLR, CLK                                                          |                  |      | 3.5  | V   |      |
| V <sub>t-</sub>     | Negative-going input threshold | D, CLR, CLK                                                          | 1.5              |      |      | V   |      |
| V <sub>t</sub>      | Hysteresis                     | D, CLR, CLK                                                          |                  | 0.5  |      | 2   | V    |
| V <sub>O(off)</sub> | Output tr sustain voltage      | I <sub>ce</sub> = 1 mA                                               |                  | 24   |      |     | V    |
| l <sub>OZ</sub>     | Output tr leakage current      | V <sub>O</sub> = 24 V                                                |                  | 0    | 5    | μΑ  |      |
| I <sub>IH</sub>     | High-level input current       | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 5.5 V                      |                  | 0    | 1    | μΑ  |      |
| I <sub>IL</sub>     | Low-level input current        | $V_{CC} = 5.5 \text{ V}, V_{I} = 0 \text{ V}$                        |                  |      | 0    | -1  | μΑ   |
| I <sub>off</sub>    | Leakage current                | $V_I = 0 \text{ to } 5 \text{ V}, V_O = 0 \text{ to } 30 \text{ V},$ | $V_{CC} = 0$     |      | 0    | 5   | μΑ   |
|                     | Complex sources                | $V_1 = 0 \text{ to } 5 \text{ V}, V_0 = 0 \text{ to } 30 \text{ V},$ | Output = all OFF |      | 0    | 5   |      |
| Icc                 | Supply current                 | V <sub>CC</sub> = 0 Output = all ON                                  |                  |      | 8    | 20  | μA   |
| V <sub>OL</sub>     | Low-level output voltage       | $V_{CC} = 4.5 \text{ V}, I_{O} = 40 \text{ mA}$                      |                  | 0.32 | 0.55 | V   |      |
| r <sub>ON</sub>     | ON-state resistance            | $V_{CC} = 4.5 \text{ V}, I_{O} = 10 \text{ mA}$                      |                  | 8    | 13   | Ω   |      |
| Ci                  | Input capacitance              | V <sub>I</sub> = V <sub>CC</sub> or GND                              |                  |      | 5    |     | pF   |

## 6.6 Timing Requirements

over  $T_A = -40$ °C to 85°C,  $V_{CC} = 4.5$  V to 5.5 V, O/C to Y (unless otherwise noted)

|                 |             |          |                                  | MIN | MAX | UNIT |
|-----------------|-------------|----------|----------------------------------|-----|-----|------|
| t <sub>su</sub> | Setup time  | CLK      | V <sub>DD</sub> = 4.5 V to 5.5 V | 5   |     | ns   |
| t <sub>h</sub>  | Hold time   | CLK      | V <sub>DD</sub> = 4.5 V to 5.5 V | 15  |     | ns   |
| t <sub>w</sub>  | Pulse width | CLK, CLR | V <sub>DD</sub> = 4.5 V to 5.5 V | 20  |     | ns   |

## 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted), see Figure 2

| DADAMETED         | TEST                 | LOAD                                    | Т   | <sub>A</sub> = 25°C |     | $T_A = -40$ °C to | UNIT |      |
|-------------------|----------------------|-----------------------------------------|-----|---------------------|-----|-------------------|------|------|
| PARAMETER         | CONDITIONS           | CAPACITANCE                             | MIN | TYP                 | MAX | MIN               | MAX  | UNII |
| t <sub>TLH</sub>  | Output = low to high | $C_L = 50 \text{ pF}, R_L = 500 \Omega$ |     | 60                  | 185 |                   | 185  | ns   |
| t <sub>THL</sub>  | Output = high to low | $C_L = 50 \text{ pF}, R_L = 500 \Omega$ |     | 10                  | 185 |                   | 185  | ns   |
| t <sub>PLH</sub>  | Output = low to high | $C_L = 50 \text{ pF}, R_L = 500 \Omega$ |     | 70                  | 210 |                   | 250  | ns   |
| t <sub>PHL</sub>  | Output = high to low | $C_L = 50 \text{ pF}, R_L = 500 \Omega$ |     | 45                  | 210 |                   | 250  | ns   |
| t <sub>PHLR</sub> | CLR-Y                | $C_L = 50 \text{ pF}, R_L = 500 \Omega$ |     | 70                  | 210 |                   | 250  | ns   |



## 6.8 Typical Characteristics



Figure 1. Output Voltage and Current Response

Submit Documentation Feedback



## 7 Parameter Measurement Information



LOAD CIRCUIT FOR OPEN-COLLECTOR OUTPUT



- A.  $C_L$  includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50~\Omega$ ,  $t_r \leq$  3 ns, and  $t_f \leq$  3 ns.
- C. The outputs are measured one at a time with one transition per measurement.
- D.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 2. Test Circuit and Voltage Waveforms



## 8 Detailed Description

#### 8.1 Overview

The TLC59212 device is an 8-bit open-collector driver with latch designed for 5-V V<sub>CC</sub> operation.

#### 8.2 Functional Block Diagram



(1) This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12.

Figure 3. Logic Symbol

### 8.3 Feature Description

Each of the 8 channels is controlled by its input (Dn), a direct clear ( $\overline{\text{CLR}}$ ), and clock (CLK) through a positive-edge-triggered D-type flip-flops. Information at the data (D) input meeting the setup time requirements is transferred to the output (Y) on the positive-going edge of the clock (CLK) pulse. When CLK is at either the high or low level, the D-input has no effect at the output. When  $\overline{\text{CLR}}$  is at low level, the D-input has no effect at the output.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the TLC59212.

Table 1. Function Table (Each Latch)(1)

|     | INPUTS       |   |                |  |  |  |  |
|-----|--------------|---|----------------|--|--|--|--|
| CLR | CLK          | D | Y              |  |  |  |  |
| L   | X            | X | H*             |  |  |  |  |
| Н   | <b>↑</b>     | L | H*             |  |  |  |  |
| Н   | <b>↑</b>     | Н | L              |  |  |  |  |
| Н   | L            | Х | Y <sub>0</sub> |  |  |  |  |
| Н   | $\downarrow$ | X | Y <sub>0</sub> |  |  |  |  |

(1) L: Low-level

H: High-level

H\*: with pullup resistor

X: Irrelevant

↑: Rising edge

: Falling edge

Z: High-impedance (OFF)

Submit Documentation Feedback



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

In LED display application, TLC59212 is used to drive the current sink for 8 LEDs in parallel. LED display pattern can be created by providing different bit pattern. At every positive clock edge, new bit pattern will be transferred to LED display.

## 9.2 Typical Application



Figure 4. Typical Application Diagram

#### 9.2.1 Design Requirements

For LED display application, LED is selected based on the application. The current level is determined by the required brightness. Given the available LED supply, the resistor value could be determined. The TCL59212 has a maximum current requirement less than 40mA for constant on application.

### 9.2.2 Detailed Design Procedure

The selection of supply voltage (VLED), LED, and resistor sets the current of the LED.

$$VR + VL + VOL = VLED$$
 (1)

$$I = (VLED - VL - VOL)/R$$
 (2)

VR is the voltage drop across the resistor, VL is the voltage drop across the LED when LED is on, VOL is the output voltage at the collector when the driver is enabled. For example, when VLED = 5 V, VL = 2.4 V, and VOL = 0.35 V, a  $55-\Omega$  resistor is used to obtain output current 40 mA.

## **Typical Application (continued)**

## 9.2.3 Application Curve



Figure 5. Output Voltage and Current Response

## 10 Power Supply Recommendations

The supply voltage to TLC59212 is from 4.5 V to 5.5 V. The voltage at output can be up to 24 V.

Product Folder Links: TLC59212

Copyright © 2009–2015, Texas Instruments Incorporated



## 11 Layout

## 11.1 Layout Guidelines

The traces that carry current from the LED cathodes to the output pins must be wide enough to support the current (up to 40 mA).

## 11.2 Layout Example



Figure 6. Layout Recommendation



## 12 Device and Documentation Support

### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| TLC59212IPWR     | ACTIVE | TSSOP        | PW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | Y59212                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Dec-2020

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC59212IPWR | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Dec-2020



#### \*All dimensions are nominal

|   | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | TLC59212IPWR | TSSOP        | PW              | 20   | 2000 | 853.0       | 449.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated