# INTEGRATED CIRCUITS



Product specification Supersedes data of June 1994 File under Integrated Circuits, IC02 1997 Nov 26



HILIP

# TDA4884

#### CONTENTS

| 1                                      | FEATURES                                                                                                                                 |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                      | GENERAL DESCRIPTION                                                                                                                      |
| 3                                      | QUICK REFERENCE DATA                                                                                                                     |
| 4                                      | ORDERING INFORMATION                                                                                                                     |
| 5                                      | BLOCK DIAGRAM                                                                                                                            |
| 6                                      | PINNING                                                                                                                                  |
| 7                                      | FUNCTIONAL DESCRIPTION                                                                                                                   |
| 7.1<br>7.2<br>7.3<br>7.4<br>7.5<br>7.6 | Contrast control<br>Output stages<br>Input clamping<br>Vertical blanking<br>Horizontal blanking<br>Cut-off and black-level stabilization |
| 7.7                                    | On screen display                                                                                                                        |
| 7.8                                    | Test mode                                                                                                                                |
| 8                                      | LIMITING VALUES                                                                                                                          |
| 9                                      | THERMAL CHARACTERISTICS                                                                                                                  |
| 10                                     | CHARACTERISTICS                                                                                                                          |
| 11                                     | APPLICATION AND TEST INFORMATION                                                                                                         |
| 11.1                                   | Recommendations for building the application board                                                                                       |
| 12                                     | INTERNAL PIN CONFIGURATION                                                                                                               |
| 13                                     | PACKAGE OUTLINE                                                                                                                          |
| 14                                     | SOLDERING                                                                                                                                |
| 14.1<br>14.2<br>14.3                   | Introduction<br>Soldering by dipping or by wave<br>Repairing soldered joints                                                             |
| 15                                     | DEFINITIONS                                                                                                                              |

16 LIFE SUPPORT APPLICATIONS

#### TDA4884

#### **1 FEATURES**

- 85 MHz video controller
- Fully DC controllable
- 3 separate video channels
- Input black-level clamping
- White level adjustment for 3 channels
- Contrast control for all 3 channels simultaneously
- Cathode feedback to internal reference for cut-off control, which allows unstabilized video supply voltage
- Current outputs for RGB signal currents
- RGB voltage outputs to external peaking circuits
- · Blanking and switch-off input for screen protection
- Sync on green operation possible
- On Screen Display (OSD) facility.

#### **3 QUICK REFERENCE DATA**

#### 2 GENERAL DESCRIPTION

The TDA4884 is an RGB pre-amplifier for colour monitor systems with SVGA performance, intended for DC or AC coupling of the colour signals to the cathodes of the CRT.

With special advantages the circuit can be used in conjunction with the TDA485x monitor deflection IC family.

| SYMBOL                 | PARAMETER                                            | CONDITIONS                                         | MIN. | TYP. | MAX. | UNIT |
|------------------------|------------------------------------------------------|----------------------------------------------------|------|------|------|------|
| VP                     | positive supply voltage                              |                                                    | 7.2  | 8.0  | 8.8  | V    |
| Ip                     | supply current                                       |                                                    | 36   | 48   | 60   | mA   |
| V <sub>i(b-w)</sub>    | input voltage (black-to-white; pins 2, 5 and 8)      |                                                    | -    | 0.7  | 1.0  | V    |
| V <sub>o(b-w)</sub>    | output voltage (black-to-white; pins 19, 16 and 13)  | nominal contrast; pins 3,<br>1 and 11 open-circuit | _    | 0.79 | _    | V    |
| I <sub>o(b-w)</sub>    | output current (black-to-white; pins 20,             |                                                    | -    | 50   | -    | mA   |
|                        | 17 and 14)                                           | with peaking                                       | -    | _    | 100  | mA   |
| В                      | bandwidth                                            | –3 dB                                              | 70   | 85   | -    | MHz  |
| G <sub>nom</sub>       | nominal gain (pins 2, 5 and 8 to pins 19, 16 and 13) | nominal contrast; pins 3,<br>1 and 11 open-circuit | -    | 1    | _    | dB   |
| ΔG                     | gain control difference for all channels             | relative to G <sub>nom</sub>                       | -5   | _    | +2.6 | dB   |
| CR <sub>contrast</sub> | contrast control                                     | V <sub>i(CC)</sub> = 1 to 6 V                      | -22  | _    | +3.4 | dB   |
| C <sub>OSD(min)</sub>  | minimum contrast for OSD                             | V <sub>i(CC)</sub> = 0.7 V                         | -    | -40  | -    | dB   |
| T <sub>amb</sub>       | operating ambient temperature                        |                                                    | -20  | -    | +70  | °C   |

#### 4 ORDERING INFORMATION

| ТҮРЕ    |       | PACKAGE                                          |          |  |  |  |
|---------|-------|--------------------------------------------------|----------|--|--|--|
| NUMBER  | NAME  | DESCRIPTION                                      | VERSION  |  |  |  |
| TDA4884 | DIP20 | plastic dual in-line package; 20 leads (300 mil) | SOT146-1 |  |  |  |

# TDA4884

#### 5 BLOCK DIAGRAM



#### 6 PINNING

| SYMBOL         | PIN | DESCRIPTION                                  |
|----------------|-----|----------------------------------------------|
| GC2            | 1   | gain control channel 2                       |
| VIN1           | 2   | signal input channel 1                       |
| GC1            | 3   | gain control channel 1                       |
| GND            | 4   | ground                                       |
| VIN2           | 5   | signal input channel 2                       |
| CC             | 6   | contrast control, OSD switch                 |
| V <sub>P</sub> | 7   | supply voltage                               |
| VIN3           | 8   | signal input channel 3                       |
| HBL            | 9   | horizontal blanking, switch-off              |
| CL             | 10  | input clamping, vertical blanking, test mode |
| GC3            | 11  | gain control channel 3                       |
| FB3            | 12  | feedback channel 3                           |
| VOUT3          | 13  | voltage output channel 3                     |
| IOUT3          | 14  | current output channel 3                     |
| FB2            | 15  | feedback channel 2                           |
| VOUT2          | 16  | voltage output channel 2                     |
| IOUT2          | 17  | current output channel 2                     |
| FB1            | 18  | feedback channel 1                           |
| VOUT1          | 19  | voltage output channel 1                     |
| IOUT1          | 20  | current output channel 1                     |



#### 7 FUNCTIONAL DESCRIPTION

The RGB input signals 0.7 V (p-p) are capacitively coupled into the TDA4884 (pins 2, 5 and 8) from a low ohmic source and are clamped to an internal DC voltage (artificial black level). Composite signals will not disturb normal operations because an internal clipping circuit cuts all signal parts below black level. All channels have a maximum total voltage gain of 7 dB (maximum contrast and maximum individual channel gain). With the nominal channel gain of 1 dB and nominal contrast setting the nominal black-to-white output amplitude is 0.79 V (p-p).

DC voltages are used for contrast and gain control.

#### 7.1 Contrast control

Contrast control is achieved by a voltage at pin 6 and affects the three channels simultaneously. To provide the correct white point, an individual gain control (pins 3, 1 and 11) adjusts the signals of channels 1, 2 and 3.

#### 7.2 Output stages

Each output stage provides a current output (pins 20, 17 and 14) and a voltage output (pins 19, 16 and 13). External cascode transistors reduce power consumption of the IC and prevent breakdown of the output transistors. Signal output currents and peaking characteristics are determined by external components at the voltage outputs and the video supply. The channels have separate internal feedback loops which ensure large signal linearity and marginal signal distortion irrespective of output transistor thermal V<sub>BE</sub> variation.

#### 7.3 Input clamping

The clamping pulse (pin 10) is used for input clamping only. The input signals have to be at black level during the clamping pulse and are clamped to an internal artificial black level. The coupling capacitors are used in this way for black-level storage. Because the threshold for the clamping pulse is higher than that for vertical blanking (pin 10) the rise and fall times of the clamping pulse need

# TDA4884

to be faster than 75 ns/V during transition from 1 to 3.5 V.

#### 7.4 Vertical blanking

The vertical blanking pulse will be detected if the input voltage (pin 10) is higher than the threshold voltage for approximately 320 ns but does not exceed the threshold for the clamping pulse in the time between. During the vertical blanking pulse the input clamping is disabled to avoid misclamping in the event of composite input signals. The input signal is blanked and the artificial black level is inserted instead, thus the output signal is at reference black level. The DC value of the reference black level will be adjusted by cut-off stabilization (see below).

#### 7.5 Horizontal blanking

During horizontal blanking (pin 9) the output signal is set to reference black level and output clamping is activated. If the voltage at pin 9 exceeds the switch-off threshold, the signal is blanked and switched to ultra-black level for screen protection and spot suppression during V-flyback. Ultra-black level is the lowest possible output voltage (at voltage outputs) and is not dependent on cut-off stabilization.

#### 7.6 Cut-off and black-level stabilization

For cut-off stabilization (DC coupling to the CRT) and black-level stabilization (AC coupling) the video signal at the cathode or the coupling capacitor is divided by an adjustable voltage divider and fed to the feedback inputs (pins 18, 15 and 12). During horizontal blanking time this signal is compared with an internal DC voltage of approximately 5.8 V. Any difference will lead to a reference black-level correction by charging or discharging the integrated capacitor which stores the reference black-level information between the horizontal blanking pulses.

#### 7.7 On screen display

For OSD fast switching of control pin 6 to less than 1 V (e.g. 0.7 V) blanks the input signals. The OSD signals can easily be inserted to the external cascode transistor (see Fig.3).

#### 7.8 Test mode

During test mode (pins 9 and 10 connected to  $V_P$ ) the black levels at the voltage outputs (pins 19, 16 and 13) are set internally to typical 0.5 V, 3 V DC at signal inputs (pins 2, 5 and 8).



#### TDA4884

#### 8 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL             | PARAMETER                                          | CONDITIONS | MIN. | MAX.                 | UNIT |
|--------------------|----------------------------------------------------|------------|------|----------------------|------|
| V <sub>ext</sub>   | external DC voltage applied to the following pins: |            |      |                      |      |
|                    | pin 7 (supply voltage)                             |            | 0    | 8.8                  | V    |
|                    | pins 2, 5 and 8 (signal input)                     |            | -0.1 | VP                   | V    |
|                    | pins 20, 17 and 14 (current outputs)               |            | -0.1 | V <sub>P</sub>       | V    |
|                    | pins 1, 3, 6 and 11 (gain and contrast control)    |            | -0.1 | V <sub>P</sub>       | V    |
|                    | pin 9 (horizontal blanking input)                  |            | -0.1 | V <sub>P</sub> + 0.7 | V    |
|                    | pin 10 (input clamping input)                      |            | -0.1 | V <sub>P</sub> + 0.7 | V    |
| I <sub>o(av)</sub> | average output current (pins 20, 17 and 14)        | note 1     | 0    | 50                   | mA   |
| I <sub>OM</sub>    | peak output current (pins 20, 17 and 14)           |            | 0    | 100                  | mA   |
| P <sub>tot</sub>   | total power dissipation                            |            | _    | 1200                 | mW   |
| T <sub>stg</sub>   | storage temperature                                |            | -25  | +150                 | °C   |
| T <sub>amb</sub>   | operating ambient temperature                      |            | -20  | +70                  | °C   |
| Tj                 | junction temperature                               |            | -25  | +150                 | °C   |
| V <sub>ESD</sub>   | electrostatic handling for all pins                | note 2     | -500 | +500                 | V    |

#### Notes

- 1. Signal amplitude of 50 mA black-to-white is possible if the average current (including blanking times and signal variation against time) does not exceed 50 mA. The maximum power dissipation of 1200 mW has to be considered.
- 2. Equivalent to discharging a 200 pF capacitor through a 0  $\Omega$  series resistor.

#### 9 THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 65    | K/W  |

#### TDA4884

#### 10 CHARACTERISTICS

 $V_P = 8.0 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ ; all voltages measured with respect to GND (pin 4); unless otherwise specified.

| SYMBOL                  | PARAMETER                                                                                    | CONDITIONS                                                                                                               | MIN.  | TYP.  | MAX.               | UNIT |
|-------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------|-------|--------------------|------|
| V <sub>P</sub>          | supply voltage (pin 7)                                                                       |                                                                                                                          | 7.2   | 8.0   | 8.8                | V    |
| lp                      | supply current (pin 7)                                                                       |                                                                                                                          | 36    | 48    | 60                 | mA   |
| Video signal            | inputs (pins 2, 5 and 8)                                                                     | •                                                                                                                        |       |       |                    |      |
| V <sub>i(b-w)</sub>     | input voltage (black-to-white value; pins 2, 5 and 8)                                        |                                                                                                                          | _     | 0.7   | 1.0                | V    |
| V <sub>I(clamp)</sub>   | DC voltage during input clamping (artificial black + V <sub>BE</sub> )                       | note 1                                                                                                                   | 2.8   | 3.1   | 3.4                | V    |
| I                       | DC input current                                                                             | no clamping; $V_I = V_{I(clamp)}$ ;<br>$T_{amb} = -20$ to +70 °C                                                         | -0.05 | +0.05 | +0.250             | μA   |
|                         |                                                                                              | during clamping;<br>$V_{I} = V_{I(clamp)} + 0.7 V$                                                                       | 50    | 75    | 120                | μA   |
|                         |                                                                                              | during clamping;<br>V <sub>I</sub> = V <sub>I(clamp)</sub> $- 0.7$ V                                                     | -50   | -75   | -120               | μA   |
| Contrast con            | trol (pin 6); note 2                                                                         |                                                                                                                          |       |       |                    |      |
| V <sub>i(CC)</sub>      | input voltage                                                                                |                                                                                                                          | 1.0   | -     | 6.0                | V    |
| V <sub>i(CC)(max)</sub> | maximum input voltage                                                                        |                                                                                                                          | _     | -     | V <sub>P</sub> – 1 | V    |
| V <sub>i(CC)(nom)</sub> | input voltage for nominal contrast                                                           | note 3                                                                                                                   | —     | 4.3   | -                  | V    |
| I <sub>i(CC)</sub>      | input current                                                                                | V <sub>i(CC)</sub> = 4.3 V                                                                                               | -5    | -1    | -0.1               | μA   |
| C <sub>OSD(min)</sub>   | minimum contrast for OSD                                                                     | V <sub>i(CC)</sub> = 0.7 V                                                                                               | _     | -40   | -                  | dB   |
| $\frac{C}{C_{nom}}$     | contrast relative to nominal contrast                                                        | $V_{i(CC)}$ = 6.0 V; pins 3, 1 and<br>11 open-circuit                                                                    | 2.4   | 3.4   | -                  | dB   |
| nom                     |                                                                                              | $V_{i(CC)}$ = 1.0 V; pins 3, 1 and<br>11 open-circuit                                                                    | -26   | -22   | -19                | dB   |
| V <sub>i(CC)(min)</sub> | input voltage for minimum contrast                                                           | pins 3, 1 and 11 open-circuit                                                                                            | _     | 0.7   | -                  | V    |
| $\Delta G_{track}$      | tracking of output signals of channels 1, 2 and 3                                            | 1 V < V <sub>i(CC)</sub> < 6 V; note 4                                                                                   | -     | 0     | 0.5                | dB   |
| t <sub>df(C)</sub>      | delay between leading (falling)<br>edges of contrast voltage and<br>voltage output waveforms | $V_{i(CC)} = 4.3 V \text{ to } 0.7 V;$ input<br>fall time at pin 6:<br>$t_{f(CC)} = 2 \text{ ns};$ note 5; Fig.7         | _     | 7     | 20                 | ns   |
| t <sub>dr(C)</sub>      | delay between trailing edges<br>(rising) of contrast voltage and<br>voltage output waveforms | $V_{i(CC)} = 0.7 V \text{ to } 4.3 V; \text{ input}$<br>rise time at pin 6:<br>$t_{r(CC)} = 2 \text{ ns; note 5; Fig.7}$ | _     | 15    | 25                 | ns   |
| t <sub>f(C)</sub>       | fall time of voltage output<br>waveform                                                      | 90% to 10% amplitude;<br>input fall time at pin 6:<br>$t_{f(CC)} = 2$ ns; note 5; Fig.7                                  | _     | 6     | 15                 | ns   |
| t <sub>r(C)</sub>       | rise time of voltage output waveform                                                         | 10% to 90% amplitude;<br>input rise time at pin 6:<br>$t_{r(CC)} = 2$ ns; note 5; Fig.7                                  | _     | 6     | 15                 | ns   |

| SYMBOL                   | PARAMETER                                                                                    | CONDITIONS                                                                               | MIN. | TYP. | MAX. | UNIT |
|--------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| Gain control             | (pins 3, 1 and 11); note 6                                                                   |                                                                                          |      | -!   | •    |      |
| V <sub>i(GC)</sub>       | input voltage                                                                                |                                                                                          | 1.0  | _    | 6.0  | V    |
| V <sub>i(GC)(nom)</sub>  | input voltage for nominal gain                                                               | pins 3, 1 and 11 open-circuit                                                            | 3.6  | 3.75 | 3.95 | V    |
| R <sub>i(GC)</sub>       | input resistance                                                                             |                                                                                          | 44   | 55   | 66   | kΩ   |
| ΔG                       | gain control difference relative to                                                          | $V_{i(CC)} = 4.3 \text{ V}; V_{i(GC)} = 6 \text{ V}$                                     | 2    | 2.6  | 3.3  | dB   |
|                          | nominal gain                                                                                 | $V_{i(CC)} = 4.3 \text{ V}; V_{i(GC)} = 1 \text{ V}$                                     | -5.5 | -5   | -4.5 | dB   |
| Feedback in              | out (pins 18, 15 and 12); note 7                                                             |                                                                                          |      | •    | 1    |      |
| V <sub>ref(int)</sub>    | internal reference voltage                                                                   |                                                                                          | 5.6  | 5.8  | 6.1  | V    |
| I <sub>O(FB)(max)</sub>  | maximum output current                                                                       | during output clamping;<br>$V_{i(FB)} = 3 V$                                             | -500 | -100 | -60  | nA   |
| $\Delta V_{bl(CRT)}$     | black-level variation at CRT                                                                 | note 8                                                                                   | 0    | 40   | 200  | mV   |
| $\Delta V_{ref(T)}$      | variation of V <sub>ref(int)</sub> in the temperature range                                  | $T_{amb} = -20$ to +70 °C                                                                | 0    | 20   | 50   | mV   |
| $\Delta V_{ref(VP)}$     | variation of V <sub>ref(int)</sub> with supply voltage                                       | $7.2 \text{ V} \le \text{V}_{\text{P}} \le 8.8 \text{ V}$                                | 0    | 60   | 100  | mV   |
| Voltage outp             | uts (pins 19, 16 and 13); note 1                                                             |                                                                                          |      |      | •    |      |
| V <sub>o(b-w)(nom)</sub> | nominal signal output voltage<br>(black-to-white value)                                      | pins 3, 1 and 11<br>open-circuit; $V_{i(CC)} = 4.3$ V;<br>$V_{i(b-w)} = 0.7$ V           | 0.69 | 0.79 | 0.89 | V    |
| V <sub>blx(max)</sub>    | maximum adjustable black-level voltage                                                       | during output clamping;<br>$T_{amb} = -20$ to +70 °C                                     | 1    | 1.2  | 1.4  | V    |
| V <sub>bl(SO)</sub>      | black-level voltage during<br>switch-off, equal to minimum<br>adjustable black-level voltage | $V_{i(HBL)} = V_P; R_O = 33 \Omega;$<br>$T_{amb} = -20 \text{ to } +70 ^{\circ}\text{C}$ | 30   | 45   | 100  | mV   |
| V <sub>bl(TST)</sub>     | black-level voltage during test mode                                                         |                                                                                          | 0.3  | 0.7  | 1.2  | V    |
| G <sub>nom</sub>         | nominal gain (pins 2, 5 and 8 to pins 19, 16 and 13)                                         | nominal contrast; pins 3, 1<br>and 11 open-circuit                                       | -    | 1    | -    | dB   |
| В                        | bandwidth                                                                                    | –3 dB                                                                                    | 70   | 85   | _    | MHz  |
| S/N                      | signal-to-noise ratio                                                                        | note 10                                                                                  | _    | 50   | 44   | dB   |
| d <sub>O(th)</sub>       | output thermal distortion                                                                    | I <sub>o(b-w)</sub> = 50 mA; note 11                                                     | _    | 0.6  | 1    | %    |
| $\Delta V_{bl(fl)}$      | black-level variation between<br>clamping pulses                                             | line frequency = 30 kHz                                                                  | _    | 0.5  | 4.5  | mV   |
| V <sub>offset(max)</sub> | maximum offset during sync clipping                                                          | V <sub>i</sub> < V <sub>I(clamp)</sub> ; note 12                                         | 0    | 7    | 15   | mV   |
| ΔV <sub>o(b-w)(T)</sub>  | variation of nominal output signal<br>(black-to-white value) with<br>temperature             |                                                                                          | 0    | 2.5  | 10   | %    |

| SYMBOL                                  | PARAMETER                                                                                    | CONDITIONS                                                                                                                       | MIN.               | TYP. | MAX. | UNIT |
|-----------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------|
| Current outp                            | uts (pins 20, 17 and 14); note 13                                                            |                                                                                                                                  | -                  | •    | •    |      |
| I <sub>o(b-w)</sub>                     | output current (black-to-white                                                               |                                                                                                                                  | _                  | 50   | _    | mA   |
|                                         | value)                                                                                       | with peaking                                                                                                                     | -                  | -    | 100  | mA   |
| V <sub>20-19</sub> ;                    | start of HF-saturation voltage of                                                            | l <sub>o</sub> = 50 mA                                                                                                           | -                  | -    | 2.0  | V    |
| V <sub>17-16</sub> ; V <sub>14-13</sub> | output transistors                                                                           | l <sub>o</sub> = 100 mA                                                                                                          | -                  | -    | 2.2  | V    |
| I <sub>bl(SO)</sub>                     | output current during switch-off                                                             | $V_{i(HBL)} = V_P; R_O = 33 \Omega$                                                                                              | 0                  | 20   | 900  | μA   |
| Frequency re                            | esponse at voltage outputs; note 14                                                          |                                                                                                                                  | ·                  |      | ·    |      |
| $\Delta G_{(f)}$                        | gain decrease by frequency response at pins 19, 16 and 13                                    | 70 MHz; single channel                                                                                                           | _                  | 1.3  | 3    | dB   |
| t <sub>r(O)</sub>                       | rise time at voltage output (pins 19, 16 and 13)                                             | 10% to 90% amplitude;<br>input rise time = 1 ns                                                                                  | _                  | 4.1  | 5.0  | ns   |
| dV <sub>O</sub>                         | overshoot of output signal pulse<br>related to actual output pulse<br>amplitude              | single channel;<br>input rise time = 2.5 ns;<br>$V_{i(b-w)} = 0.7 V$ ;<br>$V_{i(CC)} = 4.3 V$ ; pins 3, 1<br>and 11 open-circuit | -                  | 4    | 8    | %    |
| Crosstalk at                            | voltage outputs with speed up circ                                                           | uit; note 15                                                                                                                     |                    |      |      |      |
| $\alpha_{cr(tr)}$                       | transient crosstalk                                                                          |                                                                                                                                  | _                  | -    | -20  | dB   |
|                                         | Itages for clamping, blanking and                                                            | switch-off (pins 9 and 10); r                                                                                                    | note 16            | 1    | 1    | 1    |
| V <sub>i(HBL)</sub>                     | input voltage at pin HBL                                                                     |                                                                                                                                  |                    |      |      |      |
| (;;;==)                                 | threshold for horizontal blanking<br>(blanking, output clamping)                             |                                                                                                                                  | 1.2                | 1.4  | 1.6  | V    |
|                                         | threshold for switch-off (blanking,<br>minimum black level, no output<br>clamping)           |                                                                                                                                  | 5.8                | 6.5  | 6.8  | V    |
| R <sub>i(HBL)</sub>                     | input resistance                                                                             | against ground                                                                                                                   | 50                 | 80   | 110  | kΩ   |
| V <sub>i(CL)</sub>                      | input voltage at pin CL                                                                      |                                                                                                                                  |                    |      |      |      |
|                                         | threshold for vertical blanking (blanking, no input clamping)                                | note 17                                                                                                                          | 1.2                | 1.4  | 1.6  | V    |
|                                         | threshold for clamping (input clamping, no blanking)                                         | note 17                                                                                                                          | 2.6                | 3.0  | 3.5  | V    |
|                                         | threshold for test mode (no<br>clamping, no blanking, for<br>V <sub>bl(TST)</sub> see above) | for test mode also $V_{i(HBL)} > 6.8 V$ (switch-off)                                                                             | V <sub>P</sub> – 1 | -    | VP   | V    |
| I <sub>i(CL)</sub>                      | current                                                                                      | $V_{i(CL)} < V_P - 1 V$                                                                                                          | -3                 | -1   | _    | μA   |
|                                         |                                                                                              | $V_{i(CL)} \ge V_P - 1 V$                                                                                                        | -                  | 100  | -    | μA   |
| t <sub>r(CL)</sub>                      | rise time for clamping pulse                                                                 | note 17                                                                                                                          | -                  | -    | 75   | ns/V |
| t <sub>f(CL)</sub>                      | fall time for clamping pulse                                                                 | note 17                                                                                                                          | -                  | -    | 75   | ns/V |
| t <sub>w(clamp)</sub>                   | width of clamping pulse                                                                      |                                                                                                                                  | 0.6                | -    | -    | μs   |

#### TDA4884

#### Notes to the characteristics

- 1. Definition of levels:
  - a) Artificial black level: internal signal level behind input emitter follower during input clamping and signal clipping. This level is inserted instead of the input signal during blanking.
  - b) **Reference black level**: DC voltage during output clamping at voltage outputs, not influenced by contrast or gain setting, adjustable by cut-off stabilization.
  - c) **Cut-off level**: corresponding DC voltage at CRT cathode in closed feedback loop.
  - d) Black level: actual signal black level at either voltage outputs or cathode. At voltage outputs the black level is equal to reference black level because there is no brightness control via TDA4884. At cathode the black level is equal to cut-off level. Brightness can be adjusted via grid 1.
  - e) Ultra-black level, switch-off level: lowest adjustable reference black level, lowest signal level at voltage outputs.
  - f) The minimum guaranteed control range for reference black level is 0.1 to 1 V. The ultra-black level is dependant on the external resistor R<sub>O</sub> at pins 13, 16 and 19 (voltage outputs) to ground.

g) 
$$V_{bl(SO)} \approx \frac{R_O}{3.5 \text{ k}\Omega + R_O} \times 4.65 \text{ V}$$

- h) Signal processing see Fig.4.
- Linear control range is 1 to 6 V for V<sub>i(CC)</sub>, independent of supply voltage. Open pin 6 leads to absolute maximum contrast setting. It is recommended not to exceed V<sub>i(CC)</sub> = V<sub>P</sub> 1 V to avoid saturation of internal circuitry. For V<sub>i(CC)</sub> < V<sub>i(CC)(min)</sub> ≈ 0.7 V a small negative signal (≈ -40 dB) will appear. For frequency dependency of contrast control see note 14. Typical contrast characteristic see Fig.5.
- Definition for nominal output signals: input V<sub>i(b-w)</sub> = 0.7 V, gain pins 3, 1 and 11 open-circuit, contrast control V<sub>i(CC)</sub> = V<sub>i(CC)(nom)</sub>.

4. 
$$\Delta G_{\text{track}} = 20 \times \text{maximum of } \left\{ \left| \log \left( \frac{A_1}{A_{10}} \times \frac{A_{20}}{A_2} \right) \right|; \left| \log \left( \frac{A_1}{A_{10}} \times \frac{A_{30}}{A_3} \right) \right|; \left| \log \left( \frac{A_2}{A_{20}} \times \frac{A_{30}}{A_3} \right) \right| \right\} dB$$

 $A_x$ : signal output amplitude in channel x at any contrast setting between 1 and 6 V.  $A_{x0}$ : signal output amplitude in channel x at nominal contrast and same gain setting.

- Typical step in contrast voltage and response at signal outputs for nominal input signal V<sub>i(b-w)</sub> = 0.7 V. Typical OSD fast blanking input/output see Fig.7.
- 6. Linear control range is 1 to 6 V for V<sub>i(GC)</sub>, independent of supply voltage. Typical gain characteristic see Fig.6.
- The internal reference voltage can be measured at pins 18, 15 and 12 during output clamping (V<sub>i(HBL)</sub> = 2 V) in closed feedback loop. Typical variation of V<sub>ref(int)</sub> with temperature and power supply voltage see Fig.8.
- Slow variations of video supply voltage V<sub>CRT</sub> (see Fig.1) will be suppressed at CRT cathode by cut-off stabilization. Change of V<sub>CRT</sub> by 5 V leads to specified change of cut-off voltage.
- The test mode allows testing without input and output clamping pulses. The signal inputs (pins 2, 5 and 8) have to be biased via resistors to the previously measured clamp voltages of approximately 3 V (artificial black level + V<sub>BE</sub>). Signal blanking is not possible during test mode.
- 10. The signal-to-noise ratio is calculated by the formula (frequency range 1 to 70 MHz):

$$\frac{S}{N} = 20 \times \log \frac{\text{peak-to-peak value of the nominal signal output voltage}}{\text{RMS value of the noise output voltage}} \text{ dB}$$

- 11. Large output swing e.g.  $I_{o(b-w)}$  = 50 mA leeds to signal depending power dissipation in output transistors. Thermal V<sub>BE</sub> variation is compensated.
- 12. Composite signals will not disturb normal operations because an internal clipping circuit cuts all signal parts below black level. Typical sync clipping see Fig.10.

#### TDA4884

13. The output current approximately follows the equation  $I_o = V_o \left(\frac{1}{R_o} + \frac{1}{2.2 \text{ k}\Omega}\right) - 500 \text{ }\mu\text{A}$  for  $V_o > V_{bl(SO)}$  and with

R<sub>O</sub> = external resistor at voltage output to ground.

The external RC combination at pins 19, 16 and 13 (see Fig.1) enables peak currents during transients.

- 14. Frequency response, crosstalk and pulse response have been measured at voltage outputs in a special printed-circuit board with 50 Ω line in/out connections and without peaking (see Chapter "Application and test information"). Typical frequency response see Fig.9, typical pulse response see Fig.11 and typical characteristic of contrast control as a function of frequency see Fig.12.
- 15. Crosstalk between any two output pins (e.g. channels 1 and 2):
  - a) **Input conditions**: one channel (channel 1) with nominal input signal and minimum rise time. The inputs of the other channels capacitively coupled to ground (channels 2 and 3). Gain pins 3, 1 and 11 open-circuit.
  - b) **Output conditions**: output signal of channel 1 is set by contrast control voltage (pin 6) to  $V_{o(b-w)} = V_{o(VOUT1)} = 0.7 \text{ V}$ , the rise time should be 5 ns. Output signal of channel 2 then is  $V_{o(b-w)} = V_{o(VOUT2)}$ .
  - c) Transient crosstalk:  $\alpha_{cr(tr)} = 20 \times \log \frac{V_{o(VOUT2)}}{V_{o(VOUT1)}} dB$
  - d) Crosstalk as a function of frequency has been measured without peaking circuit, with nominal input signal and nominal settings. Typical frequency dependent crosstalk between channels see Figs 13, 14 and 15.
- 16. The internal threshold voltages are derived from a stabilized voltage. The internal pulses are generated while the input pulses are higher than the thresholds. Voltages less than –0.1 V at pins 9 and 10 can influence black-level control and should be avoided.
- For 75 ns/V < t<sub>r(CL)</sub>, t<sub>f(CL)</sub> < 240 ns/V, generation of internal input clamping and blanking pulse is not defined. Pulses not exceeding the threshold of input clamping (typical 3 V) will be detected as blanking pulse. Timing of pulses at pin 10 see Fig.16.







TDA4884

# Three gain control video pre-amplifier for OSD











10

-40

1

(1) Channel 1.
 (2) Channel 2.
 (3) Channel 3.

10<sup>2</sup>

TDA4884

10<sup>3</sup>

f (MHz)

TDA4884

# Three gain control video pre-amplifier for OSD





TDA4884

# Three gain control video pre-amplifier for OSD

#### 3 V V<sub>i(CL)</sub> 1.4 V t l**⊣**\_\_\_\_\_ <sup>t</sup>f(CL) --► <sup>t</sup>r(CL) • internal pulses ≈ 1/2 td(Vblank) no clamping no clamping input clamping t <sup>t</sup>d(Vblank) \_ blanking t MHA916 Fig.16 Timing of pulses at pin 10.

V<sub>ref(int)</sub> is the internal reference voltage at the feedback input (typical 5.8 V). By this it is possible to adjust the reference black level and the voltage at the current outputs independently.

channels to one input connector (white pattern) and to ground each input via the coupling capacitor. For operation without input clamping (e.g. test mode) the DC bias can be provided by VIDC (connector P21) if a

11 APPLICATION AND TEST INFORMATION

a printed-circuit board with only a few external

star connected to the IC ground pin.

For high frequency measurements and special application,

components is built. Figure 17 shows the application

R15 on the top are SMD types. Short HF loops and

circuit and Fig.18 the layout of the double sided printed

board. All components on the underside and R13, R14 and

minimum crosstalk between the channels as well as input

and output are achieved by properly shaped ground areas

The HF input signal can be fed to the subclick connectors

P1, P2 and P3 by a 50  $\Omega$  line. The line is then terminated

by a 51  $\Omega$  resistor on the board. With choice of jumper

connections (J1, J2 and J3) it is possible to connect channel inputs to its input connector, to connect all

short-circuit at J4, J5 and J6 is made (solder short or low-value SMD resistor).

The output signal can be monitored via 50  $\Omega$  terminated lines at the voltage outputs (subclick connectors P4, P5 and P6). With 100  $\Omega$  in parallel to the 50  $\Omega$ terminated line the effective load resistance at the voltage outputs is 33  $\Omega$ . The mismatch seen from the line towards the IC has no significant effect if the line is match terminated. A peaking circuit (C15, R16 for channel 1, C16, R17 for channel 2 and C17, R18 for channel 3) can

be added for realistic loading of the voltage outputs. Black-level adjustment is made by VIOS, VFBX (external voltages at connector P21) and resistors R19, R22 and R25 for channel 1 (channel 2: R20, R23 and R26;

channel 3: R21, R24 and R27). If R19 is equal to the effective load resistor at the voltage output the reference black level (V<sub>ref(bl)</sub>) is approximately:

 $V_{ref(bl)} = VIOS - V_{ref(int)} - (V_{ref(int)} - VFBX) \times \frac{R22}{R25}$ 

P9. Clamping and blanking pulses are fed to the IC via connectors P7 and P8. Connector P23 is used for power supply. The capacitors C7 and C8 should be located as near as possible to the IC pins.

DC control for contrast and gain is provided at connectors P21 and P22. Contrast control can also be set by the

potentiometer R28 (jumper J11). The series resistor R11 is

necessary if fast OSD switching is activated via 50  $\Omega$  line

(P10), a line termination can be provided at the connector

#### Recommendations for building the application 11.1 board

General

20

- Double-sided board
- Short HF loops by large ground plane on the rear.
- Voltage outputs
  - Capacitive loads as small as possible
  - Short interconnection via resistor to ground.
- · Supply voltage
  - Capacitors as near as possible to the pins
  - Use of high-frequency capacitors (low self inductance, e.g. SMD).
- · Current outputs, emitter of cascode transistors

The external interconnection inductance can build a resonance together with the internal substrate capacitance. A damping resistor of 10 to 30  $\Omega$  near to the IC pin can suppress such oscillations.





#### 12 INTERNAL PIN CONFIGURATION



inches

Note

# Three gain control video pre-amplifier for OSD

#### **13 PACKAGE OUTLINE**



0.068

0.051

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

0.020

0.13

IEC

0.17

OUTLINE

VERSION

SOT146-1

0.021

0.015

JEDEC

0.014

0.009

REFERENCES



TDA4884

SOT146-1

EIAJ

SC603

1.060

1.045

0.25

0.24

0.10

0.30

0.14

0.12

0.32

0.31

EUROPEAN

PROJECTION

0.39

0.33

0.078

0.01

ISSUE DATE

<del>92-11-17</del>

95-05-24

#### TDA4884

#### 14 SOLDERING

#### 14.1 Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### 14.2 Soldering by dipping or by wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### 14.3 Repairing soldered joints

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

#### **15 DEFINITIONS**

# Data sheet status Objective specification This data sheet contains target or goal specifications for product development. Preliminary specification This data sheet contains preliminary data; supplementary data may be published later. Product specification This data sheet contains final product specifications. Limiting values Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification

#### Application information

Where application information is given, it is advisory and does not form part of the specification.

is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **16 LIFE SUPPORT APPLICATIONS**

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

TDA4884

NOTES

TDA4884

NOTES

# Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Tel. +64 9 849 4160, Fax. +64 9 849 7811 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010. Fax. +43 160 101 1210 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Belgium: see The Netherlands Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Brazil: see South America Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Tel. +48 22 612 2831, Fax. +48 22 612 2327 Portugal: see Spain Romania: see Italy Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. +852 2319 7888, Fax. +852 2319 7700 Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Colombia: see South America Czech Republic: see Austria Slovenia: see Italy Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, Tel. +45 32 88 2636, Fax. +45 31 57 0044 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil, France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +55 11 821 2333, Fax. +55 11 821 2382 Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Spain: Balmes 22, 08007 BARCELONA, Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +34 3 301 6312, Fax. +34 3 301 4107 Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +46 8 632 2000, Fax. +46 8 632 2745 Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Hungary: see Austria Tel. +41 1 488 2686, Fax. +41 1 481 7730 India: Philips INDIA Ltd, Band Box Building, 2nd floor, Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874 Tel. +91 22 493 8541, Fax. +91 22 493 0966 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. Indonesia: see Singapore 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Tel. +353 1 7640 000, Fax. +353 1 7640 200 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, Tel. +90 212 279 2770, Fax. +90 212 282 6707 TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Haves. Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +1 800 234 7381 Tel. +82 2 709 1412, Fax. +82 2 709 1415 Uruguay: see South America Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Vietnam: see Singapore Tel. +60 3 750 5214, Fax. +60 3 757 4880 Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381

Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1997

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

547047/1200/03/pp28

Date of release: 1997 Nov 26

Document order number: 9397 750 02292

SCA56

Let's make things better.

Internet: http://www.semiconductors.philips.com



Tel. +381 11 625 344, Fax.+381 11 635 777

