

# LMC7221 Tiny CMOS Comparator with Rail-To-Rail Input and Open Drain Output

Check for Samples: LMC7221

#### **FEATURES**

- Tiny 5-Pin SOT-23 package saves space
- Package is less than 1.43 mm thick
- Ensured specs at 2.7V, 5V, 15V supplies
- Typical supply current 7 µA at 5V
- Response time of 4 µs at 5V
- LMC7221—open drain output
- Input common-mode range beyond V<sup>-</sup> and V<sup>+</sup>
- Low input current

#### **APPLICATIONS**

- Mixed voltage battery powered products
- **Notebooks and PDAs**
- **PCMCIA** cards
- **Mobile communications**
- Alarm and security circuits
- **Driving low current LEDs**
- Direct sensor interface

#### **Connection Diagram**



Figure 1. See Package Number D0008A

#### DESCRIPTION

The LM7221 is a micropower CMOS comparator available in the space saving 5-Pin SOT-23 package. This makes this comparator ideal for space and weight critical designs. The LMC7221 is also available in the 8-Pin SOIC package. The LMC7221 is supplied in two offset voltage grades, 5 mV and 15 mV.

The open drain output can be pulled up with a resistor to a voltage which can be higher or lower than the supply voltage—this makes the part useful for mixed voltage systems.

For a tiny comparator with a push-pull output, please see the LMC7211 datasheet.





Figure 2. See Package Number DBV0005A



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# Absolute Maximum Ratings (1)

| ESD Tolerance (2)                                | 2 kV                                       |
|--------------------------------------------------|--------------------------------------------|
| Differential Input Voltage                       | V <sup>+</sup> +0.3V, V <sup>−</sup> −0.3V |
| Voltage at Input                                 | V <sup>+</sup> +0.3V, V <sup>−</sup> −0.3V |
| Voltage at Output Pin                            | 15V                                        |
| Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) | 16V                                        |
| Current at Input Pin (3)                         | ±5 mA                                      |
| Current at Output Pin (4) (5)                    | ±30 mA                                     |
| Current at Power Supply Pin                      | 40 mA                                      |
| Lead Temperature (soldering, 10 sec.)            | 260°C                                      |
| Junction Temperature (6)                         | 150°C                                      |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.
- (2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (3) All limits are specified by testing or statistical analysis.
- (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA may adversely affect reliability.
- (5) Limiting input pin current is only necessary for input voltages which exceed the absolute maximum input voltage rating.
- (6) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\tilde{\theta}_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

# Operating Ratings (1)

| Supply Voltage                        | 2.7 ≤ V <sub>CC</sub> ≤ 15V |
|---------------------------------------|-----------------------------|
| Temperature Range (2)                 |                             |
| LMC7221AI, LMC7221BI                  | -40°C to +85°C              |
| Thermal Resistance (θ <sub>JA</sub> ) |                             |
| 8-Pin SOIC                            | 180°C/W                     |
| 5-Pin SOT-23                          | 325°C/W                     |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.
- (2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

#### 2.7V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25$ °C,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                   | Parameter Test Conditions                 |                             | Typ <sup>(1)</sup> | LMC7221AI<br>Limit <sup>(2)</sup> | LMC7221BI<br>Limit <sup>(2)</sup> | Units    |
|-------------------|-------------------------------------------|-----------------------------|--------------------|-----------------------------------|-----------------------------------|----------|
| Vos               | Input Offset Voltage                      |                             | 3                  | 5                                 | 15                                | mV       |
|                   |                                           |                             |                    | 8                                 | 18                                | max      |
| TCV <sub>OS</sub> | Input Offset Voltage<br>Temperature Drift |                             | 1.0                |                                   |                                   | μV/°C    |
|                   | Input Offset Voltage Average<br>Drift     | (3)                         | 3.3                |                                   |                                   | μV/Month |
| I <sub>B</sub>    | Input Current                             |                             | 0.04               |                                   |                                   | pA       |
| Ios               | Input Offset Current                      |                             | 0.02               |                                   |                                   | pA       |
| CMRR              | Common Mode Rejection Ratio               | $0V \le V_{CM} \le 2.7V$    | 75                 |                                   |                                   | dB       |
| PSRR              | Power Supply Rejection Ratio              | 2.7V ≤ V <sup>+</sup> ≤ 15V | 80                 |                                   |                                   | dB       |

- (1) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.
- (2) All limits are specified by testing or statistical analysis.
- (3) C<sub>L</sub> includes the probe and test jig capacitance.



# 2.7V Electrical Characteristics (continued)

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                 | Parameter                 | Test Conditions             |      | LMC7221AI<br>Limit <sup>(2)</sup> | LMC7221BI<br>Limit <sup>(2)</sup> | Units |  |
|-----------------|---------------------------|-----------------------------|------|-----------------------------------|-----------------------------------|-------|--|
| A <sub>V</sub>  | Voltage Gain              |                             | 100  |                                   |                                   | dB    |  |
| CMVR            | Input Common-Mode Voltage | CMRR > 55 dB                | 3.0  | 2.9                               | 2.9                               | V     |  |
|                 | Range                     |                             |      | 2.7                               | 2.7                               | min   |  |
|                 |                           | CMRR > 55 dB                | -0.3 | -0.2                              | -0.2                              | V     |  |
|                 |                           |                             |      | 0.0                               | 0.0                               | max   |  |
| V <sub>OL</sub> | Output Voltage Low        | $I_{LOAD} = 2.5 \text{ mA}$ | 0.2  | 0.3                               | 0.3                               | V     |  |
|                 |                           |                             |      | 0.4                               | 0.4                               | max   |  |
| I <sub>S</sub>  | Supply Current            | V <sub>OUT</sub> = Low      | 7    | 12                                | 12                                | μA    |  |
|                 |                           |                             |      | 14                                | 14                                | max   |  |

#### 5.0V and 15.0V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25$ °C,  $V^+ = 5.0$ V and 15V,  $V^- = 0$ V,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Parameter                         |                                    | Test Conditions                     | Typ <sup>(1)</sup> | LMC7221AI<br>Limit <sup>(2)</sup> | LMC7221BI<br>Limit <sup>(2)</sup> | Units     |
|-----------------------------------|------------------------------------|-------------------------------------|--------------------|-----------------------------------|-----------------------------------|-----------|
| Vos                               | Input Offset Voltage               |                                     | 3                  | 5                                 | 15                                | mV        |
|                                   |                                    |                                     |                    | 8                                 | 18                                | max       |
| TCV <sub>OS</sub>                 | Input Offset Voltage Temperature   | V <sup>+</sup> = 5V                 | 1.0                |                                   |                                   | \//°C     |
|                                   | Drift                              | V <sup>+</sup> = 15V                | 4.0                |                                   |                                   | μV/°C     |
|                                   | Input Offset Voltage Average Drift | $V^{+} = 5V^{(3)}$                  | 3.3                |                                   |                                   | u)//Month |
|                                   |                                    | V <sup>+</sup> = 15V <sup>(3)</sup> | 4.0                |                                   |                                   | μV/Month  |
| I <sub>B</sub>                    | Input Current                      |                                     | 0.04               |                                   |                                   | pA        |
| los                               | Input Offset Current               |                                     | 0.02               |                                   |                                   | pA        |
| CMRR Common Mode Rejection Ration |                                    | V <sup>+</sup> = 5.0V               | 75                 |                                   |                                   | dB        |
|                                   |                                    | V <sup>+</sup> = 15.0V              | 82                 |                                   |                                   | dB        |
| PSRR                              | Power Supply Rejection Ratio       | 5V ≤ V <sup>+</sup> ≤ 10V           | 80                 |                                   |                                   | dB        |
| A <sub>V</sub>                    | Voltage Gain                       |                                     | 100                |                                   |                                   | dB        |
| CMVR                              | Input Common-Mode Voltage          | V <sup>+</sup> = 5.0V               | 5.3                | 5.2                               | 5.2                               | V         |
|                                   | Range                              | CMRR > 55 dB                        |                    | 5.0                               | 5.0                               | min       |
|                                   |                                    | $V^{+} = 5.0V$                      | -0.3               | -0.2                              | -0.2                              | V         |
|                                   |                                    | CMRR > 55 dB                        |                    | 0.0                               | 0.0                               | max       |
|                                   |                                    | V <sup>+</sup> = 15.0V              | 15.3               | 15.2                              | 15.2                              | V         |
|                                   |                                    | CMRR > 55 dB                        |                    | 15.0                              | 15.0                              | min       |
|                                   |                                    | $V^{+} = 15.0V$                     | -0.3               | -0.2                              | -0.2                              | V         |
|                                   |                                    | CMRR > 55 dB                        |                    | 0.0                               | 0.0                               | max       |
| $V_{OL}$                          | Output Voltage Low                 | V <sup>+</sup> = 5V                 | 0.2                | 0.40                              | 0.40                              | mV        |
|                                   |                                    | $I_{LOAD} = 5 \text{ mA}$           |                    | 0.55                              | 0.55                              | max       |
|                                   |                                    | V <sup>+</sup> = 15V                | 0.2                | 0.40                              | 0.40                              | mV        |
|                                   |                                    | $I_{LOAD} = 5 \text{ mA}$           |                    | 0.55                              | 0.55                              | max       |
| Is                                | Supply Current                     | V <sub>OUT</sub> = Low              | 7                  | 14                                | 14                                | μA        |
|                                   |                                    |                                     |                    | 18                                | 18                                | max       |

<sup>(1)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

Submit Documentation Feedback

All limits are specified by testing or statistical analysis.

<sup>(3)</sup> C<sub>L</sub> includes the probe and test jig capacitance.



# 5.0V and 15.0V Electrical Characteristics (continued)

Unless otherwise specified, all limits ensured for  $T_J = 25$ °C,  $V^+ = 5.0$ V and 15V,  $V^- = 0$ V,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Parameter       |                       | Test Conditions Typ <sup>(1)</sup> |    | LMC7221AI<br>Limit <sup>(2)</sup> | LMC7221BI<br>Limit <sup>(2)</sup> | Units |
|-----------------|-----------------------|------------------------------------|----|-----------------------------------|-----------------------------------|-------|
| I <sub>SC</sub> | Short Circuit Current | Sinking (4)                        | 45 |                                   |                                   | mA    |

(4) Limiting input pin current is only necessary for input voltages which exceed the absolute maximum input voltage rating.

# **Leakage Characteristics**

 $T_J = 25^{\circ}C$ 

| Parameter            |                        | Test Conditions                                                             | Typ <sup>(1)</sup> | LMC7221AI<br>Limit <sup>(2)</sup> | LMC7221BI<br>Limit <sup>(2)</sup> | Units |
|----------------------|------------------------|-----------------------------------------------------------------------------|--------------------|-----------------------------------|-----------------------------------|-------|
| I <sub>LEAKAGE</sub> | Output Leakage Current | $V^{+} = 2.7V$<br>$V_{IN}(+) = 0.5V$<br>$V_{IN}(-) = 0V$<br>$V_{OUT} = 15V$ | 0.1                | 500                               | 500                               | nA    |

Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

#### **AC Electrical Characteristics**

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . Boldface limits apply at the temperature extreme

| Parameter         |                   | Test Conditions                                                                 | Test Conditions                                                       |     |  | LMC7221BI<br>Limit <sup>(2)</sup> | Units |
|-------------------|-------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----|--|-----------------------------------|-------|
| t <sub>rise</sub> | Rise Time         | $f = 10 \text{ kHz}, C_L = 50 \text{ pF}, ^{(3)}$<br>Overdrive = 10 mV, 5 kΩ Pu | f = 10 kHz, $C_L$ = 50 pF, $^{(3)}$<br>Overdrive = 10 mV, 5 kΩ Pullup |     |  |                                   | μs    |
| t <sub>fall</sub> | Fall Time         | $f = 10 \text{ kHz}, C_L = 50 \text{ pF}, ^{(3)}$<br>Overdrive = 10 mV, 5 kΩ Pu | illup                                                                 | 0.3 |  |                                   | μs    |
| t <sub>PHL</sub>  | Propagation Delay | f = 10 kHz, $C_{I}$ = 50 pF, 5 kΩ Pullup <sup>(3)</sup>                         | 10 mV                                                                 | 10  |  |                                   | μs    |
|                   | (High to Low) (4) | 5 kΩ Pullup <sup>(3)</sup>                                                      | 100 mV                                                                | 4   |  |                                   |       |
|                   |                   | $V^+ = 2.7V$ , $f = 10$ kHz,                                                    | 10 mV                                                                 | 10  |  |                                   |       |
|                   |                   | $C_L = 50 \text{ pF}, 5 \text{ k}\Omega \text{ Pullup}^{(3)}$                   | 100 mV                                                                | 4   |  |                                   | μs    |
| t <sub>PLH</sub>  | Propagation Delay | f = 10 kHz, $C_1$ = 50 pF,<br>5 kΩ Pullup <sup>(3)</sup>                        | 10 mV                                                                 | 6   |  |                                   |       |
|                   | (Low to High) (4) | 5 kΩ Pullup <sup>(3)</sup>                                                      | 100 mV                                                                | 4   |  |                                   | μs    |
|                   |                   | $V^+ = 2.7V$ , $f = 10$ kHz,                                                    | 10 mV                                                                 | 7   |  |                                   |       |
|                   |                   | $C_L = 50 \text{ pF}, 5 \text{ k}\Omega \text{ Pullup}^{(3)}$                   | 100 mV                                                                | 4   |  |                                   | μs    |

<sup>(1)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

All limits are specified by testing or statistical analysis.

All limits are specified by testing or statistical analysis.

Do not short circuit the output to  $V^+$  when  $V^+$  is greater than 12V or reliability will be adversely affected. Input offset voltage average drift is calculated by dividing the accelerated operating life  $V_{OS}$  drift by the equivalent operational time. This represents worst case input conditions and includes the first 30 days of drift.



# **Typical Performance Characteristics**















# Typical Performance Characteristics (continued) Response Time Response Time







Common Mode Voltage (V) Figure 11.



**Input Bias Current** vs.
Common Mode Voltage 100  $V_S = \overline{5V}$ 80 60 Input Bias Current (fA) 40 20 0 -20 -40 -60 -80 -100 0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 5 Common Mode Voltage (V) Figure 12.



Figure 13.

Product Folder Links: LMC7221

Submit Documentation Feedback



# Typical Performance Characteristics (continued)



#### APPLICATION INFORMATION

#### BENEFITS OF THE LMC7221 TINY COMPARATOR

#### Size

The small footprint of the 5-Pin SOT-23 packaged Tiny Comparator, (0.120 x 0.118 inches, 3.05 x 3.00 mm) saves space on printed circuit boards, and enable the design of smaller electronic products. Because they are easier to carry, many customers prefer smaller and lighter products.

#### Height

The height (0.056 inches, 1.43 mm) of the Tiny Comparator makes it possible to use it in PCMCIA type III cards.

#### **Simplified Board Layout**

The Tiny Comparator can simplify board layout in several ways. First, by placing a comparator where comparators are needed, instead of routing signals to a dual or quad device, long pc traces may be avoided.

By using multiple Tiny Comparators instead of duals or quads, complex signal routing and possibly crosstalk can be reduced.

#### **Low Supply Current**

The typical 7  $\mu$ A supply current of the LMC7221 extends battery life in portable applications, and may allow the reduction of the size of batteries in some applications.

#### Wide Voltage Range

The LMC7221 is characterized at 15V, 5V and 2.7V. Performance data is provided at these popular voltages. This wide voltage range makes the LMC7221 a good choice for devices where the voltage may vary over the life of the batteries.

### **Digital Outputs Representing Signal Level**

Comparators provide a high or low digital output depending on the voltage levels of the (+) and (-) inputs. This makes comparators useful for interfacing analog signals to microprocessors and other digital circuits. The LMC7221 can be thought of as a one-bit a/d converter.

#### **Open Drain Output**

The open drain output is like the open collector output of a logic gate. This makes the LMC7221 very useful for mixed voltage systems.



#### **Driving LEDs (Light Emitting Diodes)**

With a 5 volt power supply, the LMC7221's output sinking current can drive small, high efficiency LEDs for indicator and test point circuits. The small size of the Tiny package makes it easy to find space to add this feature to even compact designs.

#### Input range to Beyond Rail to Rail

The input common mode range of the LMC7221 is slightly larger than the actual power supply range. This wide input range means that the comparator can be used to sense signals close to the power supply rails. This wide input range can make design easier by eliminating voltage dividers, amplifiers, and other front end circuits previously used to match signals to the limited input range of earlier comparators. This is useful to power supply monitoring circuits which need to sense their own power supply, and compare it to a reference voltage which is close to the power supply voltage. The wide input range can also be useful for sensing the voltage drop across a current sense resistor for battery chargers.

#### **Zero Crossing Detector**

Since the LMC7221's common mode input range extends below ground even when powered by a single positive supply, it can be used with large input resistors as a zero crossing detector.

#### Low Input Currents and High Input Impedance

These characteristics allow the LMC7221 to be used to sense high impedance signals from sensors. They also make it possible to use the LMC7221 in timing circuits built with large value resistors. This can reduce the power dissipation of timing circuits. For very long timing circuits, using high value resistors can reduce the size and cost of large value capacitors for the same R-C time constant.

#### **Direct Sensor Interfacing**

The wide input voltage range and high impedance of the LMC7221 may make it possible to directly interface to a sensor without the use of amplifiers or bias circuits. In circuits with sensors which can produce outputs in the tens to hundreds of millivolts, the LMC7221 can compare the sensor signal with an appropriately small reference voltage. This may be done close to ground or the positive supply rail. Direct sensor interfacing may eliminate the need for an amplifier for the sensor signal. Eliminating the amplifier can save cost, space, and design time.

#### LOW VOLTAGE OPERATION

Comparators are the common devices by which analog signals interface with digital circuits. The LMC7221 has been designed to operate at supply voltages of 2.7V without sacrificing performance to meet the demands of 3V digital systems.

At supply voltages of 2.7V, the common-mode voltage range extends 200 mV (ensured) below the negative supply. This feature, in addition to the comparator being able to sense signals near the positive rail, is extremely useful in low voltage applications.



Figure 16. Even at Low-Supply Voltage of 2.7V, an Input Signal which Exceeds the Supply Voltages
Produces No Phase Inversion at the Output

At  $V^+ = 2.7V$  propagation delays are  $t_{Pl,H} = 4 \mu s$  and  $t_{PHI} = 4 \mu s$  with overdrives of 100 mV.

Please refer to the performance curves for more extensive characterization.



#### OPEN DRAIN OUTPUT

#### **Output Stage**



Figure 17. Output Stage

Figure 17 shows the difference between push-pull output and open drain output.

Push pull outputs will have a conventional high or low digital output, the same as a logic gate. Low will be the negative supply rail (usually ground) and high will be the positive supply rail.

This is useful if the chips you are interfacing to run on the same supply voltage as the comparator. An example would be an all +5V system.

Open drain outputs will only pull low—for the high output they depend on an external pull-up resistor. This can pull up to a voltage higher or lower than the comparator supply voltage. This voltage can be as high as 15V. This makes the open drain parts useful in mixed voltage systems. An example would be where the comparator runs at 5V and the logic circuits are at 3.3V. The pull-up resistor would go to the 3.3V supply.

Open drain outputs are the CMOS equivalent of open collector outputs.

#### **OUTPUT SHORT CIRCUIT CURRENT**

The LMC7221 has short circuit protection of 40 mA. However, it is not designed to withstand continuous short circuits, transient voltage or current spikes, or shorts to any voltage beyond the supplies. A resistor in series with the output should reduce the effect of shorts. For outputs which send signals off PC boards additional protection devices, such as diodes to the supply rails, and varistors may be used.

#### INPUT PROTECTION

If input signals are likely to exceed the common mode range of the LMC7221, or it is likely that signals may be present when power is off, damage to the LMC7221 may occur. Large value (100 k $\Omega$  to M $\Omega$ ) input resistors may reduce the likelihood of damage by limiting the input currents. Since the LMC7221 has very low input leakage currents, the effect on accuracy will be small. Additional protection may require the use of diodes, as shown in *Figure 18*. Note that diode leakage current may affect accuracy during normal operation.

The R-C time constant of R<sub>IN</sub> and the diode capacitance may also slow response time.





Figure 18.

# LAYOUT CONSIDERATIONS

The LMC7221 is not an especially fast comparator, so high speed design practices are not required. The LMC7221 is capable of operating with very high impedance inputs, so precautions should be taken to reduce noise pickup with high impedance ( $\sim$  100 k $\Omega$  and greater) designs and in electrically noisy environments.

Keeping high value resistors close to the LMC7221 and minimizing the size of the input nodes is a good practice. With multilayer designs, try to avoid long loops which could act as inductors (coils). Sensors which are not close to the comparator may need twisted pair or shielded connections to reduce noise.

#### **PUSH-PULL OUTPUTS, DUAL VERSIONS**

The LMC7211 is a comparator similar to the LMC7221, but with push-pull outputs which can source current.

The performance of the LMC7221 is available in a dual device. Please see the LMC6772 datasheet. For a dual device with push-pull outputs, please see the LMC6762 datasheet.

#### Rail-to-Rail Input Low Power Comparators—

|         | Push-Pull Output         |        |
|---------|--------------------------|--------|
| LMC7221 | 5-Pin SOT-23, 8-Pin SOIC | Single |
| LMC6762 | 8-Pin SOIC               | Dual   |
|         | Open Drain Output        |        |
| LMC7221 | 5-Pin SOT-23, 8-Pin SOIC | Single |
| LMC6772 | 8-Pin SOIC               | Dual   |

#### **ADDITIONAL 5-Pin SOT-23 TINY DEVICES**

TI has additional parts available in the space saving SOT-23 Tiny package, including amplifiers, voltage references, and voltage regulators, including the following:

| LMC7101 | 1 MHz gain-bandwidth rail-to-rail input and output amplifier—high input impedance and high gain 700 µA typical current 2.7V, 3V, 5V and 15V specifications. |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LMC7111 | Low power 50 kHz gain-bandwidth rail-to-rail input and output amplifier with 25 $\mu$ A typical current specified at 2.7V, 3.0V, 3.3V, 5V and 10V.          |
| LM7131  | Tiny Video amp with 70 MHz gain bandwidth 3V, 5V and ±5V specifications.                                                                                    |
| LP2980  | Micropower SOT 50 mA Ultra Low-Dropout Regulator.                                                                                                           |
| LM4040  | Precision micropower shunt voltage reference. Fixed voltages of 2.500V, 4.096V, 5.000V, 8.192V and 10.000V.                                                 |
| LM4041  | Precision micropower shut voltage reference 1.225V and adjustable.                                                                                          |
| LM385   | Low current voltage reference. Fixed Voltages of 1.2V and 2.5V.                                                                                             |

www.ti.com

Contact your TI representative for the latest information.

# **SPICE MACROMODEL**

A Spice Macromodel is available for the LMC7221 comparator on the TI Amplifier Macromodel disk. Contact your TI representative to obtain the latest version.

# SNOS748E - SEPTEMBER 1999 - REVISED MARCH 2013



# **REVISION HISTORY**

| Changes from Revision D (March 2013) to Revision E |                                                    |  |    |
|----------------------------------------------------|----------------------------------------------------|--|----|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 11 |





27-Sep-2017

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                            | Lead/Ball Finish | MSL Peak Temp             | Op Temp (°C) | Device Marking          | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------------|--------------|-------------------------|---------|
| LMC7221AIM/NOPB   | ACTIVE | SOIC         | D                  | 8    | 95             | Green (RoHS<br>& no Sb/Br) | CU SN            | (3)<br>Level-1-260C-UNLIM | -40 to 85    | (4/5)<br>LMC72<br>21AIM | Samples |
| LMC7221AIM5       | NRND   | SOT-23       | DBV                | 5    | 1000           | TBD                        | Call TI          | Call TI                   | -40 to 85    | C01A                    |         |
| LMC7221AIM5/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM        | -40 to 85    | C01A                    | Samples |
| LMC7221AIM5X/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM        | -40 to 85    | C01A                    | Samples |
| LMC7221AIMX/NOPB  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM        | -40 to 85    | LMC72<br>21AIM          | Samples |
| LMC7221BIM        | NRND   | SOIC         | D                  | 8    | 95             | TBD                        | Call TI          | Call TI                   | -40 to 85    | LMC72<br>21BIM          |         |
| LMC7221BIM/NOPB   | ACTIVE | SOIC         | D                  | 8    | 95             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM        | -40 to 85    | LMC72<br>21BIM          | Samples |
| LMC7221BIM5       | NRND   | SOT-23       | DBV                | 5    | 1000           | TBD                        | Call TI          | Call TI                   | -40 to 85    | C01B                    |         |
| LMC7221BIM5/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM        | -40 to 85    | C01B                    | Samples |
| LMC7221BIM5X      | NRND   | SOT-23       | DBV                | 5    | 3000           | TBD                        | Call TI          | Call TI                   | -40 to 85    | C01B                    |         |
| LMC7221BIM5X/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM        | -40 to 85    | C01B                    | Samples |
| LMC7221BIMX       | NRND   | SOIC         | D                  | 8    | 2500           | TBD                        | Call TI          | Call TI                   | -40 to 85    | LMC72<br>21BIM          |         |
| LMC7221BIMX/NOPB  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM        | -40 to 85    | LMC72<br>21BIM          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



# PACKAGE OPTION ADDENDUM

27-Sep-2017

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 24-Aug-2017

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMC7221AIM5       | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7221AIM5/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7221AIM5X/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7221AIMX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMC7221BIM5       | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7221BIM5/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7221BIM5X      | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7221BIM5X/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7221BIMX       | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMC7221BIMX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 24-Aug-2017



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |  |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|--|
| LMC7221AIM5       | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |  |  |  |  |
| LMC7221AIM5/NOPB  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |  |  |  |  |
| LMC7221AIM5X/NOPB | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |  |  |  |  |
| LMC7221AIMX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |  |  |  |
| LMC7221BIM5       | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |  |  |  |  |
| LMC7221BIM5/NOPB  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |  |  |  |  |
| LMC7221BIM5X      | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |  |  |  |  |
| LMC7221BIM5X/NOPB | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |  |  |  |  |
| LMC7221BIMX       | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |  |  |  |
| LMC7221BIMX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |  |  |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P







# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.







# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.