

#### www.ti.com

## SN65LVELT22

SLLS928-DECEMBER 2008

# 3.3 V Dual LVTTL to Differential LVPECL Translator

•

**APPLICATIONS** 

Data and Clock Transmission Over Backplane

Signaling Level Conversion for Clock or Data

#### FEATURES

- 450 ps (typ) Propagation Delay
- Operating Range: V<sub>CC</sub> 3.0 V to 3.8 with GND = 0 V
- <50 ps (max) Output to Output Skew</li>
- Built-in Temperature Compensation
- Drop in Compatible to MC100LVELT22

### DESCRIPTION

The SN65ELT22 is a dual LVTTL to differential LVPECL translator buffer. It operates on +3V supply and ground only. The output is driven default high when the inputs are left floating or unused. The low output skew makes the device the ideal solution for clock or data signal translation.

The SN65LVELT22 is housed in an industry standard SOIC-8 package and is also available in TSSOP-8 package option.

### PINOUT ASSIGNMENT



Table 1. Pin Description

| PIN                                        | FUNCTION         |
|--------------------------------------------|------------------|
| D <sub>0</sub> , D <sub>1</sub>            | TTL inputs       |
| $Q_0, \overline{Q}_0, Q_1, \overline{Q}_1$ | PECL/ECL outputs |
| V <sub>CC</sub>                            | Positive supply  |
| GND                                        | Ground           |

#### **ORDERING INFORMATION**<sup>(1)</sup>

| PART NUMBER    | PART MARKING | PACKAGE    | LEAD FINISH |
|----------------|--------------|------------|-------------|
| SN65LVELT22D   | SN65LVELT22  | SOIC       | NiPdAu      |
| SN65LVELT22DGK | SN65LVELT22  | SOIC-TSSOP | NiPdAu      |

(1) Leaded device options not initially available. Contact TI sales representative for further details.

42

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN65LVELT22



#### SLLS928-DECEMBER 2008

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

|                                                    |                     | VALUE      | UNIT |
|----------------------------------------------------|---------------------|------------|------|
| Absolute PECL mode supply voltage, V <sub>CC</sub> | GND = 0 V           | 6          | V    |
| V <sub>IN</sub> input voltage                      | $V_{I} \leq V_{CC}$ | 6          | V    |
| Output ourrent                                     | Continuous          | 50         | ~ ^  |
| Output current                                     | Surge               | 100        | — mA |
| Operating temperature range                        |                     | -40 to 85  | °C   |
| Storage temperature range                          |                     | -65 to 150 | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### POWER DISSIPATION RATINGS

| PACKAGE    | CIRCUIT BOARD<br>MODEL | POWER RATING<br>T <sub>A</sub> < 25°C<br>(mW) | THERMAL RESISTANCE,<br>JUNCTION TO AMBIENT<br>NO AIRFLOW | DERATING FACTOR<br>T <sub>A</sub> > 25°C<br>(mW/°C) | POWER RATING<br>T <sub>A</sub> = 85°C<br>(mW) |
|------------|------------------------|-----------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------|
| SOIC       | Low-K                  | 719                                           | 139                                                      | 7                                                   | 288                                           |
|            | High-K                 | 840                                           | 119                                                      | 8                                                   | 336                                           |
| SOIC-TSSOP | Low-K                  | 469                                           | 213                                                      | 5                                                   | 188                                           |
|            | High-K                 | 527                                           | 189                                                      | 5                                                   | 211                                           |

#### THERMAL CHARACTERISTICS

|                 | PARAMETER                            | PACKAGE    | VALUE | UNIT |
|-----------------|--------------------------------------|------------|-------|------|
| $\theta_{JB}$   | Junction-to Board Thermal Resistance | SOIC       | 79    | °C/W |
|                 |                                      | SOIC-TSSOP | 120   |      |
| θ <sub>JC</sub> | Junction-to Case Thermal Resistance  | SOIC       | 98    | °C/W |
|                 |                                      | SOIC-TSSOP | 74    |      |

### **KEY ATTRIBUTES**

| CHARACTERISTICS                                     | VALUE                 |
|-----------------------------------------------------|-----------------------|
| Moisture sensitivity level                          | Level 1               |
| Flammability rating (Oxygen Index: 28 to 34)        | UL 94 V-0 at 0.125 in |
| ESD-HBM                                             | 4 kV                  |
| ESD-machine model                                   | 200 V                 |
| ESD-charge device model                             | 2 kV                  |
| Meets or exceeds JEDEC Spec EIA/JESD78 latchup test |                       |

2



www.ti.com

## SN65LVELT22

SLLS928-DECEMBER 2008

### PECL DC CHARACTERISTICS<sup>(1)</sup> ( $V_{CC}$ = 3.3 V, GND = 0.0 V<sup>(2)</sup>

| CHARACTERISTICS |                                    | –40°C |      |      | 25°C |      |      | 85°C |      |      | UNIT |
|-----------------|------------------------------------|-------|------|------|------|------|------|------|------|------|------|
|                 |                                    | MIN   | TYP  | MAX  | MIN  | TYP  | MAX  | MIN  | TYP  | MAX  | UNIT |
| I <sub>CC</sub> | Power Supply Current               |       | 23   | 33   |      | 25   | 33   |      | 26   | 33   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage <sup>(3)</sup> | 2275  | 2317 | 2420 | 2275 | 2331 | 2420 | 2275 | 2343 | 2420 | mV   |
| V <sub>OL</sub> | Output LOW Voltage <sup>(3)</sup>  | 1490  | 1558 | 1680 | 1490 | 1556 | 1680 | 1490 | 1555 | 1680 | mV   |

(1) Device will meet the specifications after thermal balance has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

(2) Input parameters vary 1:1 with V<sub>CC</sub>. V<sub>CC</sub> can vary ±0.15 V

(3) Outputs are terminated through a 50- $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

### TTL DC CHARACTERISTICS<sup>(1)</sup> ( $V_{CC} = 3.3 \text{ V}$ ; $T_A = -40^{\circ}\text{C}$ to 85°C)

|                  | CHARACTERISTIC            | CONDITION                 | MIN | TYP MAX | UNIT |
|------------------|---------------------------|---------------------------|-----|---------|------|
| I <sub>IH</sub>  | Input HIGH current        | $V_{IN} = 2.7 V$          |     | 20      | μΑ   |
| I <sub>IHH</sub> | Input HIGH current max    | $V_{IN} = V_{CC}$         |     | 100     | μΑ   |
| $I_{IL}$         | Input LOW current         | $V_{IN} = 0.5 V$          |     | -0.2    | mA   |
| V <sub>IK</sub>  | Input clamp diode voltage | $I_{IN} = -18 \text{ mA}$ |     | -1.2    | V    |
| VIH              | Input HIGH voltage        |                           | 2.0 |         | V    |
| V <sub>IL</sub>  | Input LOW voltage         |                           |     | 0.8     | V    |

(1) Device will meet the specifications after thermal balance has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

### AC CHARACTERISTICS <sup>(1)</sup>( $V_{cc} = 3.3 \text{ V}$ ; GND = 0.0 V)

|                                    | CHARACTERISTIC                                        |     | –40°C |     |     | 25°C |     |     | 85°C |     |      |
|------------------------------------|-------------------------------------------------------|-----|-------|-----|-----|------|-----|-----|------|-----|------|
| CHARACTERISTIC                     |                                                       | MIN | TYP   | MAX | MIN | TYP  | MAX | MIN | TYP  | MAX | UNIT |
| f <sub>MAX</sub>                   | Max switching frequency <sup>(2)</sup> , see Figure 5 |     | 1750  |     |     | 1750 |     |     | 1700 |     | MHz  |
| t <sub>PLH</sub> /t <sub>PHL</sub> | Propagation delay to output at 1.5V, see<br>Figure 4  | 200 | 425   | 550 | 200 | 445  | 550 | 200 | 460  | 550 | ps   |
|                                    | Within – device skew <sup>(3)</sup>                   |     | 20    | 50  |     | 20   | 50  |     | 20   | 50  | 20   |
| t <sub>SKEW</sub>                  | Device-to-device skew <sup>(4)</sup>                  |     | 30    | 100 |     | 30   | 100 |     | 30   | 100 | ps   |
| t <sub>JITTER</sub>                | Random clock jitter (RMS)                             |     | 0.5   | 1.0 |     | 0.5  | 1.0 |     | 0.5  | 1.0 | ps   |
| t <sub>r</sub> /t <sub>f</sub>     | Output rise/fall times Q (20%-80%)                    | 300 |       | 500 | 300 |      | 500 | 300 |      | 500 | ps   |

(1) Device will meet the specifications after thermal balance has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

(2) Maximum switching frequency measured at output amplitude of 300 mV<sub>pp</sub>.

(3) This is measured between outputs under the identical transitions and conditions on any one device.

(4) Device-Device Skew is defined as identical transitions at identical  $V_{CC}$  levels.

#### SLLS928-DECEMBER 2008

www.ti.com

## **Typical Termination for Output Driver**







Figure 2. Output Propagation Delay



Figure 3. Output Rise and Fall Times

4



SLLS928-DECEMBER 2008



www.ti.com



Figure 4. Device Skew



Figure 5. Output Amplitude vs. Frequency

5

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65LVELT22DGKR             | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65LVELT22DR               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVELT22DGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65LVELT22DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated