

🖉 Order

Now



# **TMP112**

Reference

Design

SBOS473G - MARCH 2009 - REVISED MAY 2018

TMP112x High-Accuracy, Low-Power, Digital Temperature Sensors With SMBus and Two-Wire Serial Interface in SOT563

Technical

Documents

#### 1 Features

- TMP112A Accuracy Without Calibration :
  - 0.5°C (Maximum) From 0°C to +65°C (3.3 V)
  - 1.0°C (Maximum) From –40°C to +125°C
- TMP112B Accuracy Without Calibration :
  - 0.5°C (Maximum) From 0°C to +65°C (1.8 V)
  - 1.0°C (Maximum) From –40°C to +125°C
- TMP112N Accuracy Without Calibration:
  - 1.0°C (Maximum) From –40°C to +125°C
- SOT563 Package (1.6 mm × 1.6 mm)
- Low Quiescent Current:
  - 10-μA Active (Maximum), 1-μA Shutdown (Maximum)
- Supply Range: 1.4 V to 3.6 V
- Resolution: 12 Bits
- Digital Output: SMBus<sup>™</sup>, Two-Wire, and I<sup>2</sup>C Interface Compatibility
- NIST Traceable

#### 2 Applications

- Portable and Battery-Powered Applications
- Power-Supply Temperature Monitoring
- **Computer Peripheral Thermal Protection**
- Notebook Computers
- **Battery Management**
- Office Machines
- **Thermostat Controls**
- **Electromechanical Device Temperatures**
- General Temperature Measurements:
  - Industrial Controls
  - \_ **Test Equipment**
  - Medical Instrumentation

## 3 Description

Tools &

Software

The TMP112 family of devices are digital temperature sensors designed for high-accuracy, low-power, NTC/PTC thermistor replacements where high accuracy is required. The TMP112A and TMP112B offers 0.5°C accuracy and are optimized to provide the best PSR performance for 3.3V and 1.8V operation respectively, while TMP112N offers 1°C accuracy. These temperature sensors are highly linear and do not require complex calculations or lookup tables to derive the temperature. The on-chip 12-bit ADC offers resolutions down to 0.0625°C.

Support &

Community

2.2

The 1.6-mm x 1.6-mm SOT563 package is 68% smaller footprint than an SOT23 package. The TMP112 family features SMBus, two-wire and I<sup>2</sup>C interface compatibility, and allows up to four devices on one bus. The device also features an SMBus alert function. The device is specified to operate over supply voltages from 1.4 to 3.6 V with the maximum quiescent current of 10 µA over the full operating range.

The TMP112 family is designed for extended temperature measurement in communication. computer, consumer, environmental, industrial, and instrumentation applications. The device is specified for operation over a temperature range of -40°C to +125°C.

The TMP112 family production units are 100% tested against sensors that are NIST-traceable and are verified with equipment that are NIST-traceable through ISO/IEC 17025 accredited calibrations.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TMP112x     | SOT563 (6) | 1.60 mm × 1.20 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## Block Diagram

2

# **Table of Contents**

| 1 | Fea  | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Timing Requirements 6              |
|   | 6.7  | Typical Characteristics 7          |
| 7 | Deta | ailed Description                  |
|   | 7.1  | Overview                           |
|   | 7.2  | Functional Block Diagrams 9        |
|   | 7.3  | Feature Description 10             |
|   |      |                                    |

|    | 7.4  | Device Functional Modes           | 17 |
|----|------|-----------------------------------|----|
|    | 7.5  | Programming                       | 18 |
| 8  | Арр  | lication and Implementation       | 22 |
|    | 8.1  | Application Information           | 22 |
|    | 8.2  | Typical Application               | 22 |
| 9  | Pow  | er Supply Recommendations         | 23 |
| 10 | Lay  | out                               | 24 |
|    | 10.1 | Layout Guidelines                 | 24 |
|    | 10.2 | Layout Example                    | 24 |
| 11 | Dev  | ice and Documentation Support     | 25 |
|    | 11.1 | Documentation Support             | 25 |
|    | 11.2 | Community Resources               | 25 |
|    | 11.3 | Trademarks                        | 25 |
|    | 11.4 | Electrostatic Discharge Caution   | 25 |
|    | 11.5 | Glossary                          | 25 |
| 12 | Mec  | hanical, Packaging, and Orderable |    |
|    | Info | rmation                           | 25 |
|    |      |                                   |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision F (February 2018) to Revision G                            | Page |
|----|---------------------------------------------------------------------------------|------|
| •  | Changed long-term stability parameter to long-term drift                        | 5    |
| •  | Changed long-term drift test condition from: 3000 hours to: 3000 hours at 125°C | 5    |
| •  | Changed long-term drift typical value from: < 1 LSB to: ±0.0625°C               | 5    |

#### Changes from Revision E (December 2015) to Revision F

| • | Added TMP112N and TMP112B orderables to the data sheet 1                                                            |  |
|---|---------------------------------------------------------------------------------------------------------------------|--|
| • | Removed duplicate specified and operating temperature ranges from the Electrical Characteristics table              |  |
| • | Removed Calibrating for Improved Accuracy and Using the Slope Specifications With a 1-Point Calibration sections 22 |  |

#### Changes from Revision D (April 2015) to Revision E Page Added TI Design ...... 1 Added NIST Features bullet Added last paragraph to Description section ......1

## Changes from Revision C (October 2014) to Revision D

- Changed the frequency from 2.85 to 3.4 MHz in the POWER SUPPLY section of the Electrical Characteristics table ...... 5

RUMENTS

Page

Page



| Cł | nanges from Revision B (June 2009) to Revision C                                                                                                                                                                                                                                              | Page |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and<br>Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation<br>Support section, and Mechanical, Packaging, and Orderable Information section | 4    |
| •  | Changed parameters in Timing Requirements                                                                                                                                                                                                                                                     | 6    |
| Cł | nanges from Revision A (March 2009) to Revision B                                                                                                                                                                                                                                             | Page |
| •  | Changed footnote 1 of Specifications for User-Calibrated Systems table                                                                                                                                                                                                                        | 22   |
| •  | Clarified Example 1; extended worst-case accuracy to be from -15°C to +50°C                                                                                                                                                                                                                   | 22   |

# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN     NO.   NAME                            |       | 1/0                                  | DESCRIPTION                                                          |  |
|-----------------------------------------------|-------|--------------------------------------|----------------------------------------------------------------------|--|
|                                               |       | I/O                                  |                                                                      |  |
| 1 SCL I                                       |       | I                                    | Serial clock. Open-drain output; requires a pullup resistor.         |  |
| 2 GND — Ground                                |       | Ground                               |                                                                      |  |
| 3                                             | ALERT | 0                                    | vertemperature alert. Open-drain output; requires a pullup resistor. |  |
| 4 ADD0 I Address select. Connect to GND or V+ |       | Address select. Connect to GND or V+ |                                                                      |  |
| 5                                             | V+    | I                                    | Supply voltage, 1.4 V to 3.6 V                                       |  |
| 6                                             | SDA   | I/O                                  | Serial data. Open-drain output; requires a pullup resistor.          |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     |                                           | MIN  | MAX        | UNIT |
|---------------------|-------------------------------------------|------|------------|------|
| Supply voltage      | V+                                        |      | 5          | V    |
| Input voltage       | SCL, ADD0, and SDA                        | -0.5 | 5          | V    |
| Input voltage       | ALERT                                     | -0.5 | (V+) + 0.5 | V    |
| Output voltage      | put voltage     ALERT       utput voltage |      | 5          | V    |
| Operating temperatu | Operating temperature                     |      | 150        | °C   |
| Junction temperatur | e, T <sub>J</sub>                         |      | 150        | °C   |
| Storage temperature | e, T <sub>stg</sub>                       | -60  | 150        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatia disabarga | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN | NOM | MAX | UNIT |
|----------------|--------------------------------|-----|-----|-----|------|
| V+             | Supply voltage                 | 1.4 | 3.3 | 3.6 | V    |
| T <sub>A</sub> | Operating free-air temperature | -40 |     | 125 | °C   |

### 6.4 Thermal Information

|                       |                                              | TMP112       |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRL (SOT563) | UNIT |
|                       |                                              | 6 PINS       |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 200          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 73.7         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 34.4         | °C/W |
| τιΨ                   | Junction-to-top characterization parameter   | 3.1          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 34.2         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A          | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report.



### 6.5 Electrical Characteristics

At  $T_A = +25^{\circ}C$  and  $V_S = +1.4V$  to +3.6V, unless otherwise noted.

|                       | PARAMETER            | र               | TEST CONDITIONS                                    | MIN      | TYP     | MAX      | UNIT   |  |
|-----------------------|----------------------|-----------------|----------------------------------------------------|----------|---------|----------|--------|--|
| TEMPERATU             | IRE INPUT            |                 |                                                    |          |         |          |        |  |
|                       | Temperature ran      | ge              |                                                    | -40      |         | +125     | °C     |  |
|                       |                      |                 | +25°C, V+ = 3.3 V                                  |          | ±0.1    | ±0.5     |        |  |
|                       |                      | TMP112A         | 0°C to +65°C, V+ = 3.3 V                           |          | ±0.25   | ±0.5     |        |  |
|                       | Accuracy             |                 | –40°C to +125°C                                    |          | ±0.5    | ±1       |        |  |
|                       | (temperature         |                 | +25°C, V+ = 1.8 V                                  |          | ±0.1    | ±0.5     | °C     |  |
|                       | error)               | TMP112B         | 0°C to +65°C, V+ = 1.8 V                           |          | ±0.25   | ±0.5     |        |  |
|                       |                      | -40°C to +125°C |                                                    | ±0.5     | ±1      |          |        |  |
|                       |                      | TMP112N         | -40°C to +125°C                                    |          |         | ±1       |        |  |
|                       | DC power-supply      | / sensitivity   | -40°C to +125°C                                    |          | 0.0625  | ±0.25    | °C/V   |  |
|                       | Long-term drift (1   | )               | 3000 hours at 125°C                                |          | ±0.0625 |          | °C     |  |
|                       | Resolution (LSB)     |                 |                                                    |          | 0.0625  |          | °C     |  |
| DIGITAL INP           | UT/OUTPUT            |                 |                                                    |          |         | 1        |        |  |
|                       | Input capacitance    | e               |                                                    |          | 3       |          | pF     |  |
| V <sub>IH</sub>       |                      |                 |                                                    | 0.7 (V+) |         | 3.6      |        |  |
| VIL                   | Input logic level    |                 |                                                    | -0.5     |         | 0.3 (V+) | V      |  |
| IN                    | Input current        |                 | 0 < V <sub>IN</sub> < 3.6 V                        |          |         | 1        | μA     |  |
|                       |                      |                 | V+ > 2 V, I <sub>OL</sub> = 3 mA                   | 0        |         | 0.4      |        |  |
| V <sub>OL</sub> SDA   | — Output logic level |                 | V+ < 2 V, I <sub>OL</sub> = 3 mA                   | 0        |         | 0.2 (V+) | V      |  |
|                       |                      |                 | V+ > 2 V, I <sub>OL</sub> = 3 mA                   | 0        |         | 0.4      | V      |  |
| V <sub>OL</sub> ALERT |                      |                 | V+ < 2 V, I <sub>OL</sub> = 3 mA                   | 0        |         | 0.2 (V+) |        |  |
|                       | Resolution           |                 |                                                    |          | 12      |          | Bits   |  |
|                       | Conversion time      |                 |                                                    |          | 26      | 35       | ms     |  |
|                       |                      |                 | CR1 = 0, CR0 = 0                                   |          | 0.25    |          |        |  |
|                       |                      |                 | CR1 = 0, CR0 = 1                                   |          | 1       |          |        |  |
|                       | Conversion mode      | es              | CR1 = 1, CR0 = 0 (default)                         |          | 4       |          | Conv/s |  |
|                       |                      |                 | CR1 = 1, CR0 = 1                                   |          | 8       |          |        |  |
|                       | Timeout time         |                 |                                                    |          | 30      | 40       | ms     |  |
| POWER SUP             | PLY                  |                 |                                                    |          |         |          |        |  |
|                       | Operating supply     | range           |                                                    | +1.4     |         | +3.6     | V      |  |
|                       |                      | -               | Serial bus inactive, CR1 = 1, CR0 = 0<br>(default) |          | 7       | 10       |        |  |
| Q                     | Average quiesce      | nt current      | Serial bus active, SCL frequency = 400 kHz         |          | 15      |          | μΑ     |  |
|                       |                      |                 | Serial bus active, SCL frequency = 3.4 MHz         |          | 85      |          | 1      |  |
|                       |                      |                 | Serial bus inactive                                |          | 0.5     | 1        |        |  |
| SD                    | Shutdown currer      | it              | Serial bus active, SCL frequency = 400 kHz         |          | 10      |          | μA     |  |
|                       |                      |                 | Serial bus active, SCL frequency = 3.4 MHz         |          | 80      |          |        |  |

(1) Long-term drift is determined using accelerated operational life testing at a junction temperature of 150°C for 1000 hours.

## 6.6 Timing Requirements

See the Two-Wire Timing Diagrams section for timing diagrams.

|                      |                                                                                               |                               | FAST M | ODE  | HIGH-SPEED<br>MODE |      | UNIT |
|----------------------|-----------------------------------------------------------------------------------------------|-------------------------------|--------|------|--------------------|------|------|
|                      |                                                                                               |                               | MIN    | MAX  | MIN                | MAX  |      |
| $f_{(\rm SCL)}$      | SCL operating frequency                                                                       | V+                            | 0.001  | 0.4  | 0.001              | 2.85 | MHz  |
| t <sub>(BUF)</sub>   | Bus-free time between STOP and START condition                                                |                               | 600    |      | 160                |      | ns   |
| t <sub>(HDSTA)</sub> | Hold time after repeated START condition.<br>After this period, the first clock is generated. |                               | 600    |      | 160                |      | ns   |
| t <sub>(SUSTA)</sub> | repeated start condition setup time                                                           | See Figure 10                 | 600    |      | 160                |      | ns   |
| t <sub>(SUSTO)</sub> | STOP condition setup time                                                                     |                               | 600    |      | 160                |      | ns   |
| t <sub>(HDDAT)</sub> | Data hold time                                                                                |                               | 100    | 900  | 25                 | 105  | ns   |
| t <sub>(SUDAT)</sub> | Data setup time                                                                               |                               | 100    |      | 25                 |      | ns   |
| t <sub>(LOW)</sub>   | SCL-clock low period                                                                          | V+ , see Figure 10            | 1300   |      | 210                |      | ns   |
| t <sub>(HIGH)</sub>  | SCL-clock high period                                                                         | See Figure 10                 | 600    |      | 60                 |      | ns   |
| t <sub>FD</sub>      | Data fall time                                                                                | See Figure 10                 |        | 300  |                    | 80   | ns   |
| +                    | Data rise time                                                                                | See Figure 10                 |        | 300  |                    |      | ns   |
| t <sub>RD</sub>      |                                                                                               | SCLK ≤ 100 kHz, see Figure 10 |        | 1000 |                    |      | ns   |
| t <sub>FC</sub>      | Clock fall time                                                                               | See Figure 10                 |        | 300  |                    | 40   | ns   |
| t <sub>RC</sub>      | Clock rise time                                                                               | See Figure 10                 |        | 300  |                    | 40   | ns   |



## 6.7 Typical Characteristics

At  $T_A = +25^{\circ}C$  and V+ = 3.3 V, unless otherwise noted.



STRUMENTS

EXAS

## **Typical Characteristics (continued)**

At  $T_A = +25^{\circ}C$  and V+ = 3.3 V, unless otherwise noted.





## 7 Detailed Description

#### 7.1 Overview

The TMP112 family of devices are digital temperature sensors that are optimal for thermal-management and thermal-protection applications. The TMP112 family is two-wire, SMBus, and I<sup>2</sup>C interface-compatible. The device is specified over an operating temperature range of –40°C to 125°C. Figure 8 shows a block diagram of the TMP112 family. Figure 9 shows the ESD protection circuitry contained in the TMP112 family.

The temperature sensor in the TMP112 family is the chip itself. Thermal paths run through the package leads as well as the plastic package. The package leads provide the primary thermal path because of the lower thermal resistance of the metal.

An alternative version of the TMP112 family is available. The TMP102 device has reduced accuracy, the same micro-package, and is pin-to-pin compatible.

| DEVICE           | COMPATIBLE<br>INTERFACES  | PACKAGE                   | SUPPLY<br>CURRENT | SUPPLY<br>VOLTAGE<br>(MIN) | SUPPLY<br>VOLTAGE<br>(MAX) | RESOLUTION         | LOCAL SENSOR<br>ACCURACY (MAX)                | SPECIFIED<br>CALIBRATION<br>DRIFT SLOPE |
|------------------|---------------------------|---------------------------|-------------------|----------------------------|----------------------------|--------------------|-----------------------------------------------|-----------------------------------------|
| TMP112<br>family | I <sup>2</sup> C<br>SMBus | SOT563<br>1.2 × 1.6 × 0.6 | 10 µA             | 1.4 V                      | 3.6 V                      | 12 Bit<br>0.0625°C | 0.5°C: (0°C to 65°C)<br>1°C: (-40°C to 125°C) | Yes                                     |
| TMP102           | l <sup>2</sup> C<br>SMBus | SOT563<br>1.2 × 1.6 × 0.6 | 10 µA             | 1.4 V                      | 3.6 V                      | 12 Bit<br>0.0625°C | 2°C: (25°C to 85°C)<br>3°C: (-40°C to 125°C)  | No                                      |

#### Table 1. Advantages of TMP112 family Versus TMP102

### 7.2 Functional Block Diagrams



Figure 8. Internal Block Diagram

TEXAS INSTRUMENTS

www.ti.com

## **Functional Block Diagrams (continued)**



Figure 9. Equivalent Internal ESD Circuitry

### 7.3 Feature Description

### 7.3.1 Digital Temperature Output

The digital output from each temperature measurement conversion is stored in the read-only temperature register. The temperature register of the TMP112 family is configured as a 12-bit read-only register (setting the EM bit to 0 in the configuration register; see the *Extended Mode (EM)* section), or as a 13-bit read-only register (setting the EM bit to 1 in the configuration register) that stores the output of the most recent conversion. Two bytes must be read to obtain data and are listed in Table 8 and Table 9. Byte 1 is the most significant byte (MSB), followed by byte 2, the least significant byte (LSB). The first 12 bits (13 bits in extended mode) are used to indicate temperature. The least significant byte does not have to be read if that information is not needed. The data format for temperature is listed in Table 2 and Table 3. One LSB equals 0.0625°C. Negative numbers are represented in binary twos complement format. Following power up or reset, the temperature register reads 0°C until the first conversion is complete. Bit D0 of byte 2 indicates normal mode (EM bit equals 0) or extended mode (EM bit equals 1), and can be used to distinguish between the two temperature register data formats. The unused bits in the temperature register always read 0.

| TEMPERATURE (°C) | DIGITAL OUTPUT (BINARY) | HEX |
|------------------|-------------------------|-----|
| 128              | 0111 1111 1111          | 7FF |
| 127.9375         | 0111 1111 1111          | 7FF |
| 100              | 0110 0100 0000          | 640 |
| 80               | 0101 0000 0000          | 500 |
| 75               | 0100 1011 0000          | 4B0 |
| 50               | 0011 0010 0000          | 320 |
| 25               | 0001 1001 0000          | 190 |
| 0.25             | 0000 0000 0100          | 004 |
| 0                | 0000 0000 0000          | 000 |
| -0.25            | 1111 1111 1100          | FFC |
| -25              | 1110 0111 0000          | E70 |
| -55              | 1100 1001 0000          | C90 |

#### Table 2. 12-Bit Temperature Data Format<sup>(1)</sup>

(1) The resolution for the Temperature ADC in Internal Temperature mode is 0.0625°C/count.



Table 2 does not list all temperatures. Use the following rules to obtain the digital data format for a given temperature or the temperature for a given digital data format.

To convert positive temperatures to a digital data format:

- 1. Divide the temperature by the resolution
- 2. Convert the result to binary code with a 12-bit, left-justified format, and MSB = 0 to denote a positive sign.

Example: (50°C) / (0.0625°C / LSB) = 800 = 320h = 0011 0010 0000

To convert a positive digital data format to temperature:

- 1. Convert the 12-bit, left-justified binary temperature result, with the MSB = 0 to denote a positive sign, to a decimal number.
- 2. Multiply the decimal number by the resolution to obtain the positive temperature.

Example: 0011 0010 0000 = 320h = 800 × (0.0625°C / LSB) = 50°C

To convert negative temperatures to a digital data format:

- 1. Divide the absolute value of the temperature by the resolution, and convert the result to binary code with a 12-bit, left-justified format.
- 2. Generate the twos complement of the result by complementing the binary number and adding one. Denote a negative number with MSB = 1.

Example: (|-25°C|) / (0.0625°C / LSB) = 400 = 190h = 0001 1001 0000

Two's complement format: 1110 0110 1111 + 1 = 1110 0111 0000

To convert a negative digital data format to temperature:

- Generate the twos compliment of the 12-bit, left-justified binary number of the temperature result (with MSB = 1, denoting negative temperature result) by complementing the binary number and adding one. This represents the binary number of the absolute value of the temperature.
- 2. Convert to decimal number and multiply by the resolution to get the absolute temperature, then multiply by -1 for the negative sign.

Example: 1110 0111 0000 has twos compliment of 0001 1001 0000 = 0001 1000 1111 + 1

Convert to temperature: 0001 1001 0000 = 190h = 400; 400 × (0.0625°C / LSB) = 25°C = (|-25°C|); (|-25°C|) × (-1) = -25°C

| TEMPERATURE (°C) | DIGITAL OUTPUT (BINARY) | HEX  |
|------------------|-------------------------|------|
| 150              | 0 1001 0110 0000        | 0960 |
| 128              | 0 1000 0000 0000        | 0800 |
| 127.9375         | 0 0111 1111 1111        | 07FF |
| 100              | 0 0110 0100 0000        | 0640 |
| 80               | 0 0101 0000 0000        | 0500 |
| 75               | 0 0100 1011 0000        | 04B0 |
| 50               | 0 0011 0010 0000        | 0320 |
| 25               | 0 0001 1001 0000        | 0190 |
| 0.25             | 0 0000 0000 0100        | 0004 |
| 0                | 0 0000 0000 0000        | 0000 |
| -0.25            | 1 1111 1111 1100        | 1FFC |
| -25              | 1 1110 0111 0000        | 1E70 |
| -55              | 1 1100 1001 0000        | 1C90 |

#### Table 3. 13-Bit Temperature Data Format



#### 7.3.2 Serial Interface

The TMP112 family operates as a slave device only on the SMBus, two-wire, and I<sup>2</sup>C interface-compatible bus. Connections to the bus are made through the open-drain I/O lines, SDA and SCL. The SDA and SCL pins feature integrated spike suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The TMP112 family supports the transmission protocol for both fast (1 kHz to 400 kHz) and high-speed (1 kHz to 2.85 MHz) modes. All data bytes are transmitted MSB first.

#### 7.3.2.1 Bus Overview

The device that initiates the transfer is called a *master*, and the devices controlled by the master are *slaves*. The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions.

To address a specific device, a START condition is initiated, indicated by pulling the data-line (SDA) from a highto low-logic level when the SCL pin is high. All slaves on the bus shift in the slave address byte on the rising edge of the clock, with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the slave being addressed responds to the master by generating an acknowledge and pulling the SDA pin low.

A data transfer is then initiated and sent over eight clock pulses followed by an acknowledge bit. During the data transfer the SDA pin must remain stable when the SCL pin is high, because any change in the SDA pin when the SCL pin is high is interpreted as a START or STOP signal.

When all data have been transferred, the master generates a STOP condition indicated by pulling the SDA pin from low to high when the SCL pin is high.

#### 7.3.2.2 Serial Bus Address

To communicate with the device, the master must first address slave devices through a slave-address byte. The slave-address byte consists of seven address bits and a direction bit indicating the intent of executing a read or write operation.

The TMP112 family features an address pin to allow up to four devices to be addressed on a single bus. Table 4 describes the pin logic levels used to properly connect up to four devices.

| DEVICE TWO-WIRE ADDRESS | A0 PIN CONNECTION |
|-------------------------|-------------------|
| 1001000                 | Ground            |
| 1001001                 | V+                |
| 1001010                 | SDA               |
| 1001011                 | SCL               |

#### Table 4. Address Pin and Slave Addresses

#### 7.3.2.3 Writing and Reading Operation

Accessing a particular register on the TMP112 family is accomplished by writing the appropriate value to the pointer register. The value for the pointer register is the first byte transferred after the slave address byte with the R/W bit low. Every write operation to the TMP112 family requires a value for the pointer register (see Figure 11).

When reading from the TMP112 family, the last value stored in the pointer register by a write operation is used to determine which register is read by a read operation. To change the register pointer for a read operation, a new value must be written to the pointer register. This action is accomplished by issuing a slave-address byte with the R/W bit low, followed by the pointer register byte. No additional data are required. The master can then generate a START condition and send the slave address byte with the R/W bit high to initiate the read command. See Figure 12 for details of this sequence. If repeated reads from the same register are desired, continuously sending the pointer register bytes is not necessary because the TMP112 family retains the pointer register value until the value is changed by the next write operation.

Register bytes are sent with the most significant byte first, followed by the least significant byte.



#### 7.3.2.4 Slave Mode Operations

The TMP112 family can operate as a slave receiver or slave transmitter. As a slave device, the TMP112 family never drives the SCL line.

#### 7.3.2.4.1 Slave Receiver Mode

The first byte transmitted by the master is the slave address with the R/W bit low. The TMP112 family then acknowledges reception of a valid address. The next byte transmitted by the master is the pointer register. The TMP112 family then acknowledges reception of the pointer register byte. The next byte or bytes are written to the register addressed by the pointer register. The TMP112 family acknowledges reception of each data byte. The master can terminate data transfer by generating a START or STOP condition.

#### 7.3.2.4.2 Slave Transmitter Mode

The first byte transmitted by the master is the slave address with the R/W bit high. The slave acknowledges reception of a valid slave address. The next byte is transmitted by the slave and is the most significant byte of the register indicated by the pointer register. The master acknowledges reception of the data byte. The next byte transmitted by the slave is the least significant byte. The master acknowledges reception of the data byte. The master can terminate data transfer by generating a *not-acknowledge* on reception of any data byte or by generating a START or STOP condition.

#### 7.3.2.5 SMBus Alert Function

The TMP112 family supports the SMBus alert function. When the TMP112 family operates in interrupt mode (TM = 1), the ALERT pin can be connected as an SMBus alert signal. When a master senses that an alert condition is present on the alert line, the master sends an SMBus ALERT command (0001 1001) to the bus. If the ALERT pin is active, the device acknowledges the SMBus ALERT command and responds by returning the slave address on the SDA line. The eighth bit (LSB) of the slave address byte indicates if the alert condition is caused by the temperature exceeding  $T_{(HIGH)}$  or falling below  $T_{(LOW)}$ . The LSB is high if the temperature is greater than  $T_{(HIGH)}$ , or low if the temperature is less than  $T_{(LOW)}$ . Refer to the Figure 13 section for details of this sequence.

If multiple devices on the bus respond to the SMBus ALERT command, arbitration during the slave address portion of the SMBus ALERT command determines which device clears the alert status of that device. The device with the lowest two-wire address wins the arbitration. If the TMP112 family wins the arbitration, the TMP112 family ALERT pin becomes inactive at the completion of the SMBus ALERT command. If the TMP112 family loses the arbitration, the TMP112 family ALERT pin remains active.

#### 7.3.2.6 General Call

The TMP112 family responds to a two-wire general-call address (0000 000) if the eighth bit is 0. The device acknowledges the general-call address and responds to commands in the second byte. If the second byte is 0000 0110, the TMP112 family internal registers are reset to power-up values. The TMP112 family does not support the general-address acquire command.

#### 7.3.2.7 High-Speed (Hs) Mode

For the two-wire bus to operate at frequencies above 400 kHz, the master device must issue an Hs-mode master code (0000 1xxx) as the first byte after a START condition to switch the bus to high-speed operation. The TMP112 family does not acknowledge this byte, but switches the input filters on the SDA and SCL pins and the output filters on the SDA pin to operate in Hs-mode, thus allowing transfers at up to 2.85 MHz. After the Hs-mode master code has been issued, the master transmits a two-wire slave address to initiate a data-transfer operation. The bus continues to operate in Hs-mode until a STOP condition occurs on the bus. Upon receiving the STOP condition, the TMP112 family switches the input and output filters back to fast-mode operation.

#### 7.3.2.8 Timeout Function

The TMP112 family resets the serial interface if the SCL pin is held low for 30 ms (typical) between a start and stop condition. The TMP112 family releases the SDA line if the SCL pin is pulled low and waits for a start condition from the host controller. To avoid activating the timeout function, maintain a communication speed of at least 1 kHz for SCL operating frequency.



#### 7.3.2.9 Timing Diagrams

The TMP112 family is two-wire, SMBus and I<sup>2</sup>C interface-compatible. Figure 10 to Figure 13 describe the various operations on the TMP112 family. Parameters for Figure 10 are defined in *Timing Requirements*. Bus definitions are:

Bus Idle: Both SDA and SCL lines remain high.

**Start Data Transfer:** A change in the state of the SDA line, from high to low, when the SCL line is high, defines a START condition. Each data transfer is initiated with a START condition.

**Stop Data Transfer:** A change in the state of the SDA line from low to high when the SCL line is high defines a STOP condition. Each data transfer is terminated with a repeated START or STOP condition.

**Data Transfer:** The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the master device. The TMP112 family can also be used for single byte updates. To update only the MS byte, terminate the communication by issuing a START or STOP communication on the bus.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an Acknowledge bit. A device that acknowledges must pull down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the Acknowledge clock pulse. Setup and hold times must be taken into account. On a master receive, the termination of the data transfer can be signaled by the master generating a *Not-Acknowledge* ('1') on the last byte that has been transmitted by the slave.

#### 7.3.2.9.1 Two-Wire Timing Diagrams

#### See the *Timing Requirements*.



Figure 10. Two-Wire Timing Diagram



NOTE: (1) The values of A0 and A1 are determined by the ADD0 pin.

Figure 11. Two-Wire Timing Diagram for Write Word Format

SBOS473G - MARCH 2009 - REVISED MAY 2018

**TMP112** 



NOTE: (1) The values of A0 and A1 are determined by the ADD0 pin.(2) Master should leave SDA high to terminate a single-byte read operation.(3) Master should leave SDA high to terminate a two-byte read operation.









**EXAS** 

**NSTRUMENTS** 

www.ti.com



### 7.4 Device Functional Modes

#### 7.4.1 Continuos-Conversion Mode

The default mode of the TMP112 family is continuos conversion mode. During continuous-conversion mode, the ADC performs continuos temperature conversions and stores each results to the temperature register, overwriting the result from the previous conversion. The conversion rate bits, CR1 and CR0, configure the

TMP112 family for conversion rates of 0.25 Hz, 1 Hz, 4 Hz, or 8 Hz. The default rate is 4 Hz. The TMP112 family has a typical conversion time of 26 ms. To achieve different conversion rates, the TMP112 family makes a conversion and then powers down and waits for the appropriate delay set by CR1 and CR0. Table 5 lists the settings for CR1 and CR0.

Table 5. Conversion Rate Settings

| CR1 | CR0 | CONVERSION RATE |  |  |  |  |  |  |
|-----|-----|-----------------|--|--|--|--|--|--|
| 0   | 0   | 0.25 Hz         |  |  |  |  |  |  |
| 0   | 1   | 1 Hz            |  |  |  |  |  |  |
| 1   | 0   | 4 Hz (default)  |  |  |  |  |  |  |
| 1   | 1   | 8 Hz            |  |  |  |  |  |  |

After a power-up or general-call reset, the TMP112 family immediately begins a conversion as shown in Figure 14. The first result is available after 26 ms (typical). The active guiescent current during conversion is 40  $\mu$ A (typical at +27°C). The quiescent current during delay is 2.2  $\mu$ A (typical at +27°C).



(1) Delay is set by CR1 and CR0.

Figure 14. Conversion Start

### 7.4.2 Extended Mode (EM)

The extended mode bit configures the device for normal mode operation (EM = 0) or extended mode operation (EM = 1). In normal mode, the temperature register and the high and low limit registers use a 12-bit data format. Normal mode is used to make the TMP112 family compatible with the TMP75 device.

Extended mode (EM = 1) allows measurement of temperatures above 128°C by configuring the temperature register and the high and low limit registers for 13-bit data format.

#### 7.4.3 One-Shot/Conversion Ready Mode (OS)

The TMP112 family features a one-shot temperature-measurement mode. When the device is in shutdown mode, writing a 1 to the OS bit begins a single temperature conversion. During the conversion, the OS bit reads 0. The device returns to the SHUTDOWN state at the completion of the single conversion. After the conversion, the OS bit reads 1. This feature is useful for reducing power consumption in the TMP112 family when continuous temperature monitoring is not required.

As a result of the short conversion time, the TMP112 family can achieve a higher conversion rate. A single conversion typically occurs for 26 ms and a read can occur in less than 20 us. When using one-shot mode, 30 or more conversions per second are possible.

### 7.4.4 Thermostat Mode (TM)

The thermostat mode bit indicates to the device whether to operate in comparator mode (TM = 0) or interrupt mode (TM = 1).



#### 7.4.4.1 Comparator Mode (TM = 0)

In Comparator mode (TM = 0), the Alert pin is activated when the temperature equals or exceeds the value in the  $T_{(HIGH)}$  register and remains active until the temperature falls below the value in the  $T_{(LOW)}$  register. For more information on the comparator mode, see the *High- and Low-Limit Register* section.

#### 7.4.4.2 Interrupt Mode (TM = 1)

In Interrupt mode (TM = 1), the Alert pin is activated when the temperature exceeds  $T_{(HIGH)}$  or goes below  $T_{(LOW)}$  registers. The Alert pin is cleared when the host controller reads the temperature register. For more information on the interrupt mode, see the *High- and Low-Limit Register* section.

### 7.5 Programming

#### 7.5.1 Pointer Register

Figure 15 shows the internal register structure of the TMP112 family. The 8-bit Pointer Register of the device is used to address a given data register. The Pointer Register uses the two LSBs (see Table 13) to identify which of the data registers must respond to a read or write command. The power-up reset value of P1/P0 is '00'. By default, the TMP112 family reads the temperature on power-up.



Figure 15. Internal Register Structure

Table 6 lists the pointer address of the registers available in the TMP112 family. Table 7 lists the bits of the Pointer Register byte. During a write command, bytes P2 through P7 must always be 0.

#### **Table 6. Pointer Addresses**

| P1 | P0 | REGISTER                                |
|----|----|-----------------------------------------|
| 0  | 0  | Temperature Register (Read Only)        |
| 0  | 1  | Configuration Register (Read/Write)     |
| 1  | 0  | T <sub>LOW</sub> Register (Read/Write)  |
| 1  | 1  | T <sub>HIGH</sub> Register (Read/Write) |

### Table 7. Pointer Register Byte

|    |    |    |    | •  | •  |               |    |
|----|----|----|----|----|----|---------------|----|
| P7 | P6 | P5 | P4 | P3 | P2 | P1            | P0 |
| 0  | 0  | 0  | 0  | 0  | 0  | Register Bits |    |

#### 7.5.2 Temperature Register

The Temperature Register of the TMP112 family is configured as a 12-bit read-only register (setting the EM bit to 0 in the configuration register; see the *Extended Mode* section), or as a 13-bit read-only register (setting the EM bit to 1 in the configuration register) that stores the output of the most recent conversion. Two bytes must be read to obtain data and are listed in Table 8 and Table 9. Byte 1 is the most significant byte (MSB), followed by byte 2, the least significant byte (LSB). The first 12 bits (13 bits in extended mode) are used to indicate temperature. The least significant byte does not have to be read if that information is not needed.

| Table 6. Byte i of reinperature register |       |       |       |      |      |      |      |      |
|------------------------------------------|-------|-------|-------|------|------|------|------|------|
| BYTE                                     | D7    | D6    | D5    | D4   | D3   | D2   | D1   | D0   |
| 1                                        | T11   | T10   | Т9    | Т8   | T7   | T6   | T5   | T4   |
|                                          | (T12) | (T11) | (T10) | (T9) | (T8) | (T7) | (T6) | (T5) |

#### Table 8. Byte 1 of Temperature Register

| BYTE | D7   | D6   | D5   | D4   | D3   | D2  | D1  | D0  |
|------|------|------|------|------|------|-----|-----|-----|
| 2    | Т3   | T2   | T1   | Т0   | 0    | 0   | 0   | 0   |
|      | (T4) | (T3) | (T2) | (T1) | (T0) | (0) | (0) | (1) |

Table 9. Byte 2 of Temperature Register<sup>(1)</sup>

(1) Extended mode 13-bit configuration shown in parentheses.

#### 7.5.3 Configuration Register

The Configuration Register is a 16-bit read/write register used to store bits that control the operational modes of the temperature sensor. Read/write operations are performed MSB first. Table 10 lists the format and power-up and reset values of the configuration register. For compatibility, the first byte corresponds to the Configuration Register in the TMP75 and TMP275 devices. All registers are updated byte by byte.

| BYTE | D7  | D6  | D5 | D4 | D3 | D2  | D1 | D0 |
|------|-----|-----|----|----|----|-----|----|----|
| 1    | OS  | R1  | R0 | F1 | F0 | POL | ТМ | SD |
| 1    | 0   | 1   | 1  | 0  | 0  | 0   | 0  | 0  |
| 2    | CR1 | CR0 | AL | EM | 0  | 0   | 0  | 0  |
| 2    | 1   | 0   | 1  | 0  | 0  | 0   | 0  | 0  |

Table 10. Configuration and Power-Up/Reset Formats

#### 7.5.3.1 Shutdown Mode (SD)

The Shutdown mode bit saves maximum power by shutting down all device circuitry other than the serial interface, reducing current consumption to typically less than 0.5  $\mu$ A. Shutdown mode is enabled when the SD bit = 1; the device shuts down when current conversion is completed. When SD = 0, the device maintains a continuous conversion state.

#### 7.5.3.2 Thermostat Mode (TM)

The Thermostat mode bit indicates to the device whether to operate in Comparator mode (TM = 0) or Interrupt mode (TM = 1). For more information on Comparator and Interrupt modes, see the *High- and Low-Limit Registers* section.

#### 7.5.3.3 Polarity (POL)

The polarity bit allows the user to adjust the polarity of the ALERT pin output. If the POL bit is set to 0 (default), the ALERT pin becomes active low. When the POL bit is set to 1, the ALERT pin becomes active high and the state of the ALERT pin is inverted. The operation of the ALERT pin in various modes is illustrated in Figure 16.

**TMP112** 

SBOS473G - MARCH 2009 - REVISED MAY 2018





Figure 16. Output Transfer Function Diagrams

### 7.5.3.4 Fault Queue (F1/F0)

A fault condition exists when the measured temperature exceeds the user-defined limits set in the  $T_{HIGH}$  and  $T_{LOW}$  registers. Additionally, the number of fault conditions required to generate an alert may be programmed using the fault queue. The fault queue is provided to prevent a false alert as a result of environmental noise. The fault queue requires consecutive fault measurements in order to trigger the alert function. Table 11 lists the number of measured faults that may be programmed to trigger an alert condition in the device. For  $T_{HIGH}$  and  $T_{LOW}$  register format and byte order, see the *High- and Low-Limit Registers* section.

| F1 | F0 | CONSECUTIVE FAULTS |
|----|----|--------------------|
| 0  | 0  | 1                  |
| 0  | 1  | 2                  |
| 1  | 0  | 4                  |
| 1  | 1  | 6                  |

#### Table 11. TMP112 family Fault Settings

#### 7.5.3.5 Converter Resolution (R1 and R0)

The converter resolution bits, R1 and R0, are read-only bits. The TMP112 family converter resolution is set on start up to 11 which sets the temperature register to a 12-bit resolution.

#### 7.5.3.6 One-Shot (OS)

When the device is in shutdown mode, writing a 1 to the OS bit begins a single temperature conversion. During the conversion, the OS bit reads 0. The device returns to the SHUTDOWN state at the completion of the single conversion. For more information on the one-shot conversion mode, see the *One-Shot/Conversion Ready Mode* (OS) section.

### 7.5.3.7 Extended Mode (EM)

The extended mode bit configures the device for normal mode operation (EM = 0) or extended mode operation (EM = 1). In normal mode, the temperature register and the high and low limit registers use a 12-bit data format. For more information on the extended mode, see the *Extended Mode (EM)* section.



#### 7.5.3.8 Alert (AL)

The AL bit is a read-only function. Reading the AL bit provides information about the comparator mode status. The state of the POL bit inverts the polarity of data returned from the AL bit. When the POL bit equals 0, the AL bit reads as 1 until the temperature equals or exceeds  $T_{(HIGH)}$  for the programmed number of consecutive faults, causing the AL bit to read as 0. The AL bit continues to read as 0 until the temperature falls below  $T_{(LOW)}$  for the programmed number of consecutive faults, when it again reads as 1. The status of the TM bit does not affect the status of the AL bit.

#### 7.5.4 High- and Low-Limit Register

The temperature limits are stored in the  $T_{(LOW)}$  and  $T_{(HIGH)}$  registers in the same format as the temperature result, and their values are compared to the temperature result on every conversion. The outcome of the comparison drives the behavior of the ALERT pin, which operates as a comparator output or an interrupt, and is set by the TM bit in the configuration register.

In Comparator mode (TM = 0), the ALERT pin becomes active when the temperature equals or exceeds the value in the  $T_{(HIGH)}$  register and generates a consecutive number of faults according to fault bits F1 and F0. The ALERT pin remains active until the temperature falls below the indicated  $T_{(LOW)}$  value for the same number of faults.

In interrupt mode (TM = 1), the ALERT pin becomes active when the temperature equals or exceeds the value in  $T_{(HIGH)}$  for a consecutive number of fault conditions (as shown in Table 11). The ALERT pin remains active until a read operation of any register occurs, or the device successfully responds to the SMBus alert response address. The ALERT pin is also cleared if the device is placed in shutdown mode. When the ALERT pin is cleared, it becomes active again only when temperature falls below  $T_{(LOW)}$ , and remains active until cleared by a read operation of any register or a successful response to the SMBus alert response address. When the ALERT pin is cleared, the above cycle repeats, with the ALERT pin becoming active when the temperature equals or exceeds  $T_{(HIGH)}$ . The ALERT pin can also be cleared by resetting the device with the general-call Reset command. This action also clears the state of the internal registers in the device, returning the device to comparator mode (TM = 0).

Both operating modes are represented in Figure 16. Table 12 and Table 13 list the format for the  $T_{HIGH}$  and  $T_{LOW}$  registers. The most significant byte is sent first, followed by the least significant byte. The power-up reset values for  $T_{(HIGH)}$  and  $T_{(LOW)}$  are:

- T<sub>HIGH</sub> = +80°C
- T<sub>LOW</sub> = +75°C

The format of the data for  $T_{HIGH}$  and  $T_{LOW}$  is the same as for the Temperature Register.

| BYTE | D7    | D6    | D5    | D4   | D3   | D2   | D1   | D0   |
|------|-------|-------|-------|------|------|------|------|------|
|      | H11   | H10   | H9    | H8   | H7   | H6   | H5   | H4   |
| I    | (H12) | (H11) | (H10) | (H9) | (H8) | (H7) | (H6) | (H5) |
| BYTE | D7    | D6    | D5    | D4   | D3   | D2   | D1   | D0   |
| 2    | H3    | H2    | H1    | H0   | 0    | 0    | 0    | 0    |
| 2    | (H4)  | (H3)  | (H2)  | (H1) | (H0) | (0)  | (0)  | (0)  |

#### Table 12. Bytes 1 and 2 of T<sub>HIGH</sub> Register<sup>(1)</sup>

(1) Extended mode 13-bit configuration shown in parenthesis.

|      |       |       |       | ••••• | · LOW · · · · · · · · · · · · · · · · · · · |      |      |      |
|------|-------|-------|-------|-------|---------------------------------------------|------|------|------|
| BYTE | D7    | D6    | D5    | D4    | D3                                          | D2   | D1   | D0   |
| 4    | L11   | L10   | L9    | L8    | L7                                          | L6   | L5   | L4   |
| 1    | (L12) | (L11) | (L10) | (L9)  | (L8)                                        | (L7) | (L6) | (L5) |
| BYTE | D7    | D6    | D5    | D4    | D3                                          | D2   | D1   | D0   |
| 2    | L3    | L2    | L1    | L0    | 0                                           | 0    | 0    | 0    |
| 2    | (L4)  | (L3)  | (L2)  | (L1)  | (L0)                                        | (0)  | (0)  | (0)  |

#### Table 13. Bytes 1 and 2 of T<sub>LOW</sub> Register<sup>(1)</sup>

(1) Extended mode 13-bit configuration shown in parenthesis.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TMP112 family is used to measure the PCB temperature of the board location where the device is mounted. The programmable address options allow up to four locations on the board to be monitored on a single serial bus.

### 8.2 Typical Application



NOTE: The SCL, SDA, and ALERT pins require pullup resistors.

### Figure 17. Typical Connections

### 8.2.1 Design Requirements

The TMP112 family requires pullup resistors on the SCL, SDA, and ALERT pins. The recommended value for the pullup resistors is 5 k $\Omega$ . In some applications the pullup resistor can be lower or higher than 5 k $\Omega$  but must not exceed 3 mA of current on any of those pins. A 0.01- $\mu$ F bypass capacitor on the supply is recommended as shown in Figure 17. The SCL and SDA lines can be pulled up to a supply that is equal to or higher than V+ through the pullup resistors. To configure one of four different addresses on the bus, connect the ADD0 pin to either the GND, V+, SDA, or SCL pin.

### 8.2.2 Detailed Design Procedure

Place the device in close proximity to the heat source that must be monitored, with a proper layout for good thermal coupling. This placement ensures that temperature changes are captured within the shortest possible time interval. To maintain accuracy in applications that require air or surface temperature measurement, take care to isolate the package and leads from ambient air temperature. A thermally-conductive adhesive is helpful in achieving accurate surface temperature measurement.



#### **Typical Application (continued)**

The TMP112 family is a very low-power device and generates very low noise on the supply bus. Applying an RC filter to the V+ pin of the TMP112 family can further reduce any noise that the device might propagate to other components.  $R_{(F)}$  in Figure 18 must be less than 5 k $\Omega$  and  $C_{(F)}$  must be greater than 10 nF.



Figure 18. Noise Reduction Techniques

#### 8.2.3 Application Curves

Figure 19 shows the step response of the TMP112 family to a submersion in an oil bath of 100°C from room temperature (27°C). The time-constant, or the time for the output to reach 63% of the input step, is 0.8 s. The time-constant result depends on the printed-circuit board (PCB) that the TMP112 family is mounted. For this test, the TMP112 family was soldered to a two-layer PCB that measured 0.375 inches × 0.437 inches.



Figure 19. Temperature Step Response

## 9 Power Supply Recommendations

The TMP112 family operates with power supply in the range of 1.4 to 3.6 V. The device is optimized for operation at 3.3-V supply but can measure temperature accurately in the full supply range.

A power-supply bypass capacitor is required for proper operation. Place this capacitor as close as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is 0.01  $\mu$ F. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise.



## 10 Layout

### 10.1 Layout Guidelines

Place the power-supply bypass capacitor as close as possible to the supply and ground pins. The recommended value of this bypass capacitor is 0.01  $\mu\text{F}$ . Additional decoupling capacitance can be added to compensate for noisy or high-impedance power supplies. Pull up the open-drain output pins (SDA , SCL and ALERT) through 5- $k\Omega$  pullup resistors.

### 10.2 Layout Example



Figure 20. Layout Example



## **11 Device and Documentation Support**

### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

- TMP102 Low-Power Digital Temperature Sensor With SMBus and Two-Wire Serial Interface in SOT563 (SBOS397)
- TMPx75 Temperature Sensor With I<sup>2</sup>C and SMBus Interface in Industry Standard LM75 Form Factor and Pinout (SBOS288)
- TMP275 ±0.5°C Temperature Sensor With I<sup>2</sup>C and SMBus Interface in Industry Standard LM75 Form Factor and Pinout (SBOS363)
- Ultralow Power Multi-Sensor Data Logger With NFC Interface Design Guide
- Capacitive-Based Human Proximity Detection for System Wake-Up & Interrupt Design Guide

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. SMBus is a trademark of Intel, Inc. All other trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



16-May-2018

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | -    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TMP112AIDRLR     | ACTIVE | SOT-5X3      | DRL     | 6    | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | OBS            | Samples |
| TMP112AIDRLT     | ACTIVE | SOT-5X3      | DRL     | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | OBS            | Samples |
| TMP112BIDRLR     | ACTIVE | SOT-5X3      | DRL     | 6    | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM | -40 to 125   | 1B8            | Samples |
| TMP112BIDRLT     | ACTIVE | SOT-5X3      | DRL     | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM | -40 to 125   | 1B8            | Samples |
| TMP112NAIDRLR    | ACTIVE | SOT-5X3      | DRL     | 6    | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 1AB            | Samples |
| TMP112NAIDRLT    | ACTIVE | SOT-5X3      | DRL     | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 1AB            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

16-May-2018

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TMP112 :

Automotive: TMP112-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TMP112AIDRLR                | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP112AIDRLT                | SOT-5X3         | DRL                | 6 | 250  | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP112BIDRLR                | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP112BIDRLT                | SOT-5X3         | DRL                | 6 | 250  | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP112NAIDRLR               | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP112NAIDRLT               | SOT-5X3         | DRL                | 6 | 250  | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

16-May-2018



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMP112AIDRLR  | SOT-5X3      | DRL             | 6    | 4000 | 202.0       | 201.0      | 28.0        |
| TMP112AIDRLT  | SOT-5X3      | DRL             | 6    | 250  | 202.0       | 201.0      | 28.0        |
| TMP112BIDRLR  | SOT-5X3      | DRL             | 6    | 4000 | 183.0       | 183.0      | 20.0        |
| TMP112BIDRLT  | SOT-5X3      | DRL             | 6    | 250  | 183.0       | 183.0      | 20.0        |
| TMP112NAIDRLR | SOT-5X3      | DRL             | 6    | 4000 | 183.0       | 183.0      | 20.0        |
| TMP112NAIDRLT | SOT-5X3      | DRL             | 6    | 250  | 183.0       | 183.0      | 20.0        |

DRL (R-PDSO-N6)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice.

🖄 Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.

D. JEDEC package registration is pending.



DRL (R-PDSO-N6)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated