











#### INA282, INA283, INA284, INA285, INA286

SBOS485C-NOVEMBER 2009-REVISED MAY 2015

# INA28x High-Accuracy, Wide Common-Mode Range, Bidirectional **Current Shunt Monitors, Zero-Drift Series**

#### Features 1

- Wide Common-Mode Range: -14 V to +80 V
- Offset Voltage: ±20 µV
- CMRR: 140 dB
- Accuracy:
  - ±1.4% Gain Error (Max)
  - 0.3 µV/°C Offset Drift
  - 0.005%/°C Gain Drift (Max)
- Available Gains:
  - 50 V/V: INA282
  - 100 V/V: INA286
  - 200 V/V: INA283
  - 500 V/V: INA284
  - 1000 V/V: INA285
- Quiescent Current: 900 µA (Max)

#### Applications 2

- **Telecom Equipment**
- Automotive
- **Power Management**
- Solar Inverters

# 3 Description

The INA28x family includes the INA282, INA283, INA284, INA285, and INA286 devices. These devices are voltage output current shunt monitors that can sense drops across shunts at common-mode voltages from -14 V to +80 V, independent of the supply voltage. The low offset of the zero-drift architecture enables current sensing with maximum drops across the shunt as low as 10 mV full-scale.

These current sense amplifiers operate from a single +2.7-V to +18-V supply, drawing a maximum of 900 µA of supply current. These devices are specified over the extended operating temperature range of -40°C to +125°C, and offered in SOIC-8 and VSSOP-8 packages.

#### Device Information<sup>(1)</sup>

| ORDER NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |
|--------------|-----------|-------------------|--|
|              | SOIC (8)  | 4.90 mm x 3.91 mm |  |
| INA28x       | VSSOP (8) | 3.00 mm x 3.00 mm |  |

(1) For all available packages, see the package option addendum at the end of the datasheet.



# **Detailed Block Diagram**



2

# **Table of Contents**

| 1 |                  | tures 1                            |  |  |  |  |  |  |  |
|---|------------------|------------------------------------|--|--|--|--|--|--|--|
| 2 | Applications 1   |                                    |  |  |  |  |  |  |  |
| 3 | Des              | cription 1                         |  |  |  |  |  |  |  |
| 4 | Revision History |                                    |  |  |  |  |  |  |  |
| 5 | Pin              | Configuration and Functions 3      |  |  |  |  |  |  |  |
| 6 | Spe              | cifications                        |  |  |  |  |  |  |  |
|   | 6.1              | Absolute Maximum Ratings 4         |  |  |  |  |  |  |  |
|   | 6.2              | ESD Ratings 4                      |  |  |  |  |  |  |  |
|   | 6.3              | Recommended Operating Conditions 4 |  |  |  |  |  |  |  |
|   | 6.4              | Thermal Information 4              |  |  |  |  |  |  |  |
|   | 6.5              | Electrical Characteristics5        |  |  |  |  |  |  |  |
|   | 6.6              | Typical Characteristics 7          |  |  |  |  |  |  |  |
| 7 | Deta             | ailed Description 13               |  |  |  |  |  |  |  |
|   | 7.1              | Overview                           |  |  |  |  |  |  |  |
|   | 7.2              | Functional Block Diagram 13        |  |  |  |  |  |  |  |
|   | 7.3              | Feature Description 14             |  |  |  |  |  |  |  |
|   |                  |                                    |  |  |  |  |  |  |  |

|    | 7.4  | Device Functional Modes           | 15              |
|----|------|-----------------------------------|-----------------|
| 8  | Арр  | lications and Implementation      | 20              |
|    | 8.1  | Application Information           | 20              |
|    | 8.2  | Typical Applications              | 21              |
| 9  | Pow  | er Supply Recommendations         | 25              |
| 10 | Lay  | out                               | 25              |
|    | 10.1 | Layout Guidelines                 | 25              |
|    |      | Layout Example                    |                 |
| 11 | Dev  | ice and Documentation Support     | 26              |
|    | 11.1 | Related Links                     | 26              |
|    | 11.2 | Community Resources               | 26              |
|    | 11.3 | Trademarks                        | 26              |
|    | 11.4 | Electrostatic Discharge Caution   | 26              |
|    | 11.5 | Glossary                          | 26              |
| 12 | Mec  | hanical, Packaging, and Orderable |                 |
|    | Info | rmation                           | <mark>26</mark> |
|    |      |                                   |                 |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (September 2012) to Revision C

| • | Added DGK (VSSOP) package to data sheet                                                                                                                                                                                                                                                                      | 1    |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed front page diagram                                                                                                                                                                                                                                                                                   | 1    |
| • | Added ESD Ratings and Recommended Operating Conditions tables, and <i>Feature Description</i> , <i>Application and Implementation</i> , <i>Power Supply Recommendations</i> , <i>Layout</i> , <i>Device and Documentation Support</i> , and <i>Mechanical, Packaging, and Orderable Information</i> sections | 4    |
| • | Deleted Machine Model ESD rating                                                                                                                                                                                                                                                                             | 4    |
| • | Changed HBM ESD rating from ±3000 V to ±2000 V                                                                                                                                                                                                                                                               | 4    |
| • | Added RVRR as symbol for reference voltage rejection ratio                                                                                                                                                                                                                                                   | 5    |
| • | Changed order of figures in Typical Characteristics section                                                                                                                                                                                                                                                  |      |
| • | Changed Figure 16                                                                                                                                                                                                                                                                                            | 8    |
| • | Changed V <sub>DRIVE</sub> condition in Figure 19 and Figure 20                                                                                                                                                                                                                                              |      |
| • | Added functional block diagram                                                                                                                                                                                                                                                                               | . 13 |
| • | Changed Figure 32 and Figure 33                                                                                                                                                                                                                                                                              | . 15 |
| • | Changed Figure 34 and Figure 35                                                                                                                                                                                                                                                                              | . 16 |
| • | Changed Figure 36 and Figure 37                                                                                                                                                                                                                                                                              | . 17 |
| • | Changed Figure 38                                                                                                                                                                                                                                                                                            | . 18 |
| • | Changed Reference Common-Mode Rejection to Reference Voltage Rejection Ratio                                                                                                                                                                                                                                 | . 18 |
| • | Changed R <sub>CMR</sub> to RVRR in Table 1 and Table 2                                                                                                                                                                                                                                                      | . 19 |
| • | Changed Figure 39                                                                                                                                                                                                                                                                                            | . 20 |
| • | Changed Figure 40                                                                                                                                                                                                                                                                                            | . 21 |
| • | Changed Figure 42                                                                                                                                                                                                                                                                                            | . 23 |

#### Changes from Revision A (July 2010) to Revision B Page

# www.ti.com

EXAS

Page



# 5 Pin Configuration and Functions



(1) NC: This pin is not internally connected. Leave the NC pin floating or connect this pin to GND.

|     | Pin Descriptions |               |                                                                                                    |  |  |  |  |  |
|-----|------------------|---------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|
|     | PIN              | I/O           | DESCRIPTION                                                                                        |  |  |  |  |  |
| NO. | NAME             | 1/0           | DESCRIPTION                                                                                        |  |  |  |  |  |
| 1   | -IN              | Analog input  | Connect this pin to load side of shunt resistor.                                                   |  |  |  |  |  |
| 2   | GND              | Analog        | Ground                                                                                             |  |  |  |  |  |
| 3   | REF2             | Analog input  | Reference voltage, 0 V to V+. See Reference Pin Connection Options section for connection options. |  |  |  |  |  |
| 4   | NC               | —             | This pin is not internally connected. Either float or connect this pin to GND.                     |  |  |  |  |  |
| 5   | OUT              | Analog output | Output voltage                                                                                     |  |  |  |  |  |
| 6   | V+               | Analog        | Power supply, 2.7 V to 18 V                                                                        |  |  |  |  |  |
| 7   | REF1             | Analog input  | Reference voltage, 0 V to V+. See Reference Pin Connection Options section for connection options. |  |  |  |  |  |
| 8   | +IN              | Analog input  | Connect this pin to supply side of shunt resistor.                                                 |  |  |  |  |  |

Copyright © 2009–2015, Texas Instruments Incorporated

SBOS485C-NOVEMBER 2009-REVISED MAY 2015

# 6 Specifications

# 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                     |                                            | MIN       | MAX        | UNIT |
|-----------------------------------------------------|--------------------------------------------|-----------|------------|------|
| Supply voltage, V+                                  |                                            |           | 18         | V    |
| $r_{2}$                                             | Differential $(V_{+IN}) - (V_{-IN})^{(3)}$ | -5        | +5         | V    |
| Analog inputs, $V_{+IN}$ , $V_{-IN}$ <sup>(2)</sup> | Common-mode                                | -14       | +80        | V    |
| REF1, REF2, OUT                                     |                                            | GND – 0.3 | (V+) + 0.3 | V    |
| Input current into any pin                          |                                            |           | 5          | mA   |
| Junction temperature                                |                                            |           | 150        | °C   |
| Storage temperature range, T                        | stq                                        | -65       | +150       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2)  $V_{+IN}$  and  $V_{-IN}$  are the voltages at the +IN and -IN pins, respectively.

(3) Input voltages must not exceed common-mode rating.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electroptotic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | NOM | MAX  | UNIT |
|-----------------|--------------------------------|-----|-----|------|------|
| V <sub>CM</sub> | Common-mode input voltage      |     | 12  |      | V    |
| V+              | Operating supply voltage       |     | 5   |      | V    |
| T <sub>A</sub>  | Operating free-air temperature | -40 |     | +125 | °C   |

# 6.4 Thermal Information

|                       |                                              | INA28x   |             |      |
|-----------------------|----------------------------------------------|----------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | UNIT |
|                       |                                              | 8 PINS   | 8 PINS      |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 134.9    | 164.1       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 72.9     | 56.4        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 61.3     | 85.0        | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 18.9     | 6.5         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 54.3     | 83.3        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a      | n/a         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

4



www.ti.com



#### 6.5 Electrical Characteristics

At  $T_A = 25^{\circ}$ C, V+ = 5 V,  $V_{+IN} = 12$  V,  $V_{REF1} = V_{REF2} = 2.048$  V referenced to GND, and  $V_{SENSE} = V_{+IN} - V_{-IN}$  (unless otherwise noted)

|                       | PARAMETER                                                             | TE                                            | EST CONDITIONS                                 | MIN    | TYP    | MAX                  | UNIT    |
|-----------------------|-----------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------|--------|--------|----------------------|---------|
| INPUT                 |                                                                       |                                               |                                                |        |        |                      |         |
| V <sub>OS</sub>       | Offset voltage, RTI <sup>(1)</sup>                                    | V <sub>SENSE</sub> =                          | 0 mV                                           |        | ±20    | ±70                  | μV      |
| dV <sub>OS</sub> /dT  | vs temperature                                                        | $V_{\text{SENSE}} = T_A = -40^\circ$          | 0 mV,<br>°C to +125°C                          |        | ±0.3   | ±1.5                 | µV/°C   |
| PSRR                  | vs power supply                                                       |                                               | 7 V to +18 V,                                  |        | 3      |                      | μV/V    |
| V <sub>CM</sub>       | Common-mode input range                                               |                                               | °C to +125°C                                   | -14    |        | +80                  | V       |
| CMRR                  | Common-mode rejection ratio                                           | V <sub>+IN</sub> = -1<br>V <sub>SENSE</sub> = | 4 V to +80 V,                                  | 120    | 140    |                      | dB      |
| I <sub>B</sub>        | Input bias current per pin <sup>(2)</sup>                             | V <sub>SENSE</sub> =                          | 0 mV                                           |        | 25     |                      | μA      |
| I <sub>OS</sub>       | Input offset current                                                  | V <sub>SENSE</sub> =                          | 0 mV                                           |        | 1      |                      | μA      |
|                       | Differential input impedance                                          |                                               |                                                |        | 6      |                      | kΩ      |
| REFERE                | NCE INPUTS                                                            |                                               |                                                |        |        |                      |         |
|                       | Reference input gain                                                  |                                               |                                                |        | 1      |                      | V/V     |
|                       | Reference input voltage range <sup>(3)</sup>                          |                                               |                                                | 0      |        | V <sub>GND</sub> + 9 | V       |
|                       | Divider accuracy <sup>(4)</sup>                                       |                                               |                                                |        | ±0.2%  | ±0.5%                |         |
|                       | Reference voltage                                                     | INA282<br>INA283                              |                                                |        | ±25    | ±75                  | μV/V    |
|                       |                                                                       |                                               | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ |        | 0.055  |                      | µV/V/°C |
|                       |                                                                       |                                               |                                                |        | ±13    | ±30                  | μV/V    |
|                       |                                                                       |                                               | $T_A = -40^{\circ}C$ to $+125^{\circ}C$        |        | 0.040  |                      | µV/V/°C |
| RVRR                  | rejection ratio                                                       | INA284                                        |                                                |        | ±6     | ±25                  | μV/V    |
|                       | $(V_{REF}1 = V_{REF}2 = 40 \text{ mV to } 9 \text{ V},$<br>V+ = 18 V) |                                               | $T_A = -40^{\circ}C$ to $+125^{\circ}C$        |        | 0.015  |                      | µV/V/°C |
|                       | v+ = 18 v)                                                            | INA285                                        |                                                |        | ±4     | ±10                  | μV/V    |
|                       |                                                                       | 1117200                                       | $T_A = -40^{\circ}C$ to $+125^{\circ}C$        |        | 0.010  |                      | µV/V/°C |
|                       |                                                                       | INA286                                        |                                                |        | ±17    | ±45                  | μV/V    |
|                       |                                                                       | INAZOU                                        | $T_A = -40^{\circ}C$ to $+125^{\circ}C$        |        | 0.040  |                      | µV/V/°C |
| GAIN <sup>(5)</sup> ( | GND + 0.5 V $\leq$ V <sub>OUT</sub> $\leq$ (V+) – 0.5 V               | ; V <sub>REF1</sub> = V                       | / <sub>REF2</sub> = (V+) / 2 for all dev       | vices) |        |                      |         |
|                       |                                                                       | INA282, V                                     | V+ = 5 V                                       |        | 50     |                      | V/V     |
|                       |                                                                       | INA283, V+ = 5 V                              |                                                |        | 200    |                      | V/V     |
| G                     | Gain                                                                  | INA284, V+ = 12 V                             |                                                |        | 500    |                      | V/V     |
|                       |                                                                       | INA285, V+ = 12 V                             |                                                |        | 1000   |                      | V/V     |
|                       |                                                                       | INA286, V+ = 5 V                              |                                                |        | 100    |                      | V/V     |
|                       |                                                                       | INA282, I                                     | NA283, INA286                                  |        | ±0.4%  | ±1.4%                |         |
|                       | Gain error                                                            | INA284, I                                     | NA285                                          |        | ±0.4%  | ±1.6%                |         |
|                       |                                                                       | $T_{A} = -40^{\circ}$                         | °C to +125°C                                   |        | 0.0008 | 0.005                | %/°C    |

(1) RTI = referred-to-input.

(1) KT = reference dompat.
 (2) See typical characteristic graph Figure 7.
 (3) The average of the voltage on pins REF1 and REF2 must be between V<sub>GND</sub> and the lesser of (V<sub>GND</sub> + 9 V) and V+.
 (4) Reference divider accuracy specifies the match between the reference divider resistors using the configuration in Figure 36.
 (5) See typical characteristic graph Figure 12.

SBOS485C - NOVEMBER 2009 - REVISED MAY 2015



XAS

#### **Electrical Characteristics (continued)**

At  $T_A = 25^{\circ}C$ , V+ = 5 V,  $V_{+IN} = 12$  V,  $V_{REF1} = V_{REF2} = 2.048$  V referenced to GND, and  $V_{SENSE} = V_{+IN} - V_{-IN}$  (unless otherwise noted)

|       | PARAMETER                          | TEST CONDITIONS                                                                 | MIN TYP     | MAX        | UNIT   |
|-------|------------------------------------|---------------------------------------------------------------------------------|-------------|------------|--------|
| OUTPL | Л                                  |                                                                                 |             |            |        |
|       | Nonlinearity error                 |                                                                                 | ±0.01%      |            |        |
|       | Output impedance                   |                                                                                 | 1.5         |            | Ω      |
|       | Maximum capacitive load            | No sustained oscillation                                                        | 1           |            | nF     |
| VOLTA | GE OUTPUT <sup>(6)</sup>           |                                                                                 |             |            |        |
|       | Swing to V+ power-supply rail      | V+ = 5 V, R <sub>LOAD</sub> = 10 kΩ to GND,<br>T <sub>A</sub> = -40°C to +125°C | (V+) – 0.17 | (V+) – 0.4 | V      |
|       | Swing to GND                       | $R_{LOAD}$ = 10 kΩ to GND,<br>T <sub>A</sub> = -40°C to +125°C                  | GND + 0.015 | GND + 0.04 | V      |
| FREQU | JENCY RESPONSE                     |                                                                                 |             |            |        |
|       |                                    | INA282                                                                          | 10          |            | kHz    |
|       |                                    | INA283                                                                          | 10          |            | kHz    |
| BW    | Effective bandwidth <sup>(7)</sup> | INA284                                                                          | 4           |            | kHz    |
|       |                                    | INA285                                                                          | 2           |            | kHz    |
|       |                                    | INA286                                                                          | 10          |            | kHz    |
| NOISE | , RTI <sup>(1)</sup>               |                                                                                 |             |            |        |
|       | Voltage noise density              | 1 kHz                                                                           | 110         |            | nV/√Hz |
| POWE  | R SUPPLY                           | · · · · · ·                                                                     |             |            |        |
| Vs    | Specified voltage range            | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                                | 2.7         | 18         | V      |
| lq    | Quiescent current                  |                                                                                 | 600         | 900        | μA     |

(6) See typical characteristic graphs Figure 16 through Figure 18.
(7) See typical characteristic graph Figure 1 and the *Effective Bandwidth* section.

6

Copyright © 2009-2015, Texas Instruments Incorporated



#### 6.6 Typical Characteristics



#### INA282, INA283, INA284, INA285, INA286

SBOS485C-NOVEMBER 2009-REVISED MAY 2015

STRUMENTS

EXAS

# **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C, V+ = 5 V, V<sub>+IN</sub> = 12 V, V<sub>REF1</sub> = V<sub>REF2</sub> = 2.048 V referenced to GND, and V<sub>SENSE</sub> = V<sub>+IN</sub> - V<sub>-IN</sub> (unless otherwise noted)



8

Copyright © 2009-2015, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**



SBOS485C - NOVEMBER 2009-REVISED MAY 2015

www.ti.com

# **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**



SBOS485C-NOVEMBER 2009-REVISED MAY 2015

www.ti.com

STRUMENTS

XAS

# **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C, V+ = 5 V,  $V_{+IN} = 12$  V,  $V_{REF1} = V_{REF2} = 2.048$  V referenced to GND, and  $V_{SENSE} = V_{+IN} - V_{-IN}$  (unless otherwise noted)



Copyright © 2009–2015, Texas Instruments Incorporated



# 7 Detailed Description

INA282, INA283, INA284, INA285, INA286 SBOS485C – NOVEMBER 2009 – REVISED MAY 2015

13

The INA28x family of voltage output current-sensing amplifiers are specifically designed to accurately measure voltages developed across current-sensing resistors on common-mode voltages that far exceed the supply voltage powering the devices. This family features a common-mode range that extends 14 V below the negative supply rail, as well as up to 80 V, allowing for either low-side or high-side current sensing while the device is powered from supply voltages as low as 2.7 V.

The zero-drift topology enables high-precision measurements with maximum input offset voltages as low as 70  $\mu$ V with a maximum temperature contribution of 1.5  $\mu$ V/°C over the full temperature range of –40°C to +125°C.

7.2 Functional Block Diagram





# 7.3 Feature Description

# 7.3.1 Selecting R<sub>S</sub>

The zero-drift offset performance of the INA28x family offers several benefits. Most often, the primary advantage of the low offset characteristic enables lower full-scale drops across the shunt. For example, nonzero-drift, current-shunt monitors typically require a full-scale range of 100 mV. The INA28x family gives equivalent accuracy at a full-scale range on the order of 10 mV. This accuracy reduces shunt dissipation by an order of magnitude, with many additional benefits. Alternatively, applications that must measure current over a wide dynamic range can take advantage of the low offset on the low end of the measurement. Most often, these applications can use the lower gains of the INA282, INA286, or INA283 to accommodate larger shunt drops on the upper end of the scale. For instance, an INA282 operating on a 3.3-V supply can easily handle a full-scale shunt drop of 55 mV, with only 70  $\mu$ V of offset.

# 7.3.2 Effective Bandwidth

The extremely high dc CMRR of the INA28x family results from the switched-capacitor input structure. Because of this architecture, the INA28x exhibits discrete time-system behaviors, as illustrated in the *Gain vs Frequency* curve of Figure 1 and the *Step Response* curves of Figure 21 through Figure 28. The response to a step input depends in part on the phase of the internal INA28x clock when the input step occurs. It is possible to overload the input amplifier with a rapid change in input common-mode voltage (see Figure 4). Errors as a result of common-mode voltage steps or overload situations typically disappear within 15 µs after the disturbance is removed.

# 7.3.3 Transient Protection

The -14-V to +80-V common-mode range of the INA28x family is ideal for withstanding automotive fault conditions that range from 12-V battery reversal up to 80-V transients; no additional protective components are needed up to those levels. In the event that the INA28x family is exposed to transients on the inputs in excess of its ratings, then external transient absorption with semiconductor transient absorbers (Zener diodes or transorbs) are required. Use of metal-oxide varistors (MOVs) or voltage-dependent resistors (VDRs) is not recommended except when they are used in addition to a semiconductor transient absorber. Select a transient absorber that does not allow the INA28x family to be exposed to transients greater than 80 V (that is, allow for transient absorber tolerance, as well as additional voltage as a result of transient absorber dynamic impedance). Despite the use of internal zener-type electrostatic discharge (ESD) protection, the INA28x family does not lend itself to using external resistors in series with the inputs without degrading gain accuracy.



#### 7.4 Device Functional Modes

#### 7.4.1 Reference Pin Connection Options

Figure 32 illustrates a test circuit for reference-divider accuracy. The output of the INA28x family can be connected for unidirectional or bidirectional operation. Do not connect the REF1 pin or the REF2 pin to any voltage source lower than GND or higher than V+. The effective reference voltage (REF1 + REF2) / 2 must be 9 V or less. This parameter means that the V+ reference output connection shown in Figure 34 is not allowed for a V+ value greater than 9 V. However, the split-supply reference connection shown in Figure 36 is allowed for all values of V+ up to 18 V.



(1) Reference divider accuracy is determined by measuring the output with the reference voltage applied to alternate reference resistors, and calculating a result where the amplifier offset is cancelled in the final measurement.

#### Figure 32. Test Circuit For Reference Divider Accuracy

#### 7.4.1.1 Unidirectional Operation

Unidirectional operation allows the INA28x family to measure currents through a resistive shunt in one direction. In the case of unidirectional operation, set the output at the negative rail (near ground, and the most common connection) or at the positive rail (near V+) when the differential input is 0 V. The output moves to the opposite rail when a correct polarity differential input voltage is applied.

The required polarity of the differential input depends on the output voltage setting. If the output is set at the positive rail, the input polarity must be negative to move the output down. If the output is set at ground, the polarity is positive to move the output up.

The following sections describe how to configure the output for unidirectional operation.

#### 7.4.1.1.1 Ground Referenced Output

When using the INA28x family in ground referenced output mode, both reference inputs are connected to ground; this configuration takes the output to the negative rail when there is 0 V differential at the input (as Figure 33 shows).





#### **Device Functional Modes (continued)**

#### 7.4.1.1.2 V+ Referenced Output

V+ referenced output mode is set when both reference pins are connected to the positive supply. This mode is typically used when a diagnostic scheme requires detection of the amplifier and the wiring before power is applied to the load (as shown in Figure 34).



Figure 34. V+ Referenced Output

#### 7.4.1.2 Bidirectional Operation

Bidirectional operation allows the INA28x family to measure currents through a resistive shunt in two directions. In this case, the output can be set anywhere within the limits of what the reference inputs allow (that is, between 0 V to 9 V, but never to exceed the supply voltage). Typically, the reference inputs are set at half-scale for equal range in both directions. In some cases, however, the reference inputs are set at a voltage other than half-scale when the bidirectional current is nonsymmetrical.

The quiescent output voltage is set by applying voltage or voltages to the reference inputs. REF1 and REF2 are connected to internal resistors that connect to an internal offset node. There is no operational difference between the pins.

#### 7.4.1.2.1 External Reference Output

Connecting both pins together and to a reference produces an output at the reference voltage when there is no differential input; this configuration is illustrated in Figure 35. The output moves down from the reference voltage when the input is negative relative to the –IN pin and up when the input is positive relative to the –IN pin. Note that this technique is the most accurate way to bias the output to a precise voltage.



Figure 35. External Reference Output



## **Device Functional Modes (continued)**

#### 7.4.1.2.2 Splitting The Supply

By connecting one reference pin to V+ and the other to the ground pin, the output is set at half of the supply when there is no differential input, as shown in Figure 36. This method creates a midscale offset that is ratiometric to the supply voltage; thus, if the supply increases or decreases, the output remains at half the supply.



Figure 36. Split-Supply Output

#### 7.4.1.2.3 Splitting an External Reference

In this case, an external reference is divided by two with an accuracy of approximately 0.5% by connecting one REF pin to ground and the other REF pin to the reference (as Figure 37 illustrates).



Figure 37. Split Reference Output

# 7.4.2 Shutdown

While the INA28x family does not provide a shutdown pin, the quiescent current of 600 µA enables the device to be powered from the output of a logic gate. Take the gate low to shut down the INA28x family devices.

# 7.4.3 Extended Negative Common-Mode Range

Using a negative power supply can extend the common-mode range 14 V more negative than the supply used. For instance, a -10-V supply allows up to a -24-V negative common-mode. Remember to keep the total voltage between the GND pin and V+ pin to less than 18 V. The positive common-mode decreases by the same amount.

The reference input simplifies this type of operation because the output quiescent bias point is always based on the reference connections. Figure 38 shows a circuit configuration for common-mode ranges from -24 V to +70 V.

Copyright © 2009–2015, Texas Instruments Incorporated

# **Device Functional Modes (continued)**



(1) Connect the REF pins as desired; however, they cannot exceed 9 V above the GND pin voltage.

#### Figure 38. Circuit Configuration for Common-Mode Ranges from –24 V to +70 V

#### 7.4.4 Calculating Total Error

The electrical specifications for the INA28x family of devices include the typical individual errors terms such as gain error, offset error, and nonlinearity error. Total error including all of these individual error components is not specified in the *Electrical Characteristics* table. In order to accurately calculate the expected error of the device, the operating conditions of the device must first be known. Some current shunt monitors specify a total error in the product data sheet. However, this total error term is accurate under only one particular set of operating conditions. Specifying the total error at this one point has little practical value because any deviation from these specific operating conditions no longer yields the same total error value. This section discusses the individual error sources, with information on how to apply them in order to calculate the total error value for the device under any normal operating conditions.

The typical error sources that have the largest impact on the total error of the device are input offset voltage, common-mode rejection ratio, gain error, and nonlinearity error. For the INA28x, an additional error source referred to as *reference voltage rejection ratio* is also included in the total error value.

The nonlinearity error of the INA28x is relatively low compared to the gain error specification. This low error results in a gain error that can be expected to be relatively constant throughout the linear input range of the device. While the gain error remains constant across the linear input range of the device, the error associated with the input offset voltage does not. As the differential input voltage developed across a shunt resistor at the input of the INA28x decreases, the inherent input offset voltage of the device becomes a larger percentage of the measured input signal resulting in an increase in error in the measurement. This varying error is present among all current shunt monitors, given the input offset voltage ratio to the voltage being sensed by the device. The relatively low input offset voltages present in the INA28x devices limit the amount of contribution the offset voltage has on the total error term.

The term *reference voltage rejection ratio* refers to the amount of error induced by applying a reference voltage to the INA28x device that deviates from the inherent bias voltage present at the output of the first stage of the device. The output of the switched-capacitor network and first-stage amplifier has an inherent bias voltage of approximately 2.048 V. Applying a reference voltage of 2.048 V to the INA28x reference pins results in no additional error term contribution. Applying a voltage to the reference pins that differs from 2.048 V creates a voltage potential in the internal difference amplifier, resulting in additional current flowing through the resistor network. As a result of resistor tolerances, this additional current flow causes additional error at the output because of resistor mismatches. Additionally, as a result of resistor tolerances, this additional current flow causes additional current flow causes additional error at the output based on the common-mode rejection ratio of the output stage amplifier. This error term is referred back to the input of the device as additional input offset voltage. Increasing the difference between the 2.048 V internal bias and the external reference voltage results in a higher input offset voltage. Also, as the error at the output is referred back to the input, there is a larger impact on the input-referred offset, V<sub>OS</sub>, for the lower-gain versions of the device.



#### **Device Functional Modes (continued)**

Two examples are provided that detail how different operating conditions can affect the total error calculations. Typical and maximum calculations are shown as well, to provide the user more information on how much error variance is present from device to device.

#### 7.4.4.1 Example 1

# INA282; V+ = 5 V; V<sub>CM</sub> = 12 V; V<sub>REF1</sub> = V<sub>REF2</sub> = 2.048 V; V<sub>SENSE</sub> = 10 mV

| TERM                                                               | SYMBOL                | EQUATION                                                                                | TYPICAL VALUE | MAXIMUM VALUE |  |  |  |
|--------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------|---------------|---------------|--|--|--|
| Initial input offset<br>voltage                                    | V <sub>OS</sub>       | —                                                                                       | 20 µV         | 70 µV         |  |  |  |
| Added input offset<br>voltage because of<br>common-mode<br>voltage | V <sub>OS_CM</sub>    | $\frac{1}{10^{\left(\frac{CMRR\_dB}{20}\right)}} \times (V_{CM} - 12V)$                 | 0 µV          | 0 μV          |  |  |  |
| Added input offset voltage because of reference voltage            | V <sub>OS_REF</sub>   | $RVRR \times (2.048 V - V_{REF})$                                                       | 0 µV          | 0 μV          |  |  |  |
| Total input offset<br>voltage                                      | V <sub>OS_Total</sub> | $\sqrt{\left(V_{OS}\right)^2 + \left(V_{OS\_CM}\right)^2 + \left(V_{OS\_REF}\right)^2}$ | 20 µV         | 70 µV         |  |  |  |
| Error from input offset voltage                                    | Error_V <sub>OS</sub> | $\frac{V_{OS\_Total}}{V_{SENSE}} \times 100$                                            | 0.20%         | 0.70%         |  |  |  |
| Gain error                                                         | Error_Gain            | —                                                                                       | 0.40%         | 1.40%         |  |  |  |
| Nonlinearity error                                                 | Error_Lin             | —                                                                                       | 0.01%         | 0.01%         |  |  |  |
| Total error                                                        | _                     | $\sqrt{(\text{Error}_V_{OS})^2 + (\text{Error}_Gain)^2 + (\text{Error}_Lin)^2}$         | 0.45%         | 1.56%         |  |  |  |

#### Table 1. Example 1

#### 7.4.4.2 Example 2

INA286; V+ = 5 V; V<sub>CM</sub> = 24 V; V<sub>REF1</sub> = V<sub>REF2</sub> = 0 V; V<sub>SENSE</sub> = 10 mV

#### TERM SYMBOL EQUATION **TYPICAL VALUE** MAXIMUM VALUE Initial input offset Vos 20 µV 70 µV voltage Added input offset 1 - × (V<sub>CM</sub> – 12V) voltage because of CMRR\_dB 1.2 µV 12 µV Vos cm 10 ( 20 common-mode voltage Added input offset $RVRR \times (2.048 V - V_{REF})$ voltage because of 34.8 µV 92.2 µV V<sub>OS\_REF</sub> reference voltage $\sqrt{(V_{OS})^2 + (V_{OS\_CM})^2 + (V_{OS\_REF})^2}$ Total input offset 40.2 µV 116.4 µV V<sub>OS\_Total</sub> voltage V<sub>OS\_Total</sub> × 100 Error from input offset 0.40% 1.16% Error\_Vos voltage V<sub>SENSE</sub> Gain error Error\_Gain 0.40% 1.40% Nonlinearity error Error\_Lin 0.01% 0.01% $\sqrt{(\text{Error}_V_{\text{OS}})^2 + (\text{Error}_Gain)^2 + (\text{Error}_Lin)^2}$ **Total error** 0.57% 1.82% \_

#### Table 2. Example 2



# 8 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The INA28x family of devices measure the voltage developed across a current-sensing resistor when current passes through it. The ability to drive the reference pins to adjust the functionality of the output signal is shown in multiple configurations.

#### 8.1.1 Basic Connections

Figure 39 shows the basic connection of an INA28x family device. Connect the input pins, +IN and -IN, as closely as possible to the shunt resistor to minimize any resistance in series with the shunt resistance.



Figure 39. Basic Connections

Power-supply bypass capacitors are required for stability. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise. Connect bypass capacitors close to the device pins.



## 8.2 Typical Applications

# 8.2.1 Current Summing

The outputs of multiple INA28x family devices are easily summed by connecting the output of one INA28x family device to the reference input of a second INA28x family device. The circuit configuration shown in Figure 40 is an easy way to achieve current summing.



NOTE: The voltage applied to the reference inputs must not exceed 9 V.

#### Figure 40. Summing the Outputs of Multiple INA28x Family Devices



#### **Typical Applications (continued)**

#### 8.2.1.1 Design Requirements

In order to sum multiple load currents, multiple INA28x devices must be connected. Figure 40 shows summing for two devices. Summing beyond two devices is possible by repeating this connection. The reference input of the first INA28x family device sets the output quiescent level for all the devices in the string.

#### 8.2.1.2 Detailed Design Procedure

Connect the output of one INA28x family device to the reference input of the next INA28x family device in the chain. Use the reference input of the first circuit to set the reference of the final summed output. The currents sensed at each circuit in the chain are summed at the output of the last device in the chain.

#### 8.2.1.3 Application Curves

An example output response of a summing configuration is shown in Figure 41. The reference pins of the first circuit are connected to ground, and sine waves at different frequencies are applied to the two circuits to produce a summed output as shown. The sine wave voltage input for the first circuit is offset so that the whole wave is above GND.



 $V_{RFF} = 0 V$ 

Figure 41. Current Summing Application Output Response



# **Typical Applications (continued)**

# 8.2.2 Current Differencing

Occasionally, the need arises to confirm that the current into a load is identical to the current out of a load, usually as part of diagnostic testing or fault detection. This situation requires precision current differencing, which is the same as summing except that the two amplifiers have the inputs connected opposite of each other.



NOTE: The voltage applied to the reference inputs must not exceed 9 V.

#### Figure 42. Current Differencing Using an INA28x Family Device



# **Typical Applications (continued)**

#### 8.2.2.1 Design Requirements

For current differencing, connect two INA28x devices, and have the inputs connected opposite to each other, as shown in Figure 42. The reference input of the first INA28x family device sets the output quiescent level for all the devices in the string.

#### 8.2.2.2 Detailed Design Procedure

Connect the output of one INA28x family device to the reference input of the second INA28x family device. The reference input of the first circuit sets the reference at the output. This circuit example is identical to the current summing example, except that the two shunt inputs are reversed in polarity. Under normal operating conditions, the final output is very close to the reference value and proportional to any current difference. This current differencing circuit is useful in detecting when current in to and out of a load do not match.

#### 8.2.2.3 Application Curves

An example output response of a difference configuration is shown in Figure 43. The reference pins of the first circuit are connected to a reference voltage of 2.048 V. The inputs to each circuit is a 100-Hz sine wave, 180° out of phase with each other, resulting in a zero output as shown. The sine wave input to the first circuit is offset so that the input wave is completely above GND.



 $V_{REF} = 2.048 V$ 

Figure 43. Current Differencing Application Output Response

Copyright © 2009–2015, Texas Instruments Incorporated



# 9 Power Supply Recommendations

The INA28x family makes accurate measurements well outside of its own power-supply voltage (V+) because the inputs (+IN and -IN) operate anywhere between -14 V and +80 V independent of V+. For example, the V+ power supply can be 5 V while the common-mode voltage being monitored by the shunt may be as high as 80 V. Of course, the output voltage range of the INA28x family is constrained by the V+ supply voltage. Note that when the power to the INA28x family is off (that is, no voltage is supplied to the V+ pin), the input pins (+IN and -IN) are high impedance with respect to ground and typically leak less than  $\pm 1 \mu$ A over the full common-mode range of -14 V to +80 V

# 10 Layout

#### 10.1 Layout Guidelines

Connect the input pins to the sensing resistor using a Kelvin or 4-wire connection. This connection technique makes sure that only the current-sensing resistor impedance is detected between the input pins. Poor routing of the current-sensing resistor commonly results in additional resistance present between the input pins. Given the very low ohmic value of the current resistor, any additional high-current carrying impedance causes significant measurement errors.

Place the power-supply bypass capacitor as close as possible to the supply and ground pins. The recommended value of this bypass capacitor is 0.1  $\mu$ F. Add additional decoupling capacitance to compensate for noisy or high-impedance power supplies.

#### **10.2 Layout Example**





# **11 Device and Documentation Support**

#### 11.1 Related Links

Table 3 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|--------|----------------|--------------|------------------------|---------------------|------------------------|
| INA282 | Click here     | Click here   | Click here             | Click here          | Click here             |
| INA283 | Click here     | Click here   | Click here             | Click here          | Click here             |
| INA284 | Click here     | Click here   | Click here             | Click here          | Click here             |
| INA285 | Click here     | Click here   | Click here             | Click here          | Click here             |
| INA286 | Click here     | Click here   | Click here             | Click here          | Click here             |

#### Table 3. Related Links

# **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided AS IS by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 11.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





27-Oct-2017

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| INA282AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | I282A                   | Samples |
| INA282AIDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 125   | (CFI, CFIF)             | Samples |
| INA282AIDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 125   | (CFI, CFIF)             | Samples |
| INA282AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | I282A                   | Samples |
| INA283AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | I283A                   | Samples |
| INA283AIDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 125   | (CFJ, CFJF)             | Samples |
| INA283AIDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 125   | (CFJ, CFJF)             | Samples |
| INA283AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | I283A                   | Samples |
| INA284AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | I284A                   | Samples |
| INA284AIDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 125   | (CFK, CFKF)             | Samples |
| INA284AIDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 125   | (CFK, CFKF)             | Samples |
| INA284AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | I284A                   | Samples |
| INA285AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | I285A                   | Samples |
| INA285AIDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 125   | (CFL, CFLF)             | Samples |
| INA285AIDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 125   | (CFL, CFLF)             | Samples |
| INA285AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | I285A                   | Samples |
| INA286AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | I286A                   | Samples |



27-Oct-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| INA286AIDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | (ODY, ODYF)             | Samples |
| INA286AIDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | (ODY, ODYF)             | Samples |
| INA286AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | I286A                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



27-Oct-2017

#### OTHER QUALIFIED VERSIONS OF INA282, INA283, INA284, INA285, INA286 :

• Automotive: INA282-Q1, INA283-Q1, INA284-Q1, INA285-Q1, INA286-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA282AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA282AIDGKT | VSSOP           | DGK                | 8    | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA282AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| INA283AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA283AIDGKT | VSSOP           | DGK                | 8    | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA283AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| INA284AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA284AIDGKT | VSSOP           | DGK                | 8    | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA284AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| INA285AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA285AIDGKT | VSSOP           | DGK                | 8    | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA285AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| INA286AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA286AIDGKT | VSSOP           | DGK                | 8    | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA286AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2015



| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA282AIDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| INA282AIDGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| INA282AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| INA283AIDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| INA283AIDGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| INA283AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| INA284AIDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| INA284AIDGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| INA284AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| INA285AIDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| INA285AIDGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| INA285AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| INA286AIDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| INA286AIDGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| INA286AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated