SLOS210A - JUNE 1998 - REVISED MARCH 2000

- High-Fidelity Line-Out/HP Driver
- 75-mW Stereo Output
- PC Power Supply Compatible
- Pop Reduction Circuitry
- Internal Mid-Rail Generation
- Thermal and Short-Circuit Protection
- Surface-Mount Packaging
- Pin Compatible With TPA302

#### description

The TPA152 is a stereo audio power amplifier capable of less than 0.1% THD+N at 1 kHz when delivering 75 mW per channel into a 32- $\Omega$  load. THD+N is less than 0.2% across the audio band of 20 to 20 kHz. For 10 k $\Omega$  loads, the THD+N performance is better than 0.005% at 1 kHz, and less than 0.01% across the audio band of 20 to 20 kHz.

The TPA152 is ideal for use as an output buffer for the audio CODEC in PC systems. It is also excellent for use where a high-performance head phone/line-out amplifier is needed. Depop circuitry is integrated to reduce transients during power up, power down, and mute mode.

Amplifier gain is externally configured by means of two resistors per input channel and does not require external compensation for settings of 1 to 10. The TPA152 is packaged in the 8-pin SOIC (D) package that reduces board space and facilitates automated assembly.

### typical application circuit



PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





SLOS210A - JUNE 1998 - REVISED MARCH 2000

#### AVAILABLE OPTIONS

|                 | PACKAGED DEVICE |  |  |  |  |
|-----------------|-----------------|--|--|--|--|
| TA SMALL O      | OUTLINE         |  |  |  |  |
| °C to 85°C TPA1 | 52D†            |  |  |  |  |
| °C to 85°C TPA1 |                 |  |  |  |  |

<sup>†</sup> The D packages are available taped and reeled. To order a taped and reeled part, add the suffix R (e.g., TPA152DR)

## **Terminal Functions**

| TERMIN           | NAL I/O |     | DESCRIPTION                                                                                                                                               |
|------------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | NO.     | 1/0 | DESCRIPTION                                                                                                                                               |
| BYPASS           | 3       |     | BYPASS is the tap to the voltage divider for internal mid-supply bias. This terminal should be connected to a $0.1$ - $\mu$ F to $1$ - $\mu$ F capacitor. |
| GND              | 7       |     | GND is the ground connection.                                                                                                                             |
| IN1-             | 8       | Ι   | IN1- is the inverting input for channel 1.                                                                                                                |
| IN2-             | 4       | Ι   | IN2- is the inverting input for channel 2.                                                                                                                |
| MUTE             | 2       | Ι   | A logic high puts the device into MUTE mode.                                                                                                              |
| V <sub>DD</sub>  | 6       | Ι   | V <sub>DD</sub> is the supply voltage terminal.                                                                                                           |
| V <sub>O</sub> 1 | 1       | 0   | V <sub>O</sub> 1 is the audio output for channel 1.                                                                                                       |
| V <sub>O</sub> 2 | 5       | 0   | V <sub>O</sub> 2 is the audio output for channel 1.                                                                                                       |



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>DD</sub>                           |                                                   |
|-----------------------------------------------------------|---------------------------------------------------|
| Input voltage, V                                          | –0.3 V to V <sub>DD</sub> + 0.3 V                 |
| Continuous total power dissipation                        | internally limited (See Dissipation Rating Table) |
| Operating junction temperature range, T <sub>J</sub>      | 40°C to 150° C                                    |
| Operating case temperature range, T <sub>C</sub>          | 40°C to 125° C                                    |
| Storage temperature range, T <sub>stg</sub>               | 65°C to 150°C                                     |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seco | nds 260°C                                         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### DISSIPATION RATING TABLE

| PACKAGE | $T_{A} \leq 25^{\circ}C$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|--------------------------|-----------------|-----------------------|-----------------------|
| D       | 724 mW                   | 5.8 mW/°C       | 464 mW                | 376 mW                |

#### recommended operating conditions

|                                                | MIN | MAX | UNIT |
|------------------------------------------------|-----|-----|------|
| Supply voltage, V <sub>DD</sub>                | 4.5 | 5.5 | V    |
| Operating free-air temperature, T <sub>A</sub> | -40 | 85  | °C   |

# dc electrical characteristics at $T_{A}$ = 25°C, $V_{DD}$ = 5 V

|           | PARAMETER                     | TEST CONDITIONS                  | MIN | TYP | MAX | UNIT |
|-----------|-------------------------------|----------------------------------|-----|-----|-----|------|
| Voo       | Output offset voltage         |                                  |     |     | 10  | mV   |
|           | Supply ripple rejection ratio | V <sub>DD</sub> = 4.9 V to 5.1 V |     | 81  |     | dB   |
| IDD       | Supply current                | See Figure 13                    |     | 5.5 | 14  | mA   |
| IDD(MUTE) | Supply current in MUTE        |                                  |     | 5.5 | 14  | mA   |
| ZI        | Input impedance               |                                  |     | >1  |     | MΩ   |

## ac operating characteristics V<sub>DD</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 32 $\Omega$ (unless otherwise noted)

|       | PARAMETER                            | TE                                      | MIN                 | TYP           | MAX | UNIT |  |         |
|-------|--------------------------------------|-----------------------------------------|---------------------|---------------|-----|------|--|---------|
| PO    | Output power (each channel)          | THD $\leq$ 0.03%,                       | Gain = 1,           | See Figure 1  |     | 75†  |  | mW      |
| THD+N | Total harmonic distortion plus noise | P <sub>O</sub> = 75 mW,<br>See Figure 2 | 20 Hz–20 kHz        | z, Gain = 1,  |     | 0.2% |  |         |
| Вом   | Maximum output power bandwidth       | A <sub>V</sub> = 5,                     | THD <0.6%,          | See Figure 2  |     | >20  |  | kHz     |
|       | Phase margin                         | Open loop,                              | See Figure 16       | 3             |     | 80°  |  |         |
|       | Supply ripple rejection ratio        | 1 kHz,                                  | $C_B = 1 \ \mu F$ , | See Figure 12 |     | 65   |  | dB      |
|       | Mute attenuation                     | See Figure 15                           |                     |               |     | 110  |  | dB      |
|       | Ch/Ch output separation              | See Figure 13                           |                     |               |     | 102  |  | dB      |
|       | Signal-to-Noise ratio                | $V_{O} = 1 V_{(rms)},$                  | Gain = 1            | See Figure 11 |     | 104  |  | dB      |
| Vn    | Noise output voltage                 | See Figure 10                           |                     |               |     | 6    |  | μV(rms) |

<sup>†</sup>Measured at 1 kHz.

NOTES: 1. The dc output voltage is approximately  $V_{DD}/2$ .

2. Output power is measured at the output pins of the IC at 1 kHz.



SLOS210A - JUNE 1998 - REVISED MARCH 2000

# ac operating characteristics V\_DD = 5 V, T\_A = 25°C, R\_L = 10 k\Omega

|              | PARAMETER                            | TE                                    | MIN                 | TYP           | MAX | UNIT   |  |         |
|--------------|--------------------------------------|---------------------------------------|---------------------|---------------|-----|--------|--|---------|
|              | Total harmonic distortion plus poice | $V_I = 1 V_{(rms)}$ ,<br>See Figure 6 | 20 Hz–20 kHz        | z, Gain = 1,  |     | 0.005% |  |         |
| THD+N        | Total harmonic distortion plus noise | VO(PP) = 4 V,<br>See Figure 8         | 20 Hz–20 kHz        | z, Gain = 1,  |     | 0.005% |  |         |
| Вом          | Maximum output power bandwidth       | G = 5,                                | THD <0.02%,         | See Figure 6  |     | >20    |  | kHz     |
|              | Phase margin                         | Open loop,                            | See Figure 16       | ;             |     | 80°    |  |         |
| <b>k</b> SVR | Supply voltage rejection ratio       | 1 kHz,                                | $C_B = 1 \ \mu F$ , | See Figure 12 |     | 65     |  | dB      |
|              | Mute attenuation                     | See Figure 15                         |                     |               |     | 110    |  | dB      |
|              | Ch/Ch output separation              | See Figure 13                         |                     |               |     | 102    |  | dB      |
|              | Signal-to-Noise ratio                | $V_{O} = 1 V_{(rms)},$                | Gain = 1,           | See Figure 11 |     | 104    |  | dB      |
| Vn           | Noise output voltage                 | See Figure 10                         |                     |               |     | 6      |  | μV(rms) |

<sup>†</sup>Measured at 1 kHz.

## **TYPICAL CHARACTERISTICS**

## Table of Graphs

|       |                                      |                    | FIGURE        |
|-------|--------------------------------------|--------------------|---------------|
| THD+N | Total harmonic distortion plus noise | vs Output power    | 1, 4          |
| THD+N | Total harmonic distortion plus noise | vs Frequency       | 2, 3, 6, 8, 9 |
| THD+N | Total harmonic distortion plus noise | vs Output voltage  | 5, 7          |
| Vn    | Output noise voltage                 | vs Frequency       | 10            |
| SNR   | Signal-to-noise ratio                | vs Gain            | 11            |
|       | Supply ripple rejection ratio        | vs Frequency       | 12            |
|       | Crosstalk                            | vs Frequency       | 13, 14        |
|       | Mute Attenuation                     | vs Frequency       | 15            |
|       | Open-loop gain and phase             | vs Frequency       | 16, 17        |
|       | Closed-loop gain and phase           | vs Frequency       | 18            |
| IDD   | Supply current                       | vs Supply voltage  | 19            |
| PO    | Output power                         | vs Load resistance | 20            |
| PD    | Power dissipation                    | vs Output power    | 21            |





## **TYPICAL CHARACTERISTICS**



SLOS210A - JUNE 1998 - REVISED MARCH 2000









## **TYPICAL CHARACTERISTICS**



SLOS210A - JUNE 1998 - REVISED MARCH 2000



#### **TYPICAL CHARACTERISTICS**







SLOS210A - JUNE 1998 - REVISED MARCH 2000







## **APPLICATION INFORMATION**

#### selection of components

Figure 22 is a schematic diagram of a typical application circuit.



<sup>†</sup> These resistors are optional. Adding these resistors improves the depop performance of the TPA152.

Figure 22. TPA152 Typical Application Circuit



SLOS210A - JUNE 1998 - REVISED MARCH 2000

## **APPLICATION INFORMATION**

#### gain setting resistors, R<sub>F</sub> and R<sub>I</sub>

The gain for the TPA152 is set by resistors R<sub>F</sub> and R<sub>I</sub> according to equation 1.

$$Gain = -\left(\frac{R_F}{R_I}\right)$$
(1)

Given that the TPA152 is a MOS amplifier, the input impedance is very high, consequently input leakage currents are not generally a concern although noise in the circuit increases as the value of  $R_F$  increases. In addition, a certain range of  $R_F$  values are required for proper start-up operation of the amplifier. Taken together it is recommended that the effective impedance seen by the inverting node of the amplifier be set between 5 k $\Omega$  and 20 k $\Omega$ . The effective impedance is calculated in equation 2.

Effective Impedance = 
$$\frac{R_F R_I}{R_F + R_I}$$
 (2)

As an example, consider an input resistance of  $20 \text{ k}\Omega$  and a feedback resistor of  $20 \text{ k}\Omega$ . The gain of the amplifier would be -1 and the effective impedance at the inverting terminal would be  $10 \text{ k}\Omega$ , which is within the recommended range.

For high performance applications, metal film resistors are recommended because they tend to have lower noise levels than carbon resistors. For values of  $R_F$  above 50 k $\Omega$ , the amplifier tends to become unstable due to a pole formed from  $R_F$  and the inherent input capacitance of the MOS input structure. For this reason, a small compensation capacitor of approximately 5 pF should be placed in parallel with  $R_F$ . This, in effect, creates a low-pass filter network with the cutoff frequency defined in equation 3.

$$f_{c(lowpass)} = \frac{1}{2\pi R_F C_F}$$
(3)

For example if  $R_F$  is 100 k $\Omega$  and  $C_F$  is 5 pF then  $f_{co(lowpass)}$  is 318 kHz, which is well outside the audio range.

#### input capacitor, CI

In the typical application, an input capacitor,  $C_I$ , is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case,  $C_I$  and  $R_I$  form a high-pass filter with the corner frequency determined in equation 4.

$$f_{c(highpass)} = \frac{1}{2\pi R_{|}C_{|}}$$
(4)

The value of C<sub>I</sub> is important to consider as it directly affects the bass (low frequency) performance of the circuit. Consider the example where R<sub>I</sub> is 20 k $\Omega$  and the specification calls for a flat bass response down to 20 Hz. Equation 4 is reconfigured as equation 5.

$$C_{I} = \frac{1}{2\pi R_{I} f_{c(highpass)}}$$
(5)

In this example,  $C_I$  is 0.40  $\mu$ F, so one would likely choose a value in the range of 0.47  $\mu$ F to 1  $\mu$ F. A further consideration for this capacitor is the leakage path from the input source through the input network ( $R_I$ ,  $C_I$ ) and the feedback resistor ( $R_F$ ) to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high-gain applications (> 10). For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications, as the dc level there is held at  $V_{DD}/2$ , which is likely higher that the source dc level. Please note that it is important to confirm the capacitor polarity in the application.



## **APPLICATION INFORMATION**

#### power supply decoupling, C<sub>S</sub>

The TPA152 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure that the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F, placed as close as possible to the device V<sub>DD</sub> lead, works best. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10  $\mu$ F or greater placed near the power amplifier is recommended.

#### midrail bypass capacitor, CB

The midrail bypass capacitor,  $C_B$ , serves several important functions. During startup or recovery from shutdown mode,  $C_B$  determines the rate at which the amplifier starts up. This helps to push the start-up pop noise into the subaudible range (so slow it can not be heard). The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier. The capacitor is fed from a 160-k $\Omega$  source inside the amplifier. To keep the start-up pop as low as possible, the relationship shown in equation 6 should be maintained.

$$\frac{1}{\left(\mathsf{C}_{\mathsf{B}}\times 160 \ \mathsf{k}\Omega\right)} \leq \frac{1}{\left(\mathsf{C}_{\mathsf{I}}\mathsf{R}_{\mathsf{I}}\right)} \tag{6}$$

As an example, consider a circuit where  $C_B$  is 1  $\mu$ F,  $C_I$  is 1  $\mu$ F and  $R_I$  is 20 k $\Omega$ . Inserting these values into the equation 9 results in:

$$6.25 \le 50$$

which satisfies the rule. Bypass capacitor,  $C_B$ , values of 0.1  $\mu$ F to 1  $\mu$ F ceramic or tantalum low-ESR capacitors are recommended for the best THD and noise performance.

#### output coupling capacitor, C<sub>C</sub>

In the typical single-supply single-ended (SE) configuration, an output coupling capacitor ( $C_C$ ) is required to block the dc bias at the output of the amplifier thus preventing dc currents in the load. As with the input coupling capacitor, the output coupling capacitor and impedance of the load form a high-pass filter governed by equation 7.

$$f_{c(high)} = \frac{1}{2\pi R_{L}C_{C}}$$
(7)

The main disadvantage, from a performance standpoint, is that the load impedances are typically small, which drive the low-frequency corner higher. Large values of  $C_C$  are required to pass low frequencies into the load. Consider the example where a  $C_C$  of 68  $\mu$ F is chosen and loads vary from 32  $\Omega$  to 47 k $\Omega$ . Table 1 summarizes the frequency response characteristics of each configuration.



## APPLICATION INFORMATION

Table 1. Common Load Impedances vs Low Frequency Output Characteristics in SE Mode

| RL       | СC    | LOWEST FREQUENCY |
|----------|-------|------------------|
| 32 Ω     | 68 μF | 73 Hz            |
| 10,000 Ω | 68 μF | 0.23 Hz          |
| 47,000 Ω | 68 μF | 0.05 Hz          |

As Table 1 indicates, headphone response is adequate and drive into line level inputs (a home stereo for example) is very good.

The output coupling capacitor required in single-supply SE mode also places additional constraints on the selection of other components in the amplifier circuit. With the rules described earlier still valid, add the following relationship:

$$\frac{1}{\left(C_{\mathsf{B}} \times 160 \ \mathsf{k}\Omega\right)} \leq \frac{1}{\left(C_{\mathsf{I}}\mathsf{R}_{\mathsf{I}}\right)} \ll \frac{1}{\mathsf{R}_{\mathsf{L}}C_{\mathsf{C}}} \tag{8}$$

#### output pull-down resistor, R<sub>C</sub> + R<sub>O</sub>

Placing a  $100-\Omega$  resistor, R<sub>C</sub>, from the output side of the coupling capacitor to ground insures the coupling capacitor, C<sub>C</sub>, is charged before a plug is inserted into the jack. Without this resistor, the coupling capacitor would charge rapidly upon insertion of a plug, leading to an audible pop in the headphones.

Placing a 20-k $\Omega$  resistor, R<sub>O</sub>, from the output of the IC to ground insures that the coupling capacitor fully discharges at power down. If the supply is rapidly cycled without this capacitor, a small pop may be audible in 10-k $\Omega$  loads.

#### using low-ESR capacitors

Low-ESR capacitors are recommended throughout this applications section. A real capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance, the more the real capacitor behaves like an ideal capacitor.





27-Mar-2017

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| TPA152D          | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPA152                  | Samples |
| TPA152DG4        | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPA152                  | Samples |
| TPA152DR         | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPA152                  | Samples |
| TPA152DRG4       | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPA152                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

27-Mar-2017

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device   | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA152DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

13-Feb-2016



\*All dimensions are nominal

| Device   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA152DR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated