## SN54LS594, SN54LS599, SN74LS594, SN74LS599 8-BIT SHIFT REGISTERS WITH OUTPUT LATCHES SDLS005 - D2747, JUNE 1983 - REVISED MARCH 1988 - 8-Bit Serial-In, Parallel-Out Shift Registers with Storage - Choice of Output Configurations: 'LS594 ... Buffered 'LS599 ... Open-Collector - Guaranteed Shift Frequency: DC to 20 MHz - Independent Direct-Overriding Clears on Shift and Storage Registers - Independent Clocks for Both Shift and Storage Registers ## description These devices each contain an 8-bit D-type storage register. The storage register has buffered ('LS594) or open-collector ('LS599) outputs. Separate clocks and direct-overriding clears are provided on both the shift and storage registers. A shift output ( $\Omega_H$ ') is provided for cascading purposes. Both the shift register and the storage register clocks are positive-edge triggered. If the user wishes to connect both clocks together, the shift register will always be one clock pulse ahead of the storage register. #### SN54LS594, SN54LS599 . . . J OR W PACKAGE SN74LS594, SN74LS599 . . . N PACKAGE (TOP VIEW) ## SN54LS594, SN54LS599 . . . FK PACKAGE (TOP VIEW) NC — No internal connection ## schematics of inputs and outputs TEXAS INSTRUMENTS # SN54LS594, SN54LS599, SN74LS594, SN74LS599 8-BIT SHIFT REGISTERS WITH OUTPUT LATCHES SDLS005 - D2747, JUNE 1983 - REVISED MARCH 1988 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS † | | SN54LS' | | | SN74LS' | | | | | |-------------------|------------|-------------------------------------------------|------------------------------------------------|--------------------------|------|--------------|--------------|-------|--------------|-------|------| | | | | | MIN | TYP# | MAX | MIN | TYP\$ | MAX | UNIT | | | VIK | | V <sub>CC</sub> = MIN, | I <sub>I</sub> = 18 mA | | | | <b>– 1.5</b> | | | - 1.5 | ٧ | | VOH | 'LS594 Q | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = MAX | V <sub>IH</sub> = 2 V, | I <sub>OH</sub> = - 1 mA | 2,4 | 3.2 | | | | | ٧ | | | | | | I <sub>OH</sub> = 2.6 mA | | | | 2.4 | 3.1 | | | | | QH' | | | I <sub>OH</sub> = - 1 mA | 2,4 | 3.2 | | 2,4 | 3.2 | | | | <sup>І</sup> ОН | 'LS599 Q | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V, | VIL = MAX, | | | 0,1 | | | 0.1 | mA | | | | V <sub>OH</sub> = 5.5 V | | | | | 0.1 | | | 0.1 | | | V <sub>OL</sub> | Q | 1 | V <sub>IH</sub> = 2 V, | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | | | V <sub>CC</sub> = MIN, | | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | | | | QH' | V <sub>IL</sub> = MAX | | IOL = 8 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | | | | | | | I <sub>OL</sub> = 16 mA | | | | | 0.35 | 0.5 | | | Ц | | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 7 V | | | | 0.1 | | | 0.1 | mA | | ΊΗ | _ | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.7 V | | | | 20 | | | 20 | μΑ | | 1 | SER | \/oo = MAY | V. = 0.4 V | V. = 0.4 V | | | - 0.4 | | | - 0.4 | mA | | <sup>1</sup> IL | All others | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.4 V | V ~ 0.4 V | | | | - 0.2 | | | - 0.2 | IIIA | | I <sub>OS</sub> § | 'LS594 Q | $V_{CC} = MAX$ , $V_O = 0$ | • | - 30 | | <b>- 130</b> | - 30 | | <b>- 130</b> | mA | | | | QH' | | | - 20 | | <b>– 100</b> | - 20 | | <b>– 100</b> | 11174 | | | ССН | 'LS594 | VMAY | | | 34 | 50 | | 34 | 50 | mA | | | | 'LS599 | V <sub>CC</sub> = MAX, | | | | 30 | 45 | | 30 | 45 | IIIA | | ICCL | 'LS594 | | All possible inputs grounded, All outputs open | | | 42 | 65 | | 42 | 65 | mA | | | 'LS599 | 1 An outputs opt | 711 | | | 38 | 55 | | 38 | 55 | [ mA | ## switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C, (see note 3) | PARAMETER | FROM | TO<br>(OUTPUT) | | | 'LS594 | | | 'LS599 | | | | |------------------|---------|------------------------------------|-------------------------|------------------------|--------|-----|-----|--------|-----|-----|------| | | (INPUT) | | TEST CONDITIONS | | | TYP | MAX | MIN | TYP | MAX | UNIT | | <sup>t</sup> PLH | SRCKT | QH' | R <sub>L</sub> = 1 kΩ, | C <sub>L</sub> = 30 pF | | 12 | 18 | | 12 | 18 | ns | | <sup>t</sup> PHL | | | | | | 15 | 23 | | 17 | 25 | ns | | <sup>t</sup> PLH | RCKt | O. thru O. | R <sub>L</sub> = 667 Ω, | C <sub>L</sub> = 45 pF | | 12 | 18 | | 28 | 42 | ns | | <sup>t</sup> PHL | | Q <sub>A</sub> thru Q <sub>H</sub> | | | | 20 | 30 | | 24 | 35 | ns | | <sup>t</sup> PHL | SRCLR↓ | QH' | $R_L = 1 k\Omega$ , | C <sub>L</sub> = 30 pF | | 22 | 33 | | 24 | 35 | ns | | <sup>t</sup> PHL | RCLR | Q <sub>A</sub> thru Q <sub>H</sub> | $R_L = 667 \Omega$ , | C <sub>L</sub> = 45 pF | | 38 | 57 | | 40 | 60 | ns | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ‡ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . § Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. ## SN54LS594, SN54LS599, SN74LS594, SN74LS599 8-BIT SHIFT REGISTERS WITH OUTPUT LATCHES SDLS005 - D2747, JUNE 1983 - REVISED MARCH 1988 ## logic symbols<sup>†</sup> <sup>†</sup>These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for J, N, and W packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | |---------------------------------------|----------------------|------------------------------------| | Input voltage | | | | Off-state output voltage | | | | Operating free-air temperature range: | SN54LS594, SN54LS599 | – 55°C to 125°C | | | SN74LS594, SN74LS599 | | | Storage temperature range | | $-65^{\circ}$ C to $150^{\circ}$ C | NOTE 1: Voltage values are with respect to the network ground terminal. ### recommended operating conditions | | | | SN54LS' | | | SN74LS' | | | UNIT | |-----------------|---------------------------------------------|--------------------------------------------------|---------|-----|------------|---------|-----|-------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | | | | | 2 | | | V | | VIL | Low-level input voltage | | | | 0.7 | | | 0.8 | V | | VOH | High-level output voltage | Q <sub>A</sub> thru Q <sub>H</sub> , 'LS599 only | | | 5.5 | | | 5.5 | V | | ЮН | High-level output current | QH' | 1 | | <b>– 1</b> | | | - 1 | mA | | | | QA thru QH, 'LS594 only | 1 | | <b>– 1</b> | | | - 2.6 | | | 1 | Low-level output current | Q <sub>H</sub> ′ | | | 8 | | | 16 | mA | | OL | | Q | | | 12 | | | 24 | | | fSRCK | Shift clock frequency | | | | 20 | 0 | | 20 | MHz | | fRCK | Register clock frequency | | 0 | | 25 | 0 | | 25 | MHz | | tw(SRCK) | Duration of shift clock pulse | | 25 | | | 25 | | | ns | | tw(RCK) | Duration of register clock pulse | | 20 | | | 20 | | | ns | | tw(SRCLR) | Duration of shift clear pulse, low level | | 20 | | | 20 | | | ns | | tw(RCLR) | Duration of register clear pulse, low level | | 35 | | | 35 | | | ns | | | Setup time | SRCLR inactive before SRCK1 | 20 | | | 20 | | | | | | | SER before SRCK1 | 20 | | | 20 | | | ns | | t <sub>su</sub> | | SRCK† before RCK† (see Note 2) | 40 | | | 40 | | | | | | | SRCLR low before RCK1 | 40 | | | 40 | | | | | | | RCLR high before RCK1 | 20 | | | 20 | | | | | th | Hold time | SER after SRCK1 | 0 | | | 0 | | | ns | | TA | Operating free-air temperature | | - 55 | | 125 | 0 | | 70 | °C | NOTE 2: This setup time ensures the register will see stable data from the shift-register outputs. The clocks may be connected together, in which case the storage register state will be one clock pulse behind the shift register. SDLS005 – D2747, JUNE 1983 – REVISED MARCH 1988 ## logic diagram (positive logic) Pin numbers shown are for J, N, and W packages. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated