

Sample &

Buy



bq25100, bq25101, bq25100A, bq25100H, bq25101H, bq25100L

20

SLUSBV8C-AUGUST 2014-REVISED NOVEMBER 2014

# bq2510x 250-mA Single Cell Li-Ion Battery Chargers, 1-mA Termination, 75-nA Battery Leakage

Technical

Documents

## 1 Features

- Charging
  - 1% Charge Voltage Accuracy
  - 10% Charge Current Accuracy
  - Supports Applications for Very Low Charge Currents - 10 mA to 250 mA
  - Supports minimum 1-mA Charge Termination Current
  - Ultra Low Battery Output Leakage Current -Maximum 75 nA
  - Adjustable Termination and Precharge Threshold
  - High voltage Chemistry Support: 4.35 V with bq25100H/01H, 4.30 V with bq25100A
- Protection
  - 30-V Input Rating; with 6.5-V Input Overvoltage Protection
  - Input Voltage Dynamic Power Management
  - 125°C Thermal Regulation; 150°C Thermal Shutdown Protection
  - OUT Short-Circuit Protection and ISET Short Detection
  - Operation over JEITA Range via Battery NTC – 1/2 Fast-Charge-Current at Cold, 4.06 V (bq25100/01) or 4.2 V (bq25100H/01H) at Hot
  - Fixed 10 Hour Safety Timer
- System
  - Automatic Termination and Timer Disable Mode (TTDM) for Absent Battery Pack
  - Available in Small 1.60 mm × 0.90 mm DSBGA Package

## 2 Applications

- Fitness Accessories
- Smart Watches
- Bluetooth<sup>®</sup> Headsets
- Low-Power Handheld Devices

## 3 Description

Tools &

Software

The bq2510x series of devices are highly integrated Li-Ion and Li-Pol linear chargers targeted at spacelimited portable applications. The high input voltage range with input overvoltage protection supports lowcost unregulated adapters.

Support &

Community

The bq2510x has a single power output that charges the battery. A system load can be placed in parallel with the battery as long as the average system load does not keep the battery from charging fully during the 10 hour safety timer.

The battery is charged in three phases: conditioning, constant current and constant voltage. In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if an internal temperature threshold is exceeded.

The charger power stage and charge current sense functions are fully integrated. The charger function has high accuracy current and voltage regulation loops and charge termination. The pre-charge current and termination current threshold are programmed via an external resistor on the bq2510x. The fast charge current value is also programmable via an external resistor.

| Device information      |           |                   |  |  |  |
|-------------------------|-----------|-------------------|--|--|--|
| PART NUMBER             | PACKAGE   | BODY SIZE (NOM)   |  |  |  |
| bq25100                 | DSBGA (6) | 1.60 mm × 0.90 mm |  |  |  |
| bq25101                 | DSBGA (6) | 1.60 mm × 0.90 mm |  |  |  |
| bq25100A                | DSBGA (6) | 1.60 mm × 0.90 mm |  |  |  |
| bq25100H                | DSBGA (6) | 1.60 mm × 0.90 mm |  |  |  |
| bq25101H                | DSBGA (6) | 1.60 mm × 0.90 mm |  |  |  |
| bq25100L <sup>(2)</sup> | DSBGA (6) | 1.60 mm × 0.90 mm |  |  |  |
|                         |           |                   |  |  |  |

#### Device Information<sup>(1)</sup>

(1) For all available packages, see the orderable addendum at the end of the datasheet.

(2) Product preview. Contact the local TI representative for device details.







## **Table of Contents**

| 1 | Feat | ures 1                             |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History2                     |
| 5 | Dev  | ice Comparison Table 3             |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | Handling Ratings 4                 |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics 5       |
|   | 7.6  | Typical Characteristics 8          |
| 8 | Deta | ailed Description 12               |
|   | 8.1  | Overview 12                        |
|   | 8.2  | Functional Block Diagram 14        |
|   | 8.3  | Feature Description 15             |
|   | 8.4  | Device Functional Modes            |

| 9  | Appl  | lication and Implementation                                 | 22 |
|----|-------|-------------------------------------------------------------|----|
|    | 9.1   | Application Information                                     | 22 |
|    |       | Typical Application - Charger Application Design<br>Example |    |
| 10 | Pow   | er Supply Recommendations                                   | 24 |
|    | 10.1  | Leakage Current Effects on Battery Capacity                 | 24 |
| 11 | Layo  | out                                                         | 24 |
|    |       | Layout Guidelines                                           |    |
|    | 11.2  | Layout Example                                              | 25 |
|    | 11.3  | Thermal Package                                             | 25 |
| 12 | Devi  | ice and Documentation Support                               | 26 |
|    | 12.1  | Device Support                                              | 26 |
|    | 12.2  | Related Links                                               | 26 |
|    | 12.3  | Trademarks                                                  | 26 |
|    | 12.4  | Electrostatic Discharge Caution                             | 26 |
|    | 12.5  | Glossary                                                    | 26 |
| 13 | Мес   | hanical, Packaging, and Orderable                           |    |
|    | Infor | mation                                                      | 26 |
|    |       |                                                             |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cha | anges from Revision B (October 2014) to Revision C                     | Page |
|-----|------------------------------------------------------------------------|------|
| •   | Changed data sheet title                                               | 1    |
| •   | Deleted product preview note from bq25101H in Device Information Table | 1    |
|     | Deleted product preview note from bq25101H in Device Comparison Table  |      |
| •   |                                                                        |      |
|     | anges from Revision A (September 2014) to Revision B                   | Page |
| Cha |                                                                        | Page |

| Cł | hanges from Original (August 2014) to Revision A | Pag | е |
|----|--------------------------------------------------|-----|---|
| •  | Release to Production                            |     | 1 |

2 Submit Documentation Feedback Copyright © 2014, Texas Instruments Incorporated

## 5 Device Comparison Table

| PART NUMBER             | V <sub>O(REG)</sub> | V <sub>OVP</sub> | PreTerm /CHG | TS         |
|-------------------------|---------------------|------------------|--------------|------------|
| bq25100                 | 4.20 V              | 6.5 V            | PreTerm      | TS (JEITA) |
| bq25101                 | 4.20 V              | 6.5 V            | CHG          | TS (JEITA) |
| bq25100A                | 4.30 V              | 6.5 V            | PreTerm      | TS         |
| bq25100H                | 4.35 V              | 6.5 V            | PreTerm      | TS (JEITA) |
| bq25101H                | 4.35 V              | 6.5 V            | CHG          | TS (JEITA) |
| bq25100L <sup>(1)</sup> | 4.06 V              | 6.5V             | PreTerm      | TS         |

(1) Product preview. Contact the local TI representative for device details.

## 6 Pin Configuration and Functions



bq25100/100A/100H/100L

## bq25101/101H

#### **Pin Functions**

| F        | PIN               |     | PIN I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  | DESCRIPTION |  |  |
|----------|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| NAME     | NUMBER            | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |             |  |  |
| CHG      | C1 <sup>(1)</sup> |     | Low (FET on) indicates charging and open drain (FET off) indicates no charging or the first charge cycle complete.                                                                                                                                                                                                                                                                                                                                                  |  |             |  |  |
| IN       | A2                | I   | Input power, connected to external DC supply (AC adapter or USB port). Expected range of bypass capacitors 1 $\mu F$ to 10 $\mu F$ , connect from IN to V_{SS}.                                                                                                                                                                                                                                                                                                     |  |             |  |  |
| ISET     | B2                | I   | Programs the fast-charge current setting. External resistor from ISET to VSS defines fast charge current value. Recommended range is 13.5 k $\Omega$ (10 mA) to 0.54 k $\Omega$ (250 mA).                                                                                                                                                                                                                                                                           |  |             |  |  |
| OUT      | A1                | 0   | ery Connection. System Load may be connected. Expected range of bypass capacitors 1 $\mu\text{F}$ $_{\text{IF}}$                                                                                                                                                                                                                                                                                                                                                    |  |             |  |  |
| PRE-TERM | C1 <sup>(1)</sup> | I   | Programs the current termination threshold (1% to 50% of lout, 1mA minimum). The pre-charge current is twice the termination current level.                                                                                                                                                                                                                                                                                                                         |  |             |  |  |
|          |                   |     | Expected range of programming resistor is 600 $\Omega$ to 30 k $\Omega$ (6k: lchg/10 for term; lchg/5 for precharge)                                                                                                                                                                                                                                                                                                                                                |  |             |  |  |
| TS       | B1                | 1   | Temperature sense pin connected to 10k at 25°C NTC thermistor, in the battery pack. Floating TS pin or pulling high puts part in TTDM "Charger" mode and disables TS monitoring, Timers and Termination. Pulling pin low disables the IC. If NTC sensing is not needed, connect this pin to VSS through an external 10-k $\Omega$ resistor. A 250-k $\Omega$ resistor from TS to ground will prevent IC entering TTDM mode when battery with thermistor is removed. |  |             |  |  |
| VSS      | C2                | -   | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |             |  |  |

(1) Spins have different pin definitions

Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback

3

SLUSBV8C - AUGUST 2014 - REVISED NOVEMBER 2014

#### www.ti.com

TRUMENTS

XAS

## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                   |                         |                                | MIN  | MAX | UNIT |
|-----------------------------------|-------------------------|--------------------------------|------|-----|------|
| Input voltage                     | IN (with res            | spect to VSS)                  | -0.3 | 30  | V    |
|                                   | OUT (with               | respect to VSS)                | -0.3 | 7   | V    |
| input voltage                     | PRE-TERM<br>(with respe | /, ISET, TS, CHG<br>ct to VSS) | -0.3 | 7   | V    |
| Input current                     | IN                      |                                |      | 300 | mA   |
| Output current (cor               | nuous) OUT              |                                |      | 300 | mA   |
| Output sink current               | CHG                     |                                |      | 15  | mA   |
| T <sub>J</sub> Junction temperatu | e                       |                                | -40  | 150 | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

## 7.2 Handling Ratings

|                  |                                                          |             |                                                                                                                | MIN | MAX                    | UNIT |
|------------------|----------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------|-----|------------------------|------|
| ESD              | Electrostatic discharge<br>(IEC61000-4-2) <sup>(1)</sup> | IN, OUT, TS | 1 μF between IN and GND,<br>1 μF between TS and GND,<br>2 μF between OUT and GND,<br>x5R Ceramic or equivalent |     | 8<br>contact<br>15 Air | kV   |
| T <sub>STG</sub> | Storage temperature                                      |             |                                                                                                                | -65 | 150                    | °C   |

(1) The test was performed on IC pins that may potentially be exposed to the customer at the product level. The bq2510x IC requires a minimum of the listed capacitance, external to the IC, to pass the ESD test.

## 7.3 Recommended Operating Conditions <sup>(1)</sup>

|                       |                                                                                 | MIN  | NOM  | UNIT |
|-----------------------|---------------------------------------------------------------------------------|------|------|------|
| M                     | IN voltage range                                                                | 3.5  | 28   | V    |
| V <sub>IN</sub>       | IN operating voltage range, Restricted by $V_{\text{DPM}}$ and $V_{\text{OVP}}$ | 4.45 | 6.45 | V    |
| I <sub>IN</sub>       | Input current, IN pin                                                           |      | 250  | mA   |
| I <sub>OUT</sub>      | Current, OUT pin                                                                |      | 250  | mA   |
| TJ                    | Junction temperature                                                            | 0    | 125  | °C   |
| R <sub>PRE-TERM</sub> | Programs precharge and termination current thresholds                           | 0.6  | 30   | kΩ   |
| R <sub>ISET</sub>     | Fast-charge current programming resistor                                        | 0.54 | 13.5 | kΩ   |
| R <sub>TS</sub>       | 10k NTC thermistor range without entering BAT_EN or TTDM                        | 1.66 | 258  | kΩ   |

(1) Operation with V<sub>IN</sub> less than 4.5V or in drop-out may result in reduced performance.

#### 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> bq25100   THERMAL METRIC <sup>(1)</sup> bq25100 $R_{\theta JA}$ Junction-to-ambient thermal resistance 132.9 $R_{\theta JCtop}$ Junction-to-case (top) thermal resistance 1.3 $R_{\theta JB}$ Junction-to-board thermal resistance 21.8 $\psi_{JT}$ Junction-to-top characterization parameter 5.6 $\psi_{JB}$ Junction-to-board characterization parameter 21.8 |                                              |              |       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------|-------|
|                                                                                                                                                                                                                                                                                                                                                                                                |                                              | YFP (6 PINS) | UNIT  |
| $R_{\theta JA}$                                                                                                                                                                                                                                                                                                                                                                                | Junction-to-ambient thermal resistance       | 132.9        |       |
| R <sub>0JCtop</sub>                                                                                                                                                                                                                                                                                                                                                                            | Junction-to-case (top) thermal resistance    | 1.3          |       |
| $R_{\theta JB}$                                                                                                                                                                                                                                                                                                                                                                                | Junction-to-board thermal resistance         | 21.8         | °C/W  |
| ΨJT                                                                                                                                                                                                                                                                                                                                                                                            | Junction-to-top characterization parameter   | 5.6          | °C/VV |
| $\Psi_{JB}$                                                                                                                                                                                                                                                                                                                                                                                    | Junction-to-board characterization parameter | 21.8         |       |
| R <sub>0JCbot</sub>                                                                                                                                                                                                                                                                                                                                                                            | Junction-to-case (bottom) thermal resistance | n/a          |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

4



## 7.5 Electrical Characteristics

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                             | PARAMETER                                                                        | TEST CONDITIONS                                                                                                                                                                                                                                   | MIN   | TYP  | MAX   | UNIT |
|-----------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| INPUT                       |                                                                                  |                                                                                                                                                                                                                                                   |       |      |       |      |
| UVLO                        | Undervoltage lock-out exit                                                       | $V_{\text{IN}}: 0 \ V \rightarrow 4 \ V$                                                                                                                                                                                                          | 3.15  | 3.3  | 3.45  | V    |
| V <sub>HYS_UVLO</sub>       | Hysteresis on $V_{\text{UVLO}\_\text{RISE}}$ falling                             | $V_{IN}$ : 4 V $\rightarrow$ 0 V;<br>V <sub>UVLO_FALL</sub> = V <sub>UVLO_RISE</sub> - V <sub>HYS-UVLO</sub>                                                                                                                                      |       | 250  |       | mV   |
| V <sub>IN-DT</sub>          | Input power good detection<br>threshold is V <sub>OUT</sub> + V <sub>IN-DT</sub> | Input power good if V <sub>IN</sub> > V <sub>OUT</sub> + V <sub>IN-DT</sub> ;<br>V <sub>OUT</sub> = 3.6 V; V <sub>IN</sub> : 3.5 V $\rightarrow$ 4 V                                                                                              | 15    | 60   | 130   | mV   |
| V <sub>HYS-INDT</sub>       | Hysteresis on $V_{IN-DT}$ falling                                                | $V_{OUT} = 3.6 \text{ V};  V_{\text{IN}} : 4 \text{ V} \rightarrow 3.5 \text{ V}$                                                                                                                                                                 |       | 31   |       | mV   |
| t <sub>DGL(PG_PWR)</sub>    | Deglitch time on exiting sleep                                                   | Time measured from V_IN: 0 V $\rightarrow$ 5 V 1-µs risetime to charge enables; V_OUT = 3.6 V                                                                                                                                                     |       | 29   |       | ms   |
| t <sub>DGL(PG_NO-PWR)</sub> | Deglitch time on V <sub>HYS-INDT</sub> power down. Same as entering sleep.       | Time measured from V <sub>IN</sub> : 5 V $\rightarrow$ 3.2 V 1-µs fall-time to charge disables; V <sub>OUT</sub> = 3.6 V                                                                                                                          |       | 29   |       | ms   |
| V <sub>OVP</sub>            | Input over-voltage protection threshold                                          | $V_{IN}$ : 5 V $\rightarrow$ 12 V                                                                                                                                                                                                                 | 6.52  | 6.67 | 6.82  | V    |
| t <sub>DGL(OVP-SET)</sub>   | Input over-voltage blanking time                                                 | $V_{IN}$ : 5 V $\rightarrow$ 12 V                                                                                                                                                                                                                 |       | 113  |       | μs   |
| V <sub>HYS-OVP</sub>        | Hysteresis on OVP                                                                | $V_{IN}$ : 11 V $\rightarrow$ 5 V                                                                                                                                                                                                                 |       | 110  |       | mV   |
| t <sub>DGL(OVP-REC)</sub>   | Deglitch time exiting OVP                                                        | Time measured from V_{IN}: 12 V $\rightarrow$ 5 V 1-µs fall-time to charge enables                                                                                                                                                                |       | 450  |       | μs   |
| V <sub>IN-DPM</sub>         | Low input voltage protection.<br>Restricts lout at V <sub>IN-DPM</sub>           | Limit input source current to 50 mA;<br>V <sub>OUT</sub> = 3.5 V; R <sub>ISET</sub> = 1.35 k $\Omega$                                                                                                                                             | 4.25  | 4.31 | 4.37  | V    |
| ISET SHORT CIF              | RCUIT TEST                                                                       |                                                                                                                                                                                                                                                   |       |      |       |      |
| R <sub>ISET_SHORT</sub>     | Highest resistor value considered a fault (short).                               | $R_{\text{ISET}}$ : 540 $\Omega \to$ 250 $\Omega,$ lout latches off; Cycle power to reset                                                                                                                                                         |       | 420  | 450   | Ω    |
| t <sub>DGL_SHORT</sub>      | Deglitch time transition from ISET short to lout disable                         | Clear fault by disconnecting IN or cycling (high / low) TS/BAT_EN                                                                                                                                                                                 |       | 1    |       | ms   |
| I <sub>OUT_CL</sub>         | Maximum OUT current limit regulation (Clamp)                                     |                                                                                                                                                                                                                                                   | 550   | 600  | 650   | mA   |
| BATTERY SHOR                | T PROTECTION                                                                     |                                                                                                                                                                                                                                                   |       |      |       |      |
| V <sub>OUT(SC)</sub>        | OUT pin short-circuit detection threshold/ precharge threshold                   | $V_{OUT}$ :3 V $\rightarrow$ 0.5 V; No deglitch                                                                                                                                                                                                   | 0.75  | 0.8  | 0.85  | V    |
| V <sub>OUT(SC-HYS)</sub>    | OUT pin Short hysteresis                                                         | Recovery $\geq V_{OUT(SC)} + V_{OUT(SC-HYS)}$ ; Rising; No deglitch                                                                                                                                                                               |       | 77   |       | mV   |
| I <sub>OUT(SC)</sub>        | Source current to OUT pin during short-circuit detection                         |                                                                                                                                                                                                                                                   | 9     | 11   | 13    | mA   |
| QUIESCENT CU                | RRENT                                                                            |                                                                                                                                                                                                                                                   |       |      |       |      |
| 1                           | Battony current into OLIT nin                                                    | V <sub>IN</sub> = 0 V; 0°C to 125°C                                                                                                                                                                                                               |       |      | 75    | nA   |
| I <sub>OUT(PDWN)</sub>      | Battery current into OUT pin                                                     | V <sub>IN</sub> = 0 V; 0°C to 85°C                                                                                                                                                                                                                |       |      | 50    | IIA  |
| I <sub>OUT(DONE)</sub>      | OUT pin current, charging terminated                                             | $V_{IN} = 6 V; V_{OUT} > V_{OUT(REG)}$                                                                                                                                                                                                            |       |      | 6     | μA   |
| I <sub>IN(STDBY)</sub>      | Standby current into IN pin                                                      | TS = GND; $V_{IN} \le 6 V$                                                                                                                                                                                                                        |       |      | 125   | μA   |
| Icc                         | Active supply current, IN pin                                                    | $\label{eq:states} \begin{array}{l} TS = \text{open},  V_{\text{IN}} = 6  \text{V}; \\ TTDM - \text{no load on OUT pin};  V_{\text{OUT}} > V_{\text{OUT(REG)}}; \\ \text{IC enabled} \end{array}$                                                 |       | 0.75 | 1     | mA   |
| BATTERY CHAR                | GER FAST-CHARGE                                                                  |                                                                                                                                                                                                                                                   |       |      |       |      |
|                             |                                                                                  | $ \begin{array}{l} T_{J} = 0^{\circ}C \text{ to } 125^{\circ}C; \ I_{OUT} = 0 \text{ mA to } 250 \text{ mA}; \\ V_{IN} = 5.0 \text{ V}; \ V_{TS\text{-}45^{\circ}C} \leq V_{TS} \leq V_{TS\text{-}0^{\circ}C} \text{ (bq25100/101)} \end{array} $ | 4.16  | 4.2  | 4.23  |      |
|                             |                                                                                  | $ \begin{array}{l} T_{J} = 0^{\circ}C \text{ to } 125^{\circ}C; \ I_{OUT} = 0 \text{ mA to } 250 \text{ mA}; \\ V_{IN} = 5.0 \ V; \ V_{TS^{-45^{\circ}C}} \leq V_{TS} \leq V_{TS^{-0^{\circ}C}} (\text{bq25100A}) \end{array} $                   | 4.26  | 4.3  | 4.33  |      |
| V <sub>OUT(REG)</sub>       | Output voltage                                                                   | $ \begin{array}{l} T_J = 0^\circ C \ to \ 125^\circ C; \ I_{OUT} = 0 \ mA \ to \ 250 \ mA; \\ V_{IN} = 5.0 \ V; \ V_{TS-45^\circ} C \leq V_{TS} \leq V_{TS-0^\circ C} \\ (bq25100H/101H) \end{array} $                                            | 4.31  | 4.35 | 4.38  | V    |
|                             |                                                                                  | $ \begin{array}{l} T_{J} = -5^{\circ}C \ to \ 55^{\circ}C; \ I_{OUT} = 10 mA \ to \ 75 \ mA; \\ V_{IN} = 5.0 \ V; \ V_{TS'-45^{\circ}C} \leq V_{TS} \leq V_{TS-0^{\circ}C} \ (bq25100A) \end{array} $                                             | 4.275 | 4.3  | 4.325 |      |
| M                           | Pottony bot rogulation values-                                                   |                                                                                                                                                                                                                                                   | 4.02  | 4.06 | 4.1   | V    |
| V <sub>O_HT(REG)</sub>      | Battery hot regulation voltage                                                   |                                                                                                                                                                                                                                                   | 4.16  | 4.2  | 4.24  | V    |
| I <sub>OUT(RANGE)</sub>     | Programmed output "fast charge"<br>current range                                 |                                                                                                                                                                                                                                                   | 10    |      | 250   | mA   |

#### bq25100, bq25101, bq25100A, bq25100H, bq25101H, bq25100L

SLUSBV8C - AUGUST 2014 - REVISED NOVEMBER 2014

www.ti.com

**ISTRUMENTS** 

**EXAS** 

## **Electrical Characteristics (continued)**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                         | PARAMETER                                                                                                                     | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                          | MIN                              | TYP                                   | MAX                              | UNIT                     |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------|----------------------------------|--------------------------|
| V <sub>DO(IN-OUT)</sub> | Drop-Out, VIN – VOUT                                                                                                          | $      Adjust \ V_{\text{IN}} \ down \ until \ I_{\text{OUT}} = 0.2 \ \text{A}; \ V_{\text{OUT}} = 4.15 \ \text{V}; \\       R_{\text{ISET}} = 680 \ \Omega; \ T_{\text{J}} \le 100^{\circ}\text{C} $                                                                                                                                                    |                                  | 220                                   | 400                              | mV                       |
| l <sub>оит</sub>        | Output "fast charge" formula                                                                                                  | $V_{OUT(REG)} > V_{OUT} > V_{LOWV}; V_{IN} = 5 V$                                                                                                                                                                                                                                                                                                        |                                  | K <sub>ISET</sub> /R <sub>ISET</sub>  |                                  | А                        |
| K <sub>ISET</sub>       | Fast charge current factor                                                                                                    | $R_{ISET} = K_{ISET} / I_{OUT}$ ; 20 < $I_{OUT}$ < 250 mA                                                                                                                                                                                                                                                                                                | 129                              | 135                                   | 145                              | AΩ                       |
| 1321                    |                                                                                                                               | $R_{ISET} = K_{ISET} / I_{OUT}$ ; 5 < $I_{OUT}$ < 20 mA                                                                                                                                                                                                                                                                                                  | 125                              | 135                                   | 145                              |                          |
| PRECHARGE -             | SET BY PRETERM PIN                                                                                                            |                                                                                                                                                                                                                                                                                                                                                          |                                  |                                       |                                  |                          |
| V <sub>LOWV</sub>       | Pre-charge to fast-charge<br>transition threshold                                                                             |                                                                                                                                                                                                                                                                                                                                                          | 2.4                              | 2.5                                   | 2.6                              | V                        |
| t <sub>DGL1(LOWV)</sub> | Deglitch time on pre-charge to<br>fast-charge transition                                                                      |                                                                                                                                                                                                                                                                                                                                                          |                                  | 57                                    |                                  | μs                       |
| t <sub>DGL2(LOWV)</sub> | Deglitch time on fast-charge to<br>pre-charge transition                                                                      |                                                                                                                                                                                                                                                                                                                                                          |                                  | 32                                    |                                  | ms                       |
| I <sub>PRE-TERM</sub>   | Refer to the Termination Section                                                                                              |                                                                                                                                                                                                                                                                                                                                                          |                                  |                                       |                                  |                          |
| % <sub>PRECHG</sub>     | Pre-charge current, default setting                                                                                           | $V_{OUT} < V_{LOWV}$ ; $R_{ISET} = 2.7 \text{ k}\Omega$ ; $R_{PRE-TERM}$ = High Z or for BQ25101/101H                                                                                                                                                                                                                                                    | 18                               | 20                                    | 22                               | %I <sub>OUT-</sub><br>cc |
|                         | Pre-charge current formula                                                                                                    | $R_{PRE-TERM} = K_{PRE-CHG} (\Omega/\%) \times \%_{PRE-CHG} (\%)$                                                                                                                                                                                                                                                                                        | R <sub>PR</sub>                  | E-TERM/KPRE-CHO                       | G%                               |                          |
| K                       | % Dro chorro Fostor                                                                                                           | $\label{eq:Vour} \begin{split} V_{\text{OUT}} &< V_{\text{LOWV}}; \ V_{\text{IN}} = 5 \ V; \\ R_{\text{PRE-TERM}} &= 6 \ k\Omega \ to \ 30 \ k\Omega; \\ R_{\text{ISET}} &= 1.8 \ k\Omega; \\ R_{\text{PRE-TERM}} &= K_{\text{PRE-CHG}} \ x \ \%_{\text{IPRE-CHG}}, \\ \text{where} \ \%_{\text{I}_{\text{PRE-CHG}}} \ is \ 20 \ to \ 100\% \end{split}$ | 280                              | 300                                   | 320                              | Ω/%                      |
| K <sub>PRE-CHG</sub>    | % Pre-charge Factor                                                                                                           | $\begin{split} &V_{OUT} < V_{LOWV}; \ V_{IN} = 5 \ V; \\ &R_{PRE-TERM} = 3 \ k\Omega \ to \ 6 \ k\Omega; \\ &R_{ISET} = 1.8 \ k\Omega; \\ &R_{PRE-TERM} = K_{PRE-CHG} \times \% I_{PRE-CHG}, \\ &where \ \% I_{PRE-CHG} \ is \ 10\% \ to \ 20\% \end{split}$                                                                                             | 265                              | 300                                   | 340                              | Ω/%                      |
| TERMINATION             | – SET BY PRE-TERM PIN                                                                                                         |                                                                                                                                                                                                                                                                                                                                                          |                                  |                                       |                                  |                          |
| 0/                      | Termination threshold current, default setting                                                                                | $V_{OUT}$ > $V_{RCH};$ $R_{ISET}$ = 2.7 kΩ; $R_{PRE\text{-}TERM}$ = High Z or for BQ25101/101H                                                                                                                                                                                                                                                           | 9                                | 10                                    | 11                               | %I <sub>OUT-</sub><br>cc |
| % <sub>TERM</sub>       | Termination current threshold formula                                                                                         | $R_{PRE-TERM} = K_{TERM} (\Omega/\%) \times \% TERM (\%)$                                                                                                                                                                                                                                                                                                | R                                | PRE-TERM/ KTERN                       | 1                                |                          |
|                         |                                                                                                                               | $\label{eq:Vour} \begin{array}{l} V_{OUT} > V_{RCH;} \ V_{IN} = 5 \ V; \\ R_{PRE-TERM} = 6 \ k\Omega \ to \ 30 \ k\Omega; \\ R_{ISET} = 1.8 \ k\Omega, \ R_{PRE-TERM} = K_{TERM} \times \ \% I_{TERM}, \\ \text{where} \ \% I_{TERM} \ is \ 10 \ to \ 50\% \end{array}$                                                                                  | 575                              | 600                                   | 640                              |                          |
| K <sub>TERM</sub>       | % Term factor                                                                                                                 | $ \begin{split} &V_{OUT} > V_{RCH;} \ V_{IN} = 5 \ V; \\ &R_{PRE-TERM} = 3 \ k\Omega \ to \ 6 \ k\Omega \ ; \\ &R_{ISET} = 1.8 \ k\Omega, \ R_{PRE-TERM} = K_{TERM} \times \% I_{TERM}, \\ &where \ \% I_{TERM} \ is \ 5 \ to \ 10\% \end{split} $                                                                                                       | 555                              | 620                                   | 685                              | Ω/%                      |
|                         |                                                                                                                               | $ \begin{split} &V_{OUT} > V_{RCH}; \ V_{IN} = 5 \ V; \\ &R_{PRE-TERM} = 750 \ \Omega \ to \ 3 \ k\Omega; \\ &R_{ISET} = 1.8 \ k\Omega, \ R_{PRE-TERM} = K_{TERM} \times \ \% I_{TERM}, \\ & \text{where} \ \% I_{TERM} \ is \ 1.25\% \ to \ 5\% \end{split} $                                                                                           | 352                              | 680                                   | 1001                             |                          |
| I <sub>PRE-TERM</sub>   | Current for programming the<br>term. and pre-chg with resistor,<br>I <sub>Term-Start</sub> is the initial PRE-TERM<br>current | $R_{PRE-TERM} = 6 \text{ k}\Omega; V_{OUT} = 4.15 \text{ V}$                                                                                                                                                                                                                                                                                             | 23                               | 25                                    | 27                               | μA                       |
| ITERM                   | Termination current range                                                                                                     | Minimum absolute termination current                                                                                                                                                                                                                                                                                                                     | 1                                |                                       |                                  | mA                       |
| %TERM                   | Termination current formula                                                                                                   |                                                                                                                                                                                                                                                                                                                                                          |                                  | R <sub>TERM</sub> / K <sub>TERM</sub> |                                  | %                        |
| t <sub>DGL(TERM)</sub>  | Deglitch time, termination<br>detected                                                                                        |                                                                                                                                                                                                                                                                                                                                                          |                                  | 29                                    |                                  | ms                       |
| RECHARGE OR             | REFRESH                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                          |                                  |                                       |                                  |                          |
| V <sub>RCH</sub>        | Recharge detection threshold –<br>normal temp                                                                                 | $ \begin{array}{l} V_{IN} = 5 \; V; \; V_{TS} = 0.5 \; V; \\ V_{OUT} : \; 4.25 \; V \rightarrow V_{RCH \; (bq25100)}; \\ V_{OUT} : \; 4.35 \; V \rightarrow V_{RCH \; (bq25100A)}; \\ V_{OUT} : \; 4.40 \; V \rightarrow V_{RCH \; (bq25100H)} \end{array} $                                                                                             | V <sub>O(REG)</sub><br>-0.125    | V <sub>O(REG)</sub> –0.0<br>95        | V <sub>O(REG)</sub> –0.0<br>75   | V                        |
|                         | Recharge detection threshold – hot temp                                                                                       | $ \begin{array}{l} V_{IN} = 5 \; V; \; V_{TS} = 0.2 \; V; \\ V_{OUT} : \; 4.15 \; V \rightarrow V_{RCH \; (bq25100)}; \\ V_{OUT} : \; 4.25 \; V \rightarrow V_{RCH \; (bq25100H)} \end{array} $                                                                                                                                                          | V <sub>O_HT(REG)</sub><br>-0.130 | V <sub>O_HT(REG)</sub><br>-0.105      | V <sub>O_HT(REG)</sub><br>-0.080 | V                        |
| t <sub>DGL1(RCH)</sub>  | Deglitch time, recharge threshold detected                                                                                    | $V_{IN} = 5 V; V_{TS} = 0.5 V;$<br>$V_{OUT}: 4.25 V \rightarrow 3.5V \text{ in 1 } \mu\text{s};$<br>$t_{DGL/RCH}$ is time to ISET ramp                                                                                                                                                                                                                   |                                  | 29                                    |                                  | ms                       |

Submit Documentation Feedback

6

Copyright © 2014, Texas Instruments Incorporated



### **Electrical Characteristics (continued)**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                              | emperature range 0 C 3 T <sub>J</sub> 3                                                 | 125 C and recommended supply voltage                                                                                     |                                | erwise noteu                   | )                              |      |
|------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|------|
|                              | PARAMETER                                                                               | TEST CONDITIONS                                                                                                          | MIN                            | TYP                            | MAX                            | UNIT |
| t <sub>DGL2(RCH)</sub>       | Deglitch time, recharge threshold detected in OUT-Detect Mode                           |                                                                                                                          |                                | 29                             |                                | ms   |
| BATTERY DETEC                | T ROUTINE – (NOTE: In Hot mode                                                          | V <sub>O(REG)</sub> becomes V <sub>O_HT(REG)</sub> )                                                                     |                                |                                |                                |      |
| V <sub>REG-BD</sub>          | VOUT reduced regulation during                                                          | bq25100/101/bq25100H/101H;<br>V <sub>IN</sub> = 5 V; V <sub>TS</sub> = 0.5 V, Battery absent                             | V <sub>O(REG)</sub> -<br>0.450 | V <sub>O(REG)</sub> -<br>0.400 | V <sub>O(REG)</sub> -<br>0.350 | V    |
| REG-BD                       | battery detect                                                                          | bq25100A; $V_{IN}$ = 5 V; $V_{TS}$ = 0.5 V; Battery absent                                                               | V <sub>O(REG)</sub> -<br>0.550 | V <sub>O(REG)</sub> -<br>0.500 | V <sub>O(REG)</sub> -<br>0.450 | •    |
| I <sub>BD-SINK</sub>         | Sink current during V <sub>REG-BD</sub>                                                 | $V_{IN}$ = 5 V; $V_{TS}$ = 0.5 V; Battery absent                                                                         |                                | 2                              |                                | mA   |
| t <sub>DGL(HI/LOW REG)</sub> | Regulation time at $V_{REG}$ or $V_{REG}$ .                                             | $V_{\text{IN}}$ = 5 V; $V_{\text{TS}}$ = 0.5 V; Battery absent                                                           |                                | 25                             |                                | ms   |
| V <sub>BD-HI</sub>           | High battery detection threshold                                                        | $V_{IN}$ = 5 V; $V_{TS}$ = 0.5 V; Battery absent                                                                         | V <sub>O(REG)</sub> -<br>0.150 | V <sub>O(REG)</sub> -<br>0.100 | V <sub>O(REG)</sub> -<br>0.050 | V    |
| V <sub>BD-LO</sub>           | Low battery detection threshold                                                         | $V_{IN}$ = 5 V; $V_{TS}$ = 0.5 V; Battery absent                                                                         | V <sub>REG-BD</sub><br>+0.05   | V <sub>REG-BD</sub><br>+0.1    | V <sub>REG-BD</sub><br>+0.15   | V    |
| BATTERY CHARC                | GING TIMERS AND FAULT TIMERS                                                            |                                                                                                                          |                                |                                |                                |      |
| t <sub>PRECHG</sub>          | Pre-charge safety timer value                                                           | Restarts when entering pre-charge;<br>Always enabled when in pre-charge.                                                 | 1700                           | 1940                           | 2250                           | S    |
| t <sub>MAXCH</sub>           | Charge safety timer value                                                               | Clears fault or resets at UVLO, TS disable, OUT<br>Short, exiting LOWV and Refresh                                       | 34000                          | 38800                          | 45000                          | S    |
| BATTERY-PACK                 | NTC MONITOR (see Note 1); TS pir                                                        | n: 10k NTC                                                                                                               |                                |                                |                                |      |
| I <sub>NTC-10k</sub>         | NTC bias current                                                                        | V <sub>TS</sub> = 0.3 V                                                                                                  | 48.5                           | 50.5                           | 52.5                           | μA   |
| INTC-DIS-10k                 | 10k NTC bias current when<br>charging is disabled                                       | V <sub>TS</sub> = 0 V                                                                                                    | 27                             | 30                             | 33                             | μA   |
| I <sub>NTC-FLDBK-10k</sub>   | INTC is reduced prior to entering<br>TTDM to keep cold thermistor<br>from entering TTDM | V <sub>TS</sub> : Set to 1.525 V                                                                                         | 4                              | 5                              | 6.5                            | μΑ   |
| V <sub>TTDM(TS)</sub>        | Termination and timer disable mode Threshold – Enter                                    | $V_{TS}\!\!: 0.5 \text{ V} \rightarrow 1.7 \text{ V};$ Timer held in reset                                               | 1550                           | 1600                           | 1650                           | mV   |
| V <sub>HYS-TTDM(TS)</sub>    | Hysteresis exiting TTDM                                                                 | $V_{TS}\!\!:1.7\;V\rightarrow0.5\;V;$ Timer enabled                                                                      |                                | 100                            |                                | mV   |
| V <sub>CLAMP(TS)</sub>       | TS maximum voltage clamp                                                                | V <sub>TS</sub> = Open (float)                                                                                           | 1900                           | 1950                           | 2000                           | mV   |
| tool (TTDU)                  | Deglitch exit TTDM between states                                                       |                                                                                                                          |                                | 57                             |                                | ms   |
| tdgl(ttdm)                   | Deglitch enter TTDM between states                                                      |                                                                                                                          |                                | 8                              |                                | μs   |
| V <sub>TS_I-FLDBK</sub>      | TS voltage where INTC is reduce<br>to keep thermistor from entering<br>TTDM             | INTC adjustment (90 to 10%; 45 to 6.6 uA) takes place near this spec threshold; $V_{TS}$ : 1.425 V $\rightarrow$ 1.525 V |                                | 1475                           |                                | mV   |
| C <sub>TS</sub>              | Optional capacitance – ESD                                                              |                                                                                                                          |                                | 0.22                           |                                | μF   |
| V <sub>TS-0°C</sub>          | Low temperature CHG pending                                                             | Low temp charging to pending; $V_{TS}$ : 1 V $\rightarrow$ 1.5 V                                                         | 1230                           | 1255                           | 1280                           | mV   |
| V <sub>HYS-0°C</sub>         | Hysteresis                                                                              | At 0°C; Charge pending to low temp charging; $V_{TS}$ : 1.5 V $\rightarrow$ 1 V                                          |                                | 100                            |                                | mV   |
| V <sub>TS-10°C</sub>         | Low temperature, half charge                                                            | Normal charging to low temp charging; $V_{TS}\text{:}~0.5~V \rightarrow 1~V$                                             | 775                            | 800                            | 830                            | mV   |
| V <sub>HYS-10°C</sub>        | Hysteresis                                                                              | At 10°C; Low temp charging to normal CHG; $V_{TS}$ : 1 V $\rightarrow$ 0.5 V                                             |                                | 55                             |                                | mV   |
| V <sub>TS-45°C</sub>         | High temperature                                                                        | At 4.1V (bq25100/101) or 4.2V (bq25100H/101H); Normal charging to high temp CHG; $V_{TS}{:}~0.5~V \rightarrow 0.2~V$     | 253                            | 268                            | 283                            | mV   |
| V <sub>HYS-45°C</sub>        | Hysteresis                                                                              | At 45°C;<br>High temp charging to normal CHG; $V_{TS}$ : 0.2 V $\rightarrow$ 0.5 V                                       |                                | 20                             |                                | mV   |
| V <sub>TS-60°C</sub>         | High temperature disable                                                                | bq25100/01/100H/101H/100L;<br>High temp charge to pending;<br>$V_{TS}$ : 0.2 V $\rightarrow$ 0.1 V                       | 160                            | 170                            | 180                            | mV   |
| V <sub>HYS-60°C</sub>        | Hysteresis                                                                              | At 60°C (bq25100/01/100H/101H/100L);<br>Charge pending to high temp CHG;<br>$V_{TS}$ : 0.1 V $\rightarrow$ 0.2 V         |                                | 20                             |                                | mV   |

Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback 7

### bq25100, bq25101, bq25100A, bq25100H, bq25101H, bq25100L

SLUSBV8C - AUGUST 2014 - REVISED NOVEMBER 2014

www.ti.com

ISTRUMENTS

EXAS

## **Electrical Characteristics (continued)**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                             | PARAMETER                                              | TEST CONDITIONS                                                     | MIN | TYP | MAX | UNIT |
|-----------------------------|--------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
|                             | De alitate fan TO thread alder 400                     | Normal to cold operation; V <sub>TS</sub> : 0.6 V $\rightarrow$ 1 V |     | 50  |     |      |
| t <sub>DGL(TS_10C)</sub>    | Deglitch for TS thresholds: 10C                        | Cold to normal operation; V <sub>TS</sub> : 1 V $\rightarrow$ 0.6 V |     | 12  |     | ms   |
| t <sub>DGL(TS)</sub>        | Deglitch for TS thresholds: 0/45/60C                   | Battery charging                                                    |     | 30  |     | ms   |
| V <sub>TS-EN-10k</sub>      | Charge enable threshold, (10k NTC)                     | $V_{TS}\!\!: 0 \; V \rightarrow 0.175 \; V$                         | 84  | 92  | 100 | mV   |
| V <sub>TS-DIS_HYS-10k</sub> | HYS below V <sub>TS-EN-10k</sub> to disable, (10k NTC) | $V_{TS}: 0.125 \text{ V} \rightarrow 0 \text{ V}$                   |     | 12  |     | mV   |
| THERMAL REG                 | ULATION                                                |                                                                     |     |     |     |      |
| T <sub>J(REG)</sub>         | Temperature regulation limit                           |                                                                     |     | 125 |     | °C   |
| T <sub>J(OFF)</sub>         | Thermal shutdown temperature                           |                                                                     |     | 155 |     | °C   |
| T <sub>J(OFF-HYS)</sub>     | Thermal shutdown hysteresis                            |                                                                     |     | 20  |     | °C   |
| LOGIC LEVELS                | ON /CHG                                                |                                                                     |     |     |     |      |
| V <sub>OL</sub>             | Output low voltage                                     | I <sub>SINK</sub> = 5 mA                                            |     |     | 0.4 | V    |
| I <sub>LEAK</sub>           | Leakage current into IC                                | $V \overline{CHG} = 5 V$                                            |     |     | 1   | μA   |

## 7.6 Typical Characteristics

Setup: Typical Applications Schematic;  $V_{IN} = 5 V$ ,  $V_{BAT} = 3.6 V$  (unless otherwise noted)



8

Copyright © 2014, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Setup: Typical Applications Schematic; V<sub>IN</sub> = 5 V, V<sub>BAT</sub> = 3.6 V (unless otherwise noted)



Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback 9

#### TEXAS INSTRUMENTS

## bq25100, bq25101, bq25100A, bq25100H, bq25101H, bq25100L

SLUSBV8C - AUGUST 2014 - REVISED NOVEMBER 2014

www.ti.com

## **Typical Characteristics (continued)**



Setup: Typical Applications Schematic;  $V_{IN} = 5 V$ ,  $V_{BAT} = 3.6 V$  (unless otherwise noted)

Copyright © 2014, Texas Instruments Incorporated



## **Typical Characteristics (continued)**



Setup: Typical Applications Schematic;  $V_{IN} = 5 V$ ,  $V_{BAT} = 3.6 V$  (unless otherwise noted)



## 8 Detailed Description

#### 8.1 Overview

The bq2510x is a highly integrated family of single cell Li-Ion and Li-Pol chargers. The charger can be used to charge a battery, power a system or both. The charger has three phases of charging: pre-charge to recover a fully discharged battery, fast-charge constant current to supply the charge safely and voltage regulation to safely reach full capacity. The charger is very flexible, allowing programming of the fast-charge current and Pre-charge/Termination Current. This charger is designed to work with a USB connection (100-mA limit) or Adaptor (DC output). The charger also checks to see if a battery is present.

The charger also comes with a full set of safety features: JEITA Temperature Standard (bq25100/01/100H/101H), Over-Voltage Protection, DPM-IN, Safety Timers, and ISET short protection. All of these features and more are described in detail below.

The charger is designed for a single power path from the input to the output to charge a single cell Li-Ion or Li-Pol battery pack. Upon application of a 5-V DC power source the ISET and OUT short checks are performed to assure a proper charge cycle.

If the battery voltage is below the LOWV threshold, the battery is considered discharged and a preconditioning cycle begins. The amount of precharge current can be programmed using the PRE-TERM pin which programs a percent of fast charge current (10 to 100%) as the precharge current. This feature is useful when the system load is connected across the battery "stealing" the battery current. The precharge current can be set higher to account for the system loading while allowing the battery to be properly conditioned. The PRE-TERM pin is a dual function pin which sets the precharge current level and the termination threshold level. The termination "current threshold" is always half of the precharge programmed current level.

Once the battery voltage has charged to the VLOWV threshold, fast charge is initiated and the fast charge current is applied. The fast charge constant current is programmed using the ISET pin. The constant current provides the bulk of the charge. Power dissipation in the IC is greatest in fast charge with a lower battery voltage. If the IC reaches 125°C, the IC enters thermal regulation, slows the timer clock by half, and reduces the charge current as needed to keep the temperature from rising any further. Figure 19 shows the charging profile with thermal regulation. Typically under normal operating conditions, the IC's junction temperature is less than 125°C and thermal regulation is not entered.

Once the cell has charged to the regulation voltage the voltage loop takes control and holds the battery at the regulation voltage until the current tapers to the termination threshold. The termination can be disabled if desired.

Further details are described in the Operating Modes section.



## **Overview (continued)**



Figure 19. Charging Profile With Thermal Regulation



#### **bq25100**, **bq25101**, **bq25100A**, **bq25100H**, **bq25101H**, **bq25100L** SLUSBV8C - AUGUST 2014 - REVISED NOVEMBER 2014

www.ti.com

#### 8.2 Functional Block Diagram



14 Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



#### 8.3 Feature Description

#### 8.3.1 Overvoltage-Protection (OVP) – Continuously Monitored

If the input source applies an overvoltage, the pass FET, if previously on, turns off after a deglitch, t<sub>BLK(OVP)</sub>. The timer stops counting. Once the overvoltage returns to a normal voltage, the timer and charge continues.

#### 8.3.2 CHG Pin Indication (bq25101, bq25101H)

The charge pin has an internal open drain FET which is on (pulls down to VSS) during the first charge only (independent of TTDM) and is turned off once the battery reaches voltage regulation and the charge current tapers to the termination threshold set by the PRE-TERM resistor. The bq25101/01H terminates at 10% of the programmed charge current. The charge pin is high impedance in sleep mode and OVP and returns to its previous state once the condition is removed. Cycling input power, removing and replacing the battery, pulling the TS pin low and releasing or entering pre-charge mode causes the CHG pin to go reset (go low if power is good and a discharged battery is attached) and is considered the start of a first charge.

#### 8.3.3 CHG Pin LED Pull-up Source (bq25101, bq25101H)

For host monitoring, a pull-up resistor is used between the  $\overline{CHG}$  pin and the VCC of the host and for a visual indication a resistor in series with an LED is connected between the /CHG pin and a power source. If the CHG source is capable of exceeding 7 V, a 6.2-V zener should be used to clamp the voltage. If the source is the OUT pin, note that as the battery changes voltage, and the brightness of the LEDs vary.

#### 8.3.4 IN-DPM (V<sub>IN</sub>-DPM or IN-DPM)

The IN-DPM feature is used to detect an input source voltage that is folding back (voltage dropping), reaching its current limit due to excessive load. When the input voltage drops to the  $V_{IN-DPM}$  threshold the internal pass FET starts to reduce the current until there is no further drop in voltage at the input. This would prevent a source with voltage less than  $V_{IN-DPM}$  to power the out pin. This is an added safety feature that helps protect the source from excessive loads. This feature is not applicable for bq25100A.

#### 8.3.5 OUT

The Charger's OUT pin provides current to the battery and to the system, if present. This IC can be used to charge the battery plus power the system, charge just the battery or just power the system (TTDM) assuming the loads do not exceed the available current. The OUT pin is a current limited source and is inherently protected against shorts. If the system load ever exceeds the output programmed current threshold, the output will be discharged unless there is sufficient capacitance or a charged battery present to supplement the excessive load.

#### 8.3.6 ISET

An external resistor is used to Program the Output Current (10 to 250 mA) and can be used as a current monitor.

 $R_{ISET} = K_{ISET} \div I_{OUT}$ 

Where:

I<sub>OUT</sub> is the desired fast charge current;

K<sub>ISET</sub> is a gain factor found in the electrical specification

For greater accuracy at lower currents, part of the sense FET is disabled to give better resolution. Going from higher currents to low currents, there is hysteresis and the transition occurs around 50 mA.

The ISET resistor is short protected and will detect a resistance lower than  $\neq$ 420  $\Omega$ . The detection requires at least 50 mA of output current. If a "short" is detected, then the IC will latch off and can be reset by cycling the power or cycling TS pin. The OUT current is internally clamped to a maximum current of 600 mA typical and is independent of the ISET short detection circuitry.

For charge current that is below 50 mA, an extra RC circuit is recommended on ISET to acheive more stable current signal. More detail is available in 9.1 Application Information.

Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback 15

(1)



#### Feature Description (continued)



Figure 20. Operation Over TS Bias Voltage - bq25100, bq25100H, bq25101, bq25101H



#### Feature Description (continued)





#### 8.3.7 PRE\_TERM – Pre-Charge and Termination Programmable Threshold

Pre-Term is used to program both the pre-charge current and the termination current threshold. The pre-charge current level is a factor of two higher than the termination current level. The termination can be set between 5 and 50% (recommended range) of the programmed output current level set by ISET. If left floating the termination and pre-charge are set internally at 10/20% respectively. The R<sub>PRE-TERM</sub> is ranged from 600  $\Omega$  to 30 k $\Omega$  and the minimum termination current can be programmed to 1 mA. The pre-charge-to-fast-charge, V<sub>lowv</sub> threshold is set to 2.5 V.

$$R_{PRE-TERM} = \%Term \times K_{TERM} = \%Pre-CHG \times K_{PRE-CHG}$$

(2)

Where:

%Term is the percent of fast charge current where termination occurs;

%Pre-CHG is the percent of fast charge current that is desired during precharge;

K<sub>TERM</sub> and K<sub>PRE-CHG</sub> are gain factors found in the electrical specifications.

#### 8.3.8 TS

The TS function for the bq2510x family is designed to follow the new JEITA temperature standard (bq25100/bq25100H/bq25101/bq25101H) for Li-Ion and Li-Pol batteries. There are now four thresholds, 60°C, 45°C, 10°C, and 0°C. Normal operation occurs between 10°C and 45°C. If between 0°C and 10°C the charge current level is cut in half and if between 45°C and 60°C the regulation voltage is reduced to 4.1 V max for bq25100 and 4.2 V max for bq25100H, see Figure 20. The TS function for the bq25100A cut the charge current level in half between 0°C and 10°C and disables charging when the NTC temperature is above 45°C.

Copyright © 2014, Texas Instruments Incorporated

### bq25100, bq25101, bq25100A, bq25100H, bq25101H, bq25100L

SLUSBV8C - AUGUST 2014 - REVISED NOVEMBER 2014



#### Feature Description (continued)

The TS feature is implemented using an internal 50µA current source to bias the thermistor (designed for use with a 10-k NTC  $\beta$  = 3370 (SEMITEC 103AT-2 or Mitsubishi TH05-3H103F) connected from the TS pin to V<sub>SS</sub>. If this feature is not needed, a fixed 10-k can be placed between TS and V<sub>SS</sub> to allow normal operation. This may be done if the host is monitoring the thermistor and then the host would determine when to pull the TS pin low to disable charge.

The TS pin has two additional features, when the TS pin is pulled low or floated/driven high. A low disables charge and a high puts the charger in TTDM.

Above 60°C (45°C for bq25100A) or below 0°C the charge is disabled. Once the thermistor reaches  $\neq$ -10°C the TS current folds back to keep a cold thermistor (between -10°C and -50°C) from placing the IC in the TTDM mode. If the TS pin is pulled low into disable mode, the current is reduce to  $\neq$ 30 µA. Since the I<sub>TS</sub> curent is fixed along with the temperature thresholds, it is not possible to use thermistor values other than the 10-k NTC (at 25°C).

#### 8.3.9 Timers

The pre-charge timer is set to 30 minutes. The pre-charge current, can be programmed to off-set any system load, making sure that the 30 minutes is adequate.

The fast charge timer is fixed at 10 hours and can be increased real time by going into thermal regulation or IN-DPM. The timer clock slows by a factor of 2, resulting in a clock than counts half as fast when in these modes. If either the 30 minute or ten hour timer times out, the charging is terminated and for bq25101/1H the CHG pin goes high impedance if not already in that state. The timer is reset by disabling the IC, cycling power or going into and out of TTDM.

#### 8.3.10 Termination

Once the OUT pin goes above VRCH, (reaches voltage regulation) and the current tapers down to the termination threshold, a battery detect route is run to determine if the battery was removed or the battery is full. If the battery is present, the charge current will terminate. If the battery was removed along with the thermistor, then the TS pin is driven high and the charge enters TTDM. If the battery was removed and the TS pin is held in the active region, then the battery detect routine will continue until a battery is inserted. The termination current can be programmed down to 625 uA, however, the accuracy will reduce acoordingly when the termination current is below 1 mA.

#### 8.4 Device Functional Modes

#### 8.4.1 Power-Down or Undervoltage Lockout (UVLO)

The bq2510x family is in power down mode if the IN pin voltage is less than UVLO. The part is considered "dead" and all the pins are high impedance. Once the IN voltage rises above the UVLO threshold the IC will enter Sleep Mode or Active mode depending on the OUT pin (battery) voltage.

#### 8.4.2 Power-up

The IC is alive after the IN voltage ramps above UVLO (see sleep mode), resets all logic and timers, and starts to perform many of the continuous monitoring routines. Typically the input voltage quickly rises through the UVLO and sleep states where the IC declares power good, starts the qualification charge at 22 mA, sets the charge current base on the ISET pin, and starts the safety timer.

#### 8.4.3 Sleep Mode

If the IN pin voltage is between  $V_{OUT}+V_{DT}$  and UVLO, the charge current is disabled, the safety timer counting stops (not reset). As the input voltage rises and the charger exits sleep mode, the safety timer continues to count and the charge is enabled. See Figure 22.

#### 8.4.4 New Charge Cycle

A new charge cycle is started when a good power source is applied, performing a chip disable/enable (TS pin), exiting Termination and Timer Disable Mode (TTDM), detecting a battery insertion or the OUT voltage dropping below the VRCH threshold.

18 Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



## **Device Functional Modes (continued)**



Figure 22. bq2510x Power-Up Flow Diagram

Copyright © 2014, Texas Instruments Incorporated

SLUSBV8C - AUGUST 2014 - REVISED NOVEMBER 2014

#### **Device Functional Modes (continued)**

#### 8.4.5 Termination and Timer Disable Mode (TTDM) - TS Pin High

The battery charger is in TTDM when the TS pin goes high from removing the thermistor (removing battery pack/floating the TS pin) or by pulling the TS pin up to the TTDM threshold.

When entering TTDM, the 10 hour safety timer is held in reset and termination is disabled. A battery detect routine is run to see if the battery was removed or not. For bq25101/1H, if the battery was removed then the CHG pin will go to its high impedance state if not already there. If a battery is detected the CHG pin does not change states until the current tapers to the termination threshold, where the CHG pin goes to its high impedance state if not already util remain on).

The charging profile does not change (still has pre-charge, fast-charge constant current and constant voltage modes). This implies the battery is still charged safely and the current is allowed to taper to zero.

When coming out of TTDM, the battery detect routine is run and if a battery is detected, then a new charge cycle begins.

If TTDM is not desired upon removing the battery with the thermistor, one can add a 237-k $\Omega$  resistor between TS and V<sub>SS</sub> to disable TTDM. This keeps the current source from driving the TS pin into TTDM. This creates  $\neq$ 0.1°C error at hot and a  $\neq$ 3°C error at cold.

#### 8.4.6 Battery Detect Routine

The battery detect routine should check for a missing battery while keeping the OUT pin at a useable voltage.

The battery detect routine is run when entering and exiting TTDM to verify if battery is present, or run all the time if battery is missing and not in TTDM. On power-up, if battery voltage is greater than  $V_{RCH}$  thereshold, a battery detect routine is run to determine if a battery is present.

The battery detect routine is disabled while the IC is in TTDM, or has a TS fault. See Figure 23 for the Battery Detect Flow Diagram.

#### 8.4.7 Refresh Threshold

20

After termination, if the OUT pin voltage drops to V<sub>RCH</sub> (100mV below regulation) then a new charge is initiated.

#### 8.4.8 Starting a Charge on a Full Battery

The termination threshold is raised by ≉14% for the first minute of a charge cycle so if a full battery is removed and reinserted or a new charge cycle is initiated, that the new charge terminates (less than 1 minute). Batteries that have relaxed many hours may take several minutes to taper to the termination threshold and terminate charge.

Product Folder Links: bq25100 bq25101 bq25100A bq25100H bq25101H bq25100L

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated

www.ti.com





### **Device Functional Modes (continued)**





Copyright © 2014, Texas Instruments Incorporated

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The bq2510x series of devices are highly integrated Li-Ion and Li-Pol linear chargers targeted at space-limited portable applications. The fast charge current can be programmed from 10 mA to 250 mA through an external resistor on ISET pin. The pre\_charge and termination current can also be programmed through the resistor connected on PRETERM pin. The device has complete system-level protection such as input under-voltage lockout (UVLO), input over-voltage protection (OVP), sleep mode, thermal regulation, safety timers, and NTC monitoring input.

## 9.2 Typical Application - Charger Application Design Example



#### 9.2.1 Design Requirements

- Supply voltage = 5 V
- Fast charge current: I<sub>OUT-FC</sub> = 40 mA;
- Termination Current Threshold: %IOUT-FC = 10% of Fast Charge or ~4 mA
- Pre-Charge Current by default is twice the termination Current or ~8 mA
- TS Battery Temperature Sense = 10-k NTC (103AT)
- /CE is an open drain control pin

#### 9.2.2 Detailed Design Procedures

- The regulation voltage is set to 4.2 V, the input voltage is 5 V and the charge current is programmed to 40 mA.
- For charge current that is below 50 mA, an extra RC circuit is recommended on ISET to acheive more stable current signal. For applications that need higher charge current, the RC circuit is not needed.
- For applications that use more than 200-mA current, there could be a very low level ~1% of charge current ringing in the output. The ringing can be removed by increasing the input capacitance.

Product Folder Links: bq25100 bq25101 bq25100A bq25100H bq25101H bq25100L

FXAS



## **Typical Application - Charger Application Design Example (continued)**

#### 9.2.2.1 Calculations

#### 9.2.2.1.1 Program the Fast Charge Current, ISET:

$$\begin{split} &\mathsf{R}_{\mathsf{ISET}} = [\mathsf{K}_{(\mathsf{ISET})} \,/\, \mathsf{I}_{(\mathsf{OUT})}] \\ &\text{from electrical characteristics table.} \quad . \quad \mathsf{K}_{(\mathsf{SET})} = 135 \; \mathsf{A}\Omega \\ &\mathsf{R}_{\mathsf{ISET}} = [135 \; \mathsf{A}\Omega / 0.04 \; \mathsf{A}] = 3.4 \; \mathsf{k}\Omega \\ &\text{Selecting the closest standard value, use a } 3.4 \text{-} \mathsf{k}\Omega \text{ resistor between ISET and Vss.} \end{split}$$

#### 9.2.2.1.2 Program the Termination Current Threshold, ITERM:

 $\begin{array}{l} \mathsf{R}_{\mathsf{PRE-TERM}} = \mathsf{K}_{(\mathsf{TERM})} \times \mathscr{N}_{\mathsf{IOUT-FC}} \\ \mathsf{R}_{\mathsf{PRE-TERM}} = 600 \ \Omega/\% \times 10\% = 6 \ \mathrm{k\Omega} \\ \mathsf{Selecting} \ \mathsf{the} \ \mathsf{closest} \ \mathsf{standard} \ \mathsf{value}, \ \mathsf{use} \ \mathsf{a} \ 6\mathsf{-}\mathsf{k\Omega} \ \mathsf{resistor} \ \mathsf{between} \ \mathsf{PRETERM} \ \mathsf{and} \ \mathsf{Vss.} \\ \mathsf{One} \ \mathsf{can} \ \mathsf{arrive} \ \mathsf{at} \ \mathsf{the} \ \mathsf{same} \ \mathsf{value} \ \mathsf{by} \ \mathsf{using} \ 20\% \ \mathsf{for} \ \mathsf{a} \ \mathsf{pre-charge} \ \mathsf{value} \ (\mathsf{factor} \ \mathsf{of} \ 2 \ \mathsf{difference}). \\ \mathsf{R}_{\mathsf{PRE-TERM}} = \mathsf{K}_{(\mathsf{PRE-CHG})} \times \mathscr{N}_{\mathsf{IOUT-FC}} \\ \mathsf{R}_{\mathsf{PRE-TERM}} = 300 \ \Omega/\% \times 20\% = 6 \ \mathsf{k\Omega} \end{array}$ 

#### 9.2.2.1.3 TS Function

Use a 10-k NTC thermistor in the battery pack (103AT).

To Disable the temp sense function, use a fixed 10-k $\Omega$  resistor between the TS and VSS.

#### 9.2.2.1.4 Selecting IN and OUT Pin Capacitors

In most applications, all that is needed is a high-frequency decoupling capacitor (ceramic) on the power pin, input and output pins. Using the values shown on the application diagram is recommended. After evaluation of these voltage signals with real system operational conditions, one can determine if capacitance values can be adjusted toward the minimum recommended values (DC load application) or higher values for fast, high amplitude, pulsed load applications. Note if designed for high input voltage sources (bad adaptors or wrong adaptors), the capacitor needs to be rated appropriately. Ceramic capacitors are tested to 2x their rated values so a 16-V capacitor may be adequate for a 30-V transient (verify tested rating with capacitor manufacturer).

#### 9.2.3 bq25100 Application Performance Plots



Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback 23



#### **bq25100**, **bq25101**, **bq25100A**, **bq25100H**, **bq25101H**, **bq25100L** SLUSBV8C - AUGUST 2014 - REVISED NOVEMBER 2014

www.ti.com

## **Typical Application - Charger Application Design Example (continued)**



## **10** Power Supply Recommendations

#### 10.1 Leakage Current Effects on Battery Capacity

To determine how fast a leakage current on the battery will discharge the battery is an easy calculation. The time from full to discharge can be calculated by dividing the Amp-Hour Capacity of the battery by the leakage current. For a 0.1-AHr battery and a 75-nA leakage current (100mAHr/75nA = 250000 Hours), it would take 1333k hours or 152 years to discharge. In reality the self discharge of the cell would be much faster so the 75-nA leakage would be considered negligible.

## 11 Layout

#### 11.1 Layout Guidelines

To obtain optimal performance, the decoupling capacitor from IN to GND and the output filter capacitors from OUT to GND should be placed as close as possible to the bq2510x, with short trace runs to both IN, OUT and GND.

- All low-current GND connections should be kept separate from the high-current charge or discharge paths from the battery. Use a single-point ground technique incorporating both the small signal ground path and the power ground path.
- The high current charge paths into IN pin and from the OUT pin must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces



#### 11.2 Layout Example



Figure 28. Board Layout

## 11.3 Thermal Package

The most common measure of package thermal performance is thermal impedance ( $\theta_{JA}$ ) measured (or modeled) from the chip junction to the air surrounding the package surface (ambient). The mathematical expression for  $\theta_{JA}$  is:

$$\theta_{JA} = (T_J - T) / F$$

Where:

- $T_{\rm J}$  = chip junction temperature
- T = ambient temperature
- P = device power dissipation

Factors that can influence the measurement and calculation of  $\theta_{JA}$  include:

- 1. Whether or not the device is board mounted
- 2. Trace size, composition, thickness, and geometry
- 3. Orientation of the device (horizontal or vertical)
- 4. Volume of the ambient air surrounding the device under test and airflow
- 5. Whether other surfaces are in close proximity to the device being tested

Due to the charge profile of Li-Ion and Li-Pol batteries the maximum power dissipation is typically seen at the beginning of the charge cycle when the battery voltage is at its lowest. Typically after fast charge begins the pack voltage increases to  $\neq$ 3.4 V within the first 2 minutes. The thermal time constant of the assembly typically takes a few minutes to heat up so when doing maximum power dissipation calculations, 3.4 V is a good minimum voltage to use.

The device power dissipation, P, is a function of the charge rate and the voltage drop across the internal PowerFET. It can be calculated from the following equation when a battery pack is being charged :

 $\mathsf{P} = [\mathsf{V}_{(\mathsf{IN})} - \mathsf{V}_{(\mathsf{OUT})}] \times \mathsf{I}_{(\mathsf{OUT})}$ 

Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback 25

(3)

(4)



#### Thermal Package (continued)

The thermal loop feature reduces the charge current to limit excessive IC junction temperature. It is recommended that the design not run in thermal regulation for typical operating conditions (nominal input voltage and nominal ambient temperatures) and use the feature for non typical situations such as hot environments or higher than normal input source voltage. With that said, the IC will still perform as described, if the thermal loop is always active.

## **12 Device and Documentation Support**

#### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|----------|----------------|--------------|------------------------|---------------------|------------------------|
| bq25100  | Click here     | Click here   | Click here             | Click here          | Click here             |
| bq25101  | Click here     | Click here   | Click here             | Click here          | Click here             |
| bq25100A | Click here     | Click here   | Click here             | Click here          | Click here             |
| bq25100H | Click here     | Click here   | Click here             | Click here          | Click here             |
| bq25101H | Click here     | Click here   | Click here             | Click here          | Click here             |
| bq25100L | Click here     | Click here   | Click here             | Click here          | Click here             |

#### Table 1. Related Links

#### 12.3 Trademarks

Bluetooth is a registered trademark of Bluetooth SIG, Inc..

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



15-Jun-2015

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| BQ25100AYFPR     | ACTIVE        | DSBGA        | YFP                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | -40 to 85    | 25100A                  | Samples |
| BQ25100AYFPT     | ACTIVE        | DSBGA        | YFP                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | -40 to 85    | 25100A                  | Samples |
| BQ25100HYFPR     | ACTIVE        | DSBGA        | YFP                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | 0 to 125     | 25100H                  | Samples |
| BQ25100HYFPT     | ACTIVE        | DSBGA        | YFP                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | 0 to 125     | 25100H                  | Samples |
| BQ25100YFPR      | ACTIVE        | DSBGA        | YFP                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | 0 to 125     | 25100                   | Samples |
| BQ25100YFPT      | ACTIVE        | DSBGA        | YFP                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | 0 to 125     | 25100                   | Samples |
| BQ25101HYFPR     | ACTIVE        | DSBGA        | YFP                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | 0 to 125     | 25101H                  | Samples |
| BQ25101HYFPT     | ACTIVE        | DSBGA        | YFP                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | 0 to 125     | 25101H                  | Samples |
| BQ25101YFPR      | ACTIVE        | DSBGA        | YFP                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | 0 to 125     | 25101                   | Samples |
| BQ25101YFPT      | ACTIVE        | DSBGA        | YFP                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | 0 to 125     | 25101                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)



15-Jun-2015

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ25100AYFPR                | DSBGA           | YFP                | 6 | 3000 | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |
| BQ25100AYFPT                | DSBGA           | YFP                | 6 | 250  | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |
| BQ25100HYFPR                | DSBGA           | YFP                | 6 | 3000 | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |
| BQ25100HYFPT                | DSBGA           | YFP                | 6 | 250  | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |
| BQ25100YFPR                 | DSBGA           | YFP                | 6 | 3000 | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |
| BQ25100YFPT                 | DSBGA           | YFP                | 6 | 250  | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |
| BQ25101HYFPR                | DSBGA           | YFP                | 6 | 3000 | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |
| BQ25101HYFPT                | DSBGA           | YFP                | 6 | 250  | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |
| BQ25101YFPR                 | DSBGA           | YFP                | 6 | 3000 | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |
| BQ25101YFPT                 | DSBGA           | YFP                | 6 | 250  | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

8-Apr-2016



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| BQ25100AYFPR                | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| BQ25100AYFPT                | DSBGA        | YFP             | 6    | 250  | 182.0       | 182.0      | 20.0        |
| BQ25100HYFPR                | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| BQ25100HYFPT                | DSBGA        | YFP             | 6    | 250  | 182.0       | 182.0      | 20.0        |
| BQ25100YFPR                 | DSBGA        | YFP             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| BQ25100YFPT                 | DSBGA        | YFP             | 6    | 250  | 210.0       | 185.0      | 35.0        |
| BQ25101HYFPR                | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| BQ25101HYFPT                | DSBGA        | YFP             | 6    | 250  | 182.0       | 182.0      | 20.0        |
| BQ25101YFPR                 | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| BQ25101YFPT                 | DSBGA        | YFP             | 6    | 250  | 182.0       | 182.0      | 20.0        |

# **YFP0006**



# **PACKAGE OUTLINE**

## DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# YFP0006

# **EXAMPLE BOARD LAYOUT**

## DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YFP0006

# **EXAMPLE STENCIL DESIGN**

## DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated