

## **Application Note: SQ27403**

High Efficiency Fast Response, 3.5A, 40V Input Synchronous Step Down Regulator

### **General Description**

The SQ27403 develops a high efficiency synchronous step-down DC/DC converter capable of delivering 3.5A load current. The SQ27403 operates over a wide input voltage range from 4.2V to 40V and integrates main switch and synchronous switch with very low  $R_{DS(ON)}$  to minimize the conduction loss.

The SQ27403 adopts peak current control scheme. The switching frequency is adjustable from 300kHz to 2.2MHz using an external resistor. The device also features ultra low quiescent operating to achieve high efficiency under light load. And the internal soft-start limits inrush current during power on.

### **Ordering Information**



| Ordering Number | Package Type | Note |
|-----------------|--------------|------|
| SQ27403FCA      | SO8E         |      |

### **Features**

- Low  $R_{DS(ON)}$  for Internal Switches (Top/Bottom):  $115/80m\Omega$
- 4.2-40V Input Voltage Range
- Internal Compensation
- Internal 1ms Soft-start Limits the Inrush Current
- Adjustable Switching Frequency Range: 300kHz to 2.2MHz
- 3.5A Output Current Capability
- $\pm 2\%$  0.6V Reference Over -40°C ~ 105°C
- Cycle-by-cycle Peak Current Limitation
- Short Circuit Protection
- Thermal Shutdown and Auto Recovery
- RoHS Compliant and Halogen Free
- Compact Package: SO8E

### **Applications**

- Industrial
- High-Voltage DC/DC Converters

## **Typical Application**



Figure 1. Schematic Diagram



Figure 2. Efficiency vs. Output Current



# **Pinout (Top View)**



Top Mark: CYWxyz (device code: CYW, x=year code, y=week code, z= lot number code)

| Pin Name | Pin Number | Pin Description                                                                                                                                                                            |
|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BS       | 1          | Boot-strap pin. Supply high side gate driver. Connect a 0.1µF ceramic capacitor between the BS and the LX pin.                                                                             |
| LX       | 2          | Inductor pin. Connect this pin to the switching node of inductor.                                                                                                                          |
| IN       | 3          | Input pin. Decouple this pin to GND pin with at least a 4.7µF ceramic capacitor.                                                                                                           |
| EN       | 4          | Enable control. Pull high to turn on. Do not leave it floating.                                                                                                                            |
| FB       | 5          | Output feedback pin. Connect this pin to the center point of the output resistor divider (as shown in Figure 1) to program the output voltage: $V_{OUT}=0.6\times(1+R_1/R_2)$              |
| FS       | 6          | Frequency setting pin. Connect a resistor from this pin to GND to program the switching frequency.  The switching frequency equals to: $fsw(kHz) = 10^6/(9.3 \times R_{FS}(k\Omega) + 30)$ |
| GND      | 7          | Ground.                                                                                                                                                                                    |
| PG       | 8          | Power good indicator. Open drain output. Externally pulled high when V <sub>OUT</sub> is within regulation range. Otherwise, internally pulled low.                                        |

# **Block Diagram**



Figure3. Block diagram





| Absolute Maximum Ratings (Note 1)                               |               |
|-----------------------------------------------------------------|---------------|
| IN to GND                                                       |               |
| LX, FB, EN, FS, PG to GND                                       | 0.3V to 44V   |
| BS-LX                                                           | 4V            |
| Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C, SO8E | 2.5W          |
| Package Thermal Resistance (Note 2)                             |               |
| JA                                                              | 40°C/W        |
| JC                                                              |               |
| Junction Temperature Range                                      |               |
| Lead Temperature (Soldering, 10 sec.)                           |               |
| Storage Temperature Range                                       | 65°C to 150°C |
| <b>Recommended Operating Conditions</b> (Note 3)                |               |
| Supply Input Voltage                                            | 4.2V to 40V   |
| Ambient Temperature Range                                       | 40°C to 105°C |



# **Electrical Characteristics**

 $(V_{IN}=12V,\,T_{J}=-40^{\circ}\text{C}\,\text{ to }+105^{\circ}\text{C}.$  Typical values are at  $T_{J}=25^{\circ}\text{C},$  unless otherwise specified. The values are guaranteed by test design or statistical correlation)

| Parameter                                    | Symbol                                | Test Conditions                                                      | Min            | Тур  | Max            | Unit                 |  |
|----------------------------------------------|---------------------------------------|----------------------------------------------------------------------|----------------|------|----------------|----------------------|--|
| Input Voltage Range                          | $V_{ m IN}$                           |                                                                      | 4.2            |      | 40             | V                    |  |
| Input UVLO Threshold                         | $V_{\rm UVLO}$                        |                                                                      | 3.55           | 4.0  | 4.2            | V                    |  |
| UVLO Hysteresis                              | $V_{HYS}$                             |                                                                      |                | 0.3  |                | V                    |  |
| •                                            |                                       | $I_{OUT}$ =0, $V_{FB}$ = $V_{REF}$ ×105%, $T_{J}$ =25°C              | 10             | 18   | 25             | ^                    |  |
| Quiescent Current                            | $I_Q$                                 | $I_{OUT}$ =0, $V_{FB}$ = $V_{REF}$ ×105%, $T_{J}$ = -40°C~105°C      | 5              | 18   | 33             | μΑ                   |  |
| Shutdown Current                             | $I_{SHDN}$                            | EN=0, T <sub>J</sub> =25°C<br>EN=0, T <sub>J</sub> = -40°C~105°C     |                |      | 5              | μΑ                   |  |
| Feedback Reference<br>Voltage                | $V_{REF}$                             | $T_{J}$ = 25°C<br>$T_{J}$ = -40°C~105°C                              | 0.594<br>0.588 | 0.6  | 0.606<br>0.612 | V                    |  |
| FB Input Current                             | T                                     | V <sub>FB</sub> =0.65V                                               | -50            | 0.0  | 50             | n ^                  |  |
| Top FET RON                                  | I <sub>FB</sub>                       | V FB=0.03 V                                                          | 70             | 115  | 210            | $\frac{nA}{m\Omega}$ |  |
| Bottom FET RON                               | R <sub>DS(ON)1</sub>                  |                                                                      | 45             | 80   | 135            | mΩ                   |  |
| Top FET Current Limit                        | R <sub>DS(ON)2</sub>                  |                                                                      | 4.4            | 5.5  | 6.6            | A                    |  |
| EN High Threshold                            | $I_{\text{LIM,TOP}}$ $V_{\text{ENH}}$ |                                                                      | 1.08           | 1.2  | 1.32           | V                    |  |
| EN Low Threshold                             | V <sub>ENL</sub>                      |                                                                      | 0.9            | 1.0  | 1.32           | V                    |  |
| Hiccup Duty Cycle                            |                                       |                                                                      | 0.9            | 12.5 | 1.1            | <u> </u>             |  |
| Output Discharge Current                     | D <sub>HICCUP</sub>                   |                                                                      |                | 45   |                |                      |  |
| Oscillator Frequency                         | $I_{DIS}$                             | +                                                                    |                | 43   |                | mA                   |  |
| Program Range                                | f <sub>OSC,RNG</sub>                  | R <sub>FS</sub> =45.6k~360k                                          | 300            |      | 2200           | kHz                  |  |
| Oscillator Frequency<br>Accuracy             | f <sub>OSC,ACC</sub>                  | f <sub>OSC</sub> =2MHz, with R <sub>FS</sub> resistor of 1% accuracy | -15%           |      | 15%            | $f_{OSC}$            |  |
| Output Under Voltage<br>Protection Threshold | $V_{\mathrm{UVP}}$                    |                                                                      |                | 33%  |                | $V_{\text{REF}}$     |  |
|                                              | $ m V_{PG}$                           | $V_{FB}$ falling, PG from high to low                                |                | 89%  |                | $V_{\text{REF}}$     |  |
| D. C. Translati                              |                                       | V <sub>FB</sub> rising, PG from low to high                          |                | 93%  |                | $V_{REF}$            |  |
| Power Good Threshold                         |                                       | V <sub>FB</sub> rising, PG from high to low                          |                | 115% |                | $V_{REF}$            |  |
|                                              |                                       | $V_{\text{FB}}$ falling, PG from low to high                         |                | 113% |                | $V_{REF}$            |  |
| DC Dalan                                     | t <sub>PG_F</sub>                     | PG falling edge                                                      |                | 10   |                | μs                   |  |
| PG Delay                                     | t <sub>PG_R</sub>                     | PG rising edge                                                       |                | 150  |                | μs                   |  |
| Power Good Output Low<br>Voltage             | V <sub>PG,LOW</sub>                   | I <sub>PG_LOW</sub> =10mA                                            |                |      | 0.7            | V                    |  |
| Soft-start Time                              | t <sub>SS</sub>                       |                                                                      |                | 1    |                | ms                   |  |
| Min ON Time                                  | t <sub>ON,MIN</sub>                   |                                                                      |                | 90   |                | ns                   |  |
| Min OFF Time                                 | t <sub>OFF,MIN</sub>                  | F <sub>OSC</sub> =2MHz                                               |                | 90   |                | ns                   |  |
| Thermal Shutdown Temperature                 | $T_{SD}$                              |                                                                      |                | 160  |                | °C                   |  |
| Thermal Shutdown<br>Hysteresis               | T <sub>SD,HYS</sub>                   |                                                                      |                | 20   |                | °C                   |  |





**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}\text{C}$  on a two-layer Silergy demo board.

**Note 3:** The device is not guaranteed to function outside its operating conditions.

**Note 4:** High junction temperatures degrade operating lifetime. Operating lifetime is derated for junction temperatures greater than  $125^{\circ}$ C.



# 











Time (2ms/div)

Time (2ms/div)





Time (2ms/div)





Time (100µs/div)





Time (20ms/div)



Time (20ms/div)



Time (2µs/div)



### **Operation**

The SQ27403 develops a high efficiency synchronous step-down DC/DC converter capable of delivering 3.5A load current. The SQ27403 operates over a wide input voltage range from 4.2V to 40V and integrates main switch and synchronous switch with very low  $R_{DS(ON)}$  to minimize the conduction loss.

The SQ27403 adopts peak current control scheme. The switching frequency is adjustable from 300kHz to 2.2MHz using an external resistor. The device also features ultra low quiescent operating to achieve high efficiency under light load. And the internal soft-start limits inrush current during power on.

### **Applications Information**

Because of the high integration in the SQ27403, the application circuit based on this regulator is rather simple. Only input capacitor  $C_{\rm IN}$ , output capacitor  $C_{\rm OUT}$ , output inductor L and feedback resistors ( $R_1$  and  $R_2$ ) need to be selected for the targeted applications specifications.

#### Feedback Resistor Dividers R1 and R2:

Choose  $R_1$  and  $R_2$  to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both  $R_1$  and  $R_2$ . A value of between  $10k\Omega$  and  $1M\Omega$  is highly recommended for both resistors. If  $V_{OUT}$  is 3.3V,  $R_1$ =100k is chosen, then using following equation,  $R_2$  can be calculated to be 22.1k:

$$R_2 = \frac{0.6V}{V_{OUT} - 0.6V} \times R_1$$

$$QND$$

$$R_2 = \frac{0.6V_{FB}}{V_{OUT}} \times R_2$$

#### **Input Capacitor Cin:**

The ripple current through input capacitor is calculated as:

$$\boldsymbol{I}_{_{\text{CIN\_RMS}}} = \boldsymbol{I}_{_{\text{OUT}}} \cdot \sqrt{D(1-D)} \cdot \label{eq:cin_rms}$$

To minimize the potential noise problem, place a typical X5R or better grade ceramic capacitor really close to the IN and GND pins. Care should be taken to minimize the loop area formed by  $C_{\rm IN}$ , and IN/GND pins. In this case, a 4.7 $\mu F$  low ESR ceramic capacitor is recommended.

#### **Output Capacitor Cout:**

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use an X5R or better grade ceramic capacitor greater than 22µF capacitance.

#### **Output Inductor L:**

There are several considerations in choosing this inductor.

1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum output current. The inductance is calculated as:

$$L = \frac{V_{\text{OUT}}(1 - V_{\text{OUT}}/V_{\text{IN,MAX}})}{f_{\text{SW}} \times I_{\text{OUT,MAX}} \times 40\%}$$

where fsw is the switching frequency and  $I_{\text{OUT},\text{MAX}}$  is the maximum load current.

The SQ27403 is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

 The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

$$I_{SAT, MIN} > I_{OUT, MAX} + \frac{V_{OUT}(1-V_{OUT}/V_{IN, MAX})}{2 \times f_{SW} \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<50m $\Omega$  to achieve a good overall efficiency.

#### **External Bootstrap Capacitor**

This capacitor provides the gate driver voltage for internal high side MOSFET. A 100nF low ESR ceramic capacitor connected between BS pin and LX pin is recommended.







#### **Switching Frequency Setting:**

Connect a resistor from the FS pin to GND to adjust the switching frequency. The switching frequency is adjustable from 300kHz to 2.2MHz. The switching frequency can be calculated by below equation:

$$fsw(kHz) = \frac{10^6}{9.3 \times R_{FS}(k\Omega) + 30}$$

Where  $R_{FS}$  is in  $k\Omega$ .

#### **Load Transient Considerations:**

The SQ27403 integrates the compensation components to achieve good stability and fast transient responses. In some applications, adding a ceramic cap in parallel with R1 may further speed up the load transient response and it is recommended for applications with large load transient step requirements.



#### **Short-Circuit Protection:**

The SQ27403 integrates hic-cup mode short circuit protection function. If the device V<sub>OUT</sub> drops below 33% of the set-point, the short-circuit protection mode will be initiated. The device will shut down for approximately 20ms, and then restart with a complete soft-start cycle that is approximately 2ms. If the short circuit condition remains another 'hiccup' cycle of shutdown and restart will continue indefinitely.

#### **Over-temperature Protection (OTP)**

The SQ27403 includes over-temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will shut down switching operation when the junction temperature exceeds 160° C. Once the junction temperature cools down by approximately 20° C the IC will resume normal operation with a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the OTP threshold.

#### **Layout Design:**

The layout design of SQ27403 is relatively simple. For the best efficiency and minimum noise problem, the following components should be placed close to the IC:  $C_{IN}$ , L,  $R_1$  and  $R_2$ .

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.
- 2)  $C_{IN}$  must be close to Pins IN and GND. The loop area formed by  $C_{IN}$  and GND must be minimized.
- 3) The PCB copper area associated with LX pin must be minimized to avoid the potential noise problem.
- 4) The components  $R_1$  and  $R_2$  and the trace connecting to the FB pin must not be adjacent to the LX net on the PCB layout to avoid the noise problem.
- 5) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull-down  $1M\Omega$  resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode.





Figure 4. PCB Layout Suggestion



# **SO8E Package Outline & PCB Layout**



0.40-1.27 0.52 Base 1.00 0.40-1.27

Top view

**Side view** 





Front view

Recommended PCB Layout (Reference Only)

Notes: All dimension in millimeter and exclude mold flash & metal burr.



# **Taping & Reel Specification**

# 1. Taping orientation SO8E



Feeding direction ----

### 2. Carrier Tape & Reel specification for packages



| Package types | Tape width (mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length<br>(mm) | Qty per<br>reel |
|---------------|-----------------|---------------------|---------------------|-----------------------|-----------------------|-----------------|
| SO8E          | 12              | 8                   | 13"                 | 400                   | 400                   | 2500            |

### 3. Others: NA



# **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date          | Revision     | Change          |
|---------------|--------------|-----------------|
| June.08, 2021 | Revision 0.9 | Initial Release |





#### **IMPORTANT NOTICE**

For more information, please visit: www.silergy.com

©2021 Silergy Corp.

All Rights Reserved.