



Order

Now







#### SN54AHCT240, SN74AHCT240

SCLS252N-OCTOBER 1995-REVISED FEBRUARY 2018

# SNx4AHCT240 Octal Inverting Buffers/Drivers With Tri-State Outputs

### 1 Features

- Inputs are TTL-Voltage Compatible
- Latch-Up Performance Exceeds 250 mA
   Per JESD 17
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

## 2 Applications

- Network Switches
- Health and Fitness
- Televisions
- Power Infrastructures

## 3 Description

The SNx4AHCT240 octal buffers/drivers are designed specifically to improve both the performance and density of tri-state memory-address drivers, clock drivers, and bus-oriented receivers and transmitters.

| Device Information <sup>(1)</sup> |            |                    |  |  |  |  |  |  |  |
|-----------------------------------|------------|--------------------|--|--|--|--|--|--|--|
| PART NUMBER                       | PACKAGE    | BODY SIZE (NOM)    |  |  |  |  |  |  |  |
| SN74AHCT240DB                     | SSOP (20)  | 7.50 mm × 5.30 mm  |  |  |  |  |  |  |  |
| SN74AHCT240NS                     | SO (20)    | 12.60 mm × 5.30 mm |  |  |  |  |  |  |  |
| SN74AHCT240PW                     | TSSOP (20) | 6.50 mm × 4.40 mm  |  |  |  |  |  |  |  |
| SN74AHCT240DW                     | SOIC (20)  | 12.80 mm × 7.50 mm |  |  |  |  |  |  |  |
| SN74AHCT240N                      | PDIP (20)  | 25.40 mm × 6.35 mm |  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





Copyright © 2016, Texas Instruments Incorporated

## Simplified Schematic

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions        |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 5 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Switching Characteristics 6        |
|   | 6.7  | Noise Characteristics 6            |
|   | 6.8  | Operating Characteristics6         |
| 7 | Тур  | ical Characteristics7              |
| 8 | Para | ameter Measurement Information     |
| 9 | Deta | ailed Description 10               |
|   | 9.1  | Overview                           |

|    | 9.3  | Feature Description               | 10 |
|----|------|-----------------------------------|----|
|    | 9.4  | Device Functional Modes           | 10 |
| 10 | Арр  | lication and Implementation       | 11 |
|    | 10.1 | Application Information           | 11 |
|    | 10.2 | Typical Application               | 11 |
| 11 | Pow  | er Supply Recommendations         | 12 |
| 12 | Layo | out                               | 12 |
|    | 12.1 | Layout Guidelines                 | 12 |
|    | 12.2 | Layout Example                    | 12 |
| 13 | Devi | ce and Documentation Support      | 13 |
|    | 13.1 | Community Resources               | 13 |
|    | 13.2 | Related Links                     | 13 |
|    | 13.3 | Trademarks                        | 13 |
|    | 13.4 | Electrostatic Discharge Caution   | 13 |
|    | 13.5 | Glossary                          | 13 |
| 14 | Мес  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 13 |

9.2 Functional Block Diagram ..... 10

# 4 Revision History

| Ch                                                                                                         |
|------------------------------------------------------------------------------------------------------------|
| •                                                                                                          |
| •                                                                                                          |
| •                                                                                                          |
|                                                                                                            |
| Moved storage temperature from<br>Changed the <i>Function</i> table layou<br>anges from Revision L (Octobe |

# 

#### Changes from Revision K (July 2003) to Revision L

| • | Updated document to new TI data sheet format                                 | 1  |
|---|------------------------------------------------------------------------------|----|
|   | Deleted Ordering Information table.                                          |    |
| • | Added Military Disclaimer to Features list.                                  | 1  |
|   | Added Applications.                                                          |    |
| • | Extended operating temperature range to 125°C                                | 5  |
| • | Added Thermal Information table                                              | 5  |
| • | Added –40°C to 125°C for SN74AHCT240 in the Electrical Specifications table. | 5  |
| • | Added –40°C to 125°C for SN74AHCT240 in the Switching Characteristics table. | 6  |
| • | Added Detailed Description section                                           | 10 |
| • | Added Application and Implementation section                                 | 11 |
| • | Added Power Supply Recommendations and Layout sections                       | 12 |

www.ti.com

Page

#### 2



# 5 Pin Configuration and Functions

SN54AHCT240, J or W Package SN74AHCT240, DB, DGV, DW, N, NS, or PW Package (20) Pin Top View

| 1 <u>0</u> [ | 1  | J <sub>20</sub> | ] vcc |
|--------------|----|-----------------|-------|
| 1A1 [        | 2  | 19              | ]20E  |
| 2Y4 [        | 3  | 18              | ] 1Y1 |
| 1A2 [        | 4  | 17              | 2A4   |
| 2Y3 [        | 5  | 16              | ] 1Y2 |
| 1A3 [        | 6  | 15              | 2A3   |
| 2Y2 [        | 7  | 14              | ] 1Y3 |
| 1A4 [        | 8  | 13              | 2A2   |
| 2Y1 [        | 9  | 12              | ] 1Y4 |
| GND [        | 10 | 11              | ] 2A1 |
|              |    |                 |       |

#### SN54AHCT240 FK Package (20) Pin Top View



#### **Pin Functions**

| PIN             |     | I/O | DESCRIPTION     |  |  |  |
|-----------------|-----|-----|-----------------|--|--|--|
| NAME            | NO. | 1/0 | DESCRIPTION     |  |  |  |
| 1 <del>0E</del> | 1   | I   | Output Enable 1 |  |  |  |
| 1A1             | 2   | I   | 1A1 Input       |  |  |  |
| 2Y4             | 3   | 0   | 2Y4 Output      |  |  |  |
| 1A2             | 4   | I   | 1A2 Input       |  |  |  |
| 2Y3             | 5   | 0   | 2Y3 Output      |  |  |  |
| 1A3             | 6   | Ι   | 1A3 Input       |  |  |  |
| 2Y2             | 7   | 0   | 2Y2 Output      |  |  |  |
| 1A4             | 8   | I   | 1A4 Input       |  |  |  |
| 2Y1             | 9   | 0   | 2Y1 Output      |  |  |  |
| GND             | 10  | —   | Ground Pin      |  |  |  |
| 2A1             | 11  | Ι   | 2A1 Input       |  |  |  |
| 1Y4             | 12  | 0   | 1Y4 Output      |  |  |  |
| 2A2             | 13  | I   | 2A2 Input       |  |  |  |
| 1Y3             | 14  | 0   | 1Y3 Output      |  |  |  |
| 2A3             | 15  | I   | 2A3 Input       |  |  |  |
| 1Y2             | 16  | 0   | 1Y2 Output      |  |  |  |
| 2A4             | 17  | I   | 2A4 Input       |  |  |  |
| 1Y1             | 18  | 0   | 1Y1 Output      |  |  |  |
| 2 <del>0E</del> | 19  | I   | Output Enable 2 |  |  |  |
| VCC             | 20  | _   | Power Pin       |  |  |  |

SCLS252N-OCTOBER 1995-REVISED FEBRUARY 2018

### TEXAS INSTRUMENTS

www.ti.com

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                               |                             | MIN  | MAX                   | UNIT |
|-----------------------------------------------|-----------------------------|------|-----------------------|------|
| Supply voltage, V <sub>CC</sub>               |                             | -0.5 | 7                     | V    |
| Input voltage, V <sub>I</sub> <sup>(2)</sup>  | -0.5                        | 7    | V                     |      |
| Output voltage, V <sub>O</sub> <sup>(2)</sup> |                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Input clamp current, I <sub>IK</sub>          | V <sub>1</sub> < 0          |      | -20                   | mA   |
| Output clamp current, I <sub>OK</sub>         | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20                   | mA   |
| Continuous output current, I <sub>O</sub>     | $V_{O} = 0$ to $V_{CC}$     |      | ±25                   | mA   |
| Continuous current through $V_{CC}$ or GND    |                             |      | ±75                   | mA   |
| Junction temperature, T <sub>J</sub>          |                             |      | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>         |                             | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 6.2 ESD Ratings

|                    |                         |                                                                                          | MIN | MAX  | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-----|------|------|
|                    | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all $pins^{(1)}$                     | 0   | 1000 | M    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

4

Copyright © 1995–2018, Texas Instruments Incorporated



#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                | SN54AHCT240 |          | SN74AHCT240 |          | UNIT |
|-----------------|--------------------------------|-------------|----------|-------------|----------|------|
|                 |                                | MIN         | MAX      | MIN         | MAX      | UNIT |
| V <sub>CC</sub> | Supply voltage                 | 4.5         | 5.5      | 4.5         | 5.5      | V    |
| VIH             | High-level input voltage       | 2           |          | 2           |          | V    |
| V <sub>IL</sub> | Low-level Input voltage        |             | 0.8      |             | 0.8      | V    |
| VI              | Input voltage                  | 0           | 5.5      | 0           | 5.5      | V    |
| Vo              | Output voltage                 | 0           | $V_{CC}$ | 0           | $V_{CC}$ | V    |
| I <sub>OH</sub> | High-level output current      |             | -8       |             | -8       | mA   |
| I <sub>OL</sub> | Low-level output current       |             | 8        |             | 8        | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55         | 125      | -40         | 125      | °C   |

(1) All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the *Implications of Slow or Floating CMOS Inputs* application report.

#### 6.4 Thermal Information

|                       |                                              |         |         | SN74AHCT240 |         |         |      |
|-----------------------|----------------------------------------------|---------|---------|-------------|---------|---------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DW      | DB      | N           | NS      | PW      | UNIT |
|                       |                                              | 20 PINS | 20 PINS | 20 PINS     | 20 PINS | 20 PINS |      |
| $R_{	ext{	heta}JA}$   | Junction-to-ambient thermal resistance       | 83.0    | 99.9    | 54.9        | 80.4    | 105.4   |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 48.9    | 61.7    | 41.7        | 46.9    | 39.5    |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 50.5    | 55.2    | 35.8        | 47.9    | 56.4    | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 21.1    | 22.6    | 27.9        | 19.9    | 3.1     |      |
| Ψјв                   | Junction-to-board characterization parameter | 50.1    | 54.8    | 35.7        | 47.5    | 55.8    |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER             |                                                | TEST CONDITIONS                                                              | T <sub>A</sub> = 25°C SN54AHCT240 |     | -40°C to 85°C<br>SN74AHCT240 |     | -40°C to 125°C<br>SN74AHCT240 |     | UNIT |     |      |    |
|-----------------------|------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------|-----|------------------------------|-----|-------------------------------|-----|------|-----|------|----|
|                       |                                                |                                                                              | MIN TYP MAX                       |     | MIN                          | MAX | MIN                           | MAX | MIN  | MAX |      |    |
| V                     | High-level                                     | $I_{OH}=-50~\mu\text{A},~V_{CC}=4.5~\text{V}$                                | 4.4                               | 4.5 |                              | 4.4 |                               | 4.4 |      | 4.4 |      | V  |
| V <sub>OH</sub>       | output voltage                                 | $I_{OH}$ = -8 mA, $V_{CC}$ = 4.5 V                                           | 3.94                              |     |                              | 3.8 |                               | 3.8 |      | 3.8 |      | v  |
| V                     | Low-level                                      | $I_{OL}$ = 50 µA, $V_{CC}$ = 4.5 V                                           |                                   |     | 0.1                          |     | 0.1                           |     | 0.1  |     | 0.1  | V  |
| V <sub>OL</sub>       | output voltage                                 | $I_{OL}$ = 8 mA, $V_{CC}$ = 4.5 V                                            |                                   |     | 0.36                         |     | 0.44                          |     | 0.44 |     | 0.44 | v  |
| I <sub>OZ</sub>       | High-<br>impedance-<br>state output<br>current | $V_{O} = V_{CC} \text{ or GND}$<br>$V_{CC} = 5.5 \text{ V}$                  |                                   |     | ±0.25                        |     | ±2.5                          |     | ±2.5 |     | ±2.5 | μA |
| I <sub>I</sub>        | Inflection-<br>point current                   |                                                                              |                                   |     | ±0.1                         |     | ±1 <sup>(1)</sup>             |     | ±1   |     | ±1   | μA |
| I <sub>CC</sub>       | Supply current                                 |                                                                              |                                   |     | 4                            |     | 40                            |     | 40   |     | 40   | μA |
| $\Delta I_{CC}^{(2)}$ | Supply current change                          | One input at 3.4 V<br>other inputs at $V_{CC}$ or<br>GND<br>$V_{CC} = 5.5$ V |                                   |     | 1.35                         |     | 1.5                           |     | 1.5  |     | 1.5  | mA |
| C <sub>i</sub>        | Input<br>capacitance                           | $V_{I} = V_{CC} \text{ or GND}$<br>$V_{CC} = 5.5 \text{ V}$                  |                                   | 2.5 | 10                           |     |                               |     | 10   |     | 10   | pF |
| Co                    | Output<br>capacitance                          | $V_{O} = V_{CC} \text{ or GND}$<br>$V_{CC} = 5.5 \text{ V}$                  |                                   | 3   |                              |     |                               |     |      |     |      | pF |

(1)

On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC} = 0 \text{ V}$ . This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or  $V_{CC}$ . (2)

#### SN54AHCT240, SN74AHCT240

SCLS252N-OCTOBER 1995-REVISED FEBRUARY 2018

#### 6.6 Switching Characteristics

over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) (see Parameter Measurement Information section)

|                    | PARAMETER                                         | TEST C  | TEST CONDITIONS        |                    | 5°C                 | SN54AHC          | T240               | –40°C to<br>SN74AHC |     | -40°C to 125°C<br>SN74AHCT240 |      | UNIT |
|--------------------|---------------------------------------------------|---------|------------------------|--------------------|---------------------|------------------|--------------------|---------------------|-----|-------------------------------|------|------|
|                    |                                                   |         |                        | TYP                | MAX                 | MIN              | MAX                | MIN                 | MAX | MIN MAX                       |      |      |
| t <sub>PLH</sub>   | Propagation delay<br>time<br>(low-to-high output) | A-to-Y  | C <sub>L</sub> = 15 pF | 5.4 <sup>(1)</sup> | 7.4 <sup>(1)</sup>  | 1 <sup>(1)</sup> | 8.5 <sup>(1)</sup> | 1                   | 8.5 | 1                             | 9.5  | ns   |
| t <sub>PHL</sub>   | Propagation delay<br>time<br>(high-to-low output) | A-10-1  | C <sub>L</sub> = 15 pr | 5.4 <sup>(1)</sup> | 7.4 <sup>(1)</sup>  | 1 <sup>(1)</sup> | 8.5 <sup>(1)</sup> | 1                   | 8.5 | 1                             | 9.5  | ns   |
| t <sub>PZH</sub>   | Enable time<br>(to the high level)                | OE-to-Y | C <sub>L</sub> = 15 pF | 7.7 <sup>(1)</sup> | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup> | 12 <sup>(1)</sup>  | 1                   | 12  | 1                             | 13   | ns   |
| t <sub>PZL</sub>   | Enable time<br>(to the low level)                 | OE-IO-Y | CL = 15 pr             | 7.7 <sup>(1)</sup> | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup> | 12 <sup>(1)</sup>  | 1                   | 12  | 1                             | 13   | 115  |
| t <sub>PHZ</sub>   | Disable time<br>(from high level)                 | OE-to-Y | C <sub>1</sub> = 15 pF | 8.3 <sup>(1)</sup> | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup> | 12 <sup>(1)</sup>  | 1                   | 12  | 1                             | 13   | ns   |
| t <sub>PLZ</sub>   | Disable time<br>(from low level)                  | 0E-10-1 | 0L = 15 pi             | 8.3 <sup>(1)</sup> | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup> | 12 <sup>(1)</sup>  | 1                   | 12  | 1                             | 13   |      |
| t <sub>PLH</sub>   | Propagation delay<br>time<br>(low-to-high output) | A-to-Y  | C <sub>1</sub> = 50 pF | 5.9                | 8.4                 | 1                | 9.5                | 1                   | 9.5 | 1                             | 10.5 | 20   |
| t <sub>PHL</sub>   | Propagation delay<br>time<br>(high-to-low output) | A-10-1  | C <sub>L</sub> = 50 pr | 5.9                | 8.4                 | 1                | 9.5                | 1                   | 9.5 | 1                             | 10.5 | ns   |
| t <sub>PZH</sub>   | Enable time<br>(to the high level)                | OE-to-Y | C <sub>1</sub> = 50 pF | 8.2                | 11.4                | 1                | 13                 | 1                   | 13  | 1                             | 14   | ns   |
| t <sub>PZL</sub>   | Enable time<br>(to the low level)                 | 0E-10-1 | C <sub>L</sub> = 50 pr | 8.2                | 11.4                | 1                | 13                 | 1                   | 13  | 1                             | 14   | 115  |
| t <sub>PHZ</sub>   | Disable time<br>(from high level)                 | OE-to-Y | C <sub>1</sub> = 50 pF | 8.8                | 11.4                | 1                | 13                 | 1                   | 13  | 1                             | 14   | ns   |
| t <sub>PLZ</sub>   | Disable time<br>(from low level)                  | 0E-10-1 | 0 <sub>L</sub> = 50 pr | 8.8                | 11.4                | 1                | 13                 | 1                   | 13  | 1                             | 14   | 115  |
| t <sub>sk(o)</sub> | Skew (time), output                               |         | C <sub>L</sub> = 50 pF |                    | 1 <sup>(2)</sup>    |                  | 1                  |                     | 1   |                               | 1    | ns   |

On products compliant to MIL-PRF-38535, this parameter is not production tested.
 On products compliant to MIL-PRF-38535, this parameter does not apply.

### 6.7 Noise Characteristics

 $V_{CC} = 5 \text{ V}, \text{ } C_L = 50 \text{ pF}, \text{ } T_A = 25^{\circ} C^{(1)}$ 

|                    | PARAMETER                                     | SN7 | UNIT |     |      |
|--------------------|-----------------------------------------------|-----|------|-----|------|
|                    | PARAMETER                                     | MIN | TYP  | MAX | UNIT |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |     | 4.1  |     | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2   |      |     | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |     |      | 0.8 | V    |

(1) Characteristics are for surface-mount packages only.

### 6.8 Operating Characteristics

 $V_{CC} = 5 V, T_A = 25^{\circ}C$ 

6

|                 | PARAMETER                     | TEST CONDITIONS    | ТҮР | UNIT |
|-----------------|-------------------------------|--------------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load, f = 1 MHz | 10  | pF   |

XAS



# **7** Typical Characteristics



## 8 Parameter Measurement Information

Unless otherwise noted, all input pulses are supplied by generators having the following characteristics:

- PRR ≤ 1 MHz
- $Z_0 = 50 \Omega$
- t<sub>r</sub> ≤ 3 ns
- t<sub>f</sub> ≤ 3 ns

#### NOTE

All parameters and waveforms are not applicable to all devices.



- (1) C<sub>L</sub> includes probe and jig capacitance.
- (2) The outputs are measured one at a time, with one transition per measurement.

#### Figure 2. Load Circuit For Totem-Pole Outputs



- (1) C<sub>L</sub> includes probe and jig capacitance.
- (2) The outputs are measured one at a time, with one transition per measurement.

#### Figure 3. Load Circuit For Tri-State And Open-Drain Outputs

#### **Table 1. Loading Conditions For Parameter**

| TEST                                                              | S1              |
|-------------------------------------------------------------------|-----------------|
| $t_{PLH}^{(1)}, t_{PHL}^{(1)}$                                    | Open            |
| t <sub>PLZ</sub> <sup>(2)</sup> , t <sub>PZL</sub> <sup>(3)</sup> | V <sub>CC</sub> |
| $t_{PHZ}^{(2)}, t_{PZH}^{(3)}$                                    | GND             |
| Open drain                                                        | V <sub>CC</sub> |

 $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ . (1)

(2)

 $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}^{pu}$ ,  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ . (3)









(1) The outputs are measured one at a time, with one transition per measurement.

#### Figure 5. Voltage Waveforms Propagation Delay Times Inverting and Noninverting Outputs



Figure 6. Voltage Waveforms Setup And Hold Times



- (1) Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control.
- (2) Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- (3) The outputs are measured one at a time, with one transition per measurement.

#### Figure 7. Votlage Waveforms Enable And Disable Times Low- and High-Level Enabling

## 9 Detailed Description

#### 9.1 Overview

The SN74AHCT240 devices are organized as two 4-bit buffers/line drivers with separate output-enable ( $\overline{OE}$ ) inputs. When  $\overline{OE}$  is low, the device passes inverted data from the A inputs to the Y outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

## 9.2 Functional Block Diagram





Copyright © 2016, Texas Instruments Incorporated

### 9.3 Feature Description

- V<sub>CC</sub> is optimized at 5 V
- Allows up-voltage translation from 3.3 V to 5 V
  - Inputs accept V<sub>IH</sub> levels of 2 V
- Slow edge rates minimize output ringing
- Inputs are TTL-voltage compatible

### 9.4 Device Functional Modes

#### Table 2. Function Table (Each 4-bit Inverting Buffer/Driver)

| INF | UTS | OUTPUT |
|-----|-----|--------|
| OE  | Α   | Y      |
| L   | Н   | L      |
| L   | L   | н      |
| н   | Х   | Z      |



## **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

The SNx4AHCT240 device is a low-drive CMOS device that may be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8-V  $V_{IL}$  and 2-V  $V_{IH}$ . This feature makes the SNx4AHCT240 device ideal for translating up from 3.3 V to 5 V. Figure 8 shows this type of translation.

#### **10.2 Typical Application**



Copyright © 2018, Texas Instruments Incorporated

Figure 8. Application Diagram

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in the *Recommended Operating Conditions* table.
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant, allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions:
  - Load currents should not exceed 25 mA per output and 75 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

### **Typical Application (continued)**

#### 10.2.3 Application Curves



## **11 Power Supply Recommendations**

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions*.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1  $\mu$ F capacitor is recommended. If there are multiple V<sub>CC</sub> terminals then 0.01  $\mu$ F or 0.022  $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1  $\mu$ F and 1.0  $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for the best results.

### 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Such examples are when only two inputs of a triple-input AND gate are used, or only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 10 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.

#### 12.2 Layout Example



#### Figure 10. Layout Diagram



## **13 Device and Documentation Support**

#### 13.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|-------------|----------------|--------------|------------------------|---------------------|---------------------|--|
| SN54AHCT240 | Click here     | Click here   | Click here             | Click here          | Click here          |  |
| SN74AHCT240 | Click here     | Click here   | Click here             | Click here          | Click here          |  |

#### Table 3. Related Links

#### 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



31-Jan-2018

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp                 | Op Temp (°C) | Device Marking                            | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|-------------------------------|--------------|-------------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                           |              | (4/5)                                     |         |
| 5962-9680601Q2A  | ACTIVE | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE       | N / A for Pkg Type -55 to 125 |              | 5962-<br>9680601Q2A<br>SNJ54AHCT<br>240FK | Samples |
| 5962-9680601QRA  | ACTIVE | CDIP         | J       | 20   | 1    | TBD                        | A42              | N / A for Pkg Type            | -55 to 125   | 5962-9680601QR<br>A<br>SNJ54AHCT240J      | Samples |
| 5962-9680601QSA  | ACTIVE | CFP          | W       | 20   | 1    | TBD                        | A42              | N / A for Pkg Type            | -55 to 125   | 5962-9680601QS<br>A<br>SNJ54AHCT240W      | Samples |
| SN74AHCT240DBR   | ACTIVE | SSOP         | DB      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240DW    | ACTIVE | SOIC         | DW      | 20   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240DWE4  | ACTIVE | SOIC         | DW      | 20   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240DWR   | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240N     | ACTIVE | PDIP         | N       | 20   | 20   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type            | -40 to 125   | SN74AHCT240N                              | Samples |
| SN74AHCT240NSR   | ACTIVE | SO           | NS      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240NSRE4 | ACTIVE | SO           | NS      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240PW    | ACTIVE | TSSOP        | PW      | 20   | 70   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240PWE4  | ACTIVE | TSSOP        | PW      | 20   | 70   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240PWG4  | ACTIVE | TSSOP        | PW      | 20   | 70   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240PWR   | ACTIVE | TSSOP        | PW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240PWRG4 | ACTIVE | TSSOP        | PW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM            | -40 to 125   | HB240                                     | Samples |



31-Jan-2018

| Orderable Device | Status | Package Type | •       | Pins | •   | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                            | Samples |
|------------------|--------|--------------|---------|------|-----|----------|------------------|--------------------|--------------|-------------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)      | (6)              | (3)                |              | (4/5)                                     |         |
| SNJ54AHCT240FK   | ACTIVE | LCCC         | FK      | 20   | 1   | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>9680601Q2A<br>SNJ54AHCT<br>240FK | Samples |
| SNJ54AHCT240J    | ACTIVE | CDIP         | J       | 20   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | 5962-9680601QR<br>A<br>SNJ54AHCT240J      | Samples |
| SNJ54AHCT240W    | ACTIVE | CFP          | W       | 20   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | 5962-9680601QS<br>A<br>SNJ54AHCT240W      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

31-Jan-2018

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AHCT240, SN74AHCT240 :

- Catalog: SN74AHCT240
- Automotive: SN74AHCT240-Q1, SN74AHCT240-Q1
- Military: SN54AHCT240

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

## **TAPE AND REEL INFORMATION**





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 | -                  |    |      |                          |                          |            |            |            | -          |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74AHCT240DBR              | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74AHCT240DWR              | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74AHCT240NSR              | SO              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

31-Jan-2018



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHCT240DBR | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74AHCT240DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74AHCT240NSR | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

W (R-GDFP-F20)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - This drawing is subject to change without notice. В.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
    D. Index point is provided on cap for terminal identification only.
    E. Falls within Mil-Std 1835 GDFP2-F20



LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

PW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



# LAND PATTERN DATA



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **DW0020A**



# **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated