SCHS298B - APRIL 2000 - REVISED MARCH 2003

| <ul> <li>Inputs Are TTL-Voltage Compatible</li> <li>Internal Look-Ahead for Fast Counting</li> </ul> | CD54ACT161 F PACKAGE<br>CD74ACT161 E OR M PACKAGE<br>(TOP VIEW) |                                 |  |  |  |  |
|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------|--|--|--|--|
| <ul> <li>Carry Output for n-Bit Cascading</li> </ul>                                                 |                                                                 |                                 |  |  |  |  |
| <ul> <li>Synchronous Counting</li> </ul>                                                             |                                                                 | <sup>→</sup> 16 V <sub>CC</sub> |  |  |  |  |
| Synchronously Programmable                                                                           |                                                                 | 15 RCO                          |  |  |  |  |
| <ul> <li>SCR-Latchup-Resistant CMOS Process and</li> </ul>                                           | АЦЗ                                                             |                                 |  |  |  |  |
| Circuit Design                                                                                       | B 4                                                             | 13 Q <sub>B</sub>               |  |  |  |  |
| -                                                                                                    | СЦ5                                                             | 12 Q <sub>C</sub>               |  |  |  |  |
| Exceeds 2-kV ESD Protection per                                                                      | D 🛛 6                                                           | 11 🛛 Q <sub>D</sub>             |  |  |  |  |
| MIL-STD-883, Method 3015                                                                             | ENP 🛛 7                                                         | 10 🛛 ENT                        |  |  |  |  |
| description/ordering information                                                                     | GND 🛛 8                                                         | 9] LOAD                         |  |  |  |  |

The 'ACT161 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that normally are associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.

These devices are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.

The clear function is asynchronous. A low level at the clear ( $\overline{\text{CLR}}$ ) input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load ( $\overline{\text{LOAD}}$ ), or enable inputs.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15, with  $Q_A$  high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.

The counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.

| TA             | PAC      | KAGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------|-------------------|--------------------------|---------------------|
| –55°C to 125°C | PDIP – E | Tube              | CD74ACT161E              | CD74ACT161E         |
|                | SOIC – M | Tube              | CD74ACT161M              | ACT161M             |
|                | 30IC - M | Tape and reel     | CD74ACT161M96            | ACTION              |
|                | CDIP – F | Tube              | CD54ACT161F3A            | CD54ACT161F3A       |

#### **ORDERING INFORMATION**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2003, Texas Instruments Incorporated On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

SCHS298B - APRIL 2000 - REVISED MARCH 2003

|        | FUNCTION TABLE |     |     |      |         |                |        |               |  |  |  |
|--------|----------------|-----|-----|------|---------|----------------|--------|---------------|--|--|--|
| INPUTS |                |     |     |      |         |                | PUTS   | FUNCTION      |  |  |  |
| CLR    | CLK            | ENP | ENT | LOAD | A,B,C,D | Qn             | RCO    | FUNCTION      |  |  |  |
| L      | Х              | Х   | Х   | Х    | Х       | L              | L      | Reset (clear) |  |  |  |
| н      | $\uparrow$     | Х   | Х   | I    | I       | L              | L      | Parallel load |  |  |  |
| н      | $\uparrow$     | Х   | Х   | I    | h       | Н              | Note 1 | Farallerioau  |  |  |  |
| Н      | $\uparrow$     | h   | h   | h    | Х       | Count          | Note 1 | Count         |  |  |  |
| Н      | Х              | I   | Х   | h    | Х       | q <sub>n</sub> | Note 1 | Inhibit       |  |  |  |
| н      | Х              | Х   | 1   | h    | Х       | q <sub>n</sub> | L      |               |  |  |  |

H = high level, L = low level, X = don't care, h = high level one setup time prior to the CLK low-to-high transition, I = low level one setup time prior to the CLK low-to-high transition, q = the state of the referenced output prior to the CLK low-to-high transition, and  $\uparrow$  = CLK low-to-high transition.

NOTE 1: The RCO output is high when ENT is high and the counter is at terminal count (HHHH).



SCHS298B - APRIL 2000 - REVISED MARCH 2003



logic diagram (positive logic)

<sup>†</sup> For simplicity, routing of complementary signals LD and CK is not shown on this overall logic diagram. The uses of these signals are shown on the logic diagram of the D/T flip-flops.



SCHS298B - APRIL 2000 - REVISED MARCH 2003

#### logic symbol, each D/T flip-flop



logic diagram, each D/T flip-flop (positive logic)



<sup>†</sup> The origins of  $\overline{\text{LD}}$  and  $\overline{\text{CK}}$  are shown in the logic diagram of the overall device.



SCHS298B - APRIL 2000 - REVISED MARCH 2003

#### typical clear, preset, count, and inhibit sequence

The following sequence is illustrated below:

- 1. Clear outputs to zero (asynchronous)
- 2. Preset to binary 12
- 3. Count to 13, 14, 15, 0, 1, and 2
- 4. Inhibit



#### SCHS298B - APRIL 2000 - REVISED MARCH 2003

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                                   | –0.5 V to 6 V  |
|---------------------------------------------------------------------------------------------------------|----------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ V or $V_I > V_{CC}$ ) (see Note 2)                            |                |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 V or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 2) |                |
| Continuous output current, $I_O (V_O > 0 V \text{ or } V_O < V_{CC})$                                   | ±50 mA         |
| Continuous current through V <sub>CC</sub> or GND                                                       | ±100 mA        |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): E package                                        | 67°C/W         |
| M package                                                                                               | 73°C/W         |
| Storage temperature range, T <sub>stg</sub>                                                             | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 4)

|                     |                                    | $1 T_{A} = 25^{\circ}C$ |     | –40°(<br>85° |     | UNIT |     |    |
|---------------------|------------------------------------|-------------------------|-----|--------------|-----|------|-----|----|
|                     |                                    | MIN                     | MAX | MIN          | MAX | MIN  | MAX |    |
| VCC                 | Supply voltage                     | 4.5                     | 5.5 | 4.5          | 5.5 | 4.5  | 5.5 | V  |
| VIH                 | High-level input voltage           | 2                       |     | 2            |     | 2    |     | V  |
| VIL                 | Low-level input voltage            |                         | 0.8 |              | 0.8 |      | 0.8 | V  |
| VI                  | Input voltage                      | 0                       | VCC | 0            | VCC | 0    | VCC | V  |
| Vo                  | Output voltage                     | 0                       | VCC | 0            | VCC | 0    | VCC | V  |
| ЮН                  | High-level output current          |                         | -24 |              | -24 |      | -24 | mA |
| IOL                 | Low-level output current           |                         | 24  |              | 24  |      | 24  | mA |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |                         | 10  |              | 10  |      | 10  | ns |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCHS298B - APRIL 2000 - REVISED MARCH 2003

| PARAMETER | TEST CON                                | IDITIONS                              | Vcc               | T <sub>A</sub> = 25°C |      | –55°C to<br>125°C |      | –40°C to<br>85°C |        | UNIT |
|-----------|-----------------------------------------|---------------------------------------|-------------------|-----------------------|------|-------------------|------|------------------|--------|------|
|           |                                         |                                       |                   | MIN                   | MAX  | MIN               | MAX  | MIN              | MAX    |      |
| V         |                                         | I <sub>OH</sub> = -50 μA              | 4.5 V             | 4.4                   |      | 4.4               |      | 4.4              |        |      |
|           |                                         | I <sub>OH</sub> = -24 mA              | 4.5 V             | 3.94                  |      | 3.7               |      | 3.8              |        | V    |
| VOH       | $V_{I} = V_{IH} \text{ or } V_{IL}$     | I <sub>OH</sub> = -50 mA†             | 5.5 V             | -                     |      | 3.85              |      | -                |        | v    |
|           |                                         | I <sub>OH</sub> = -75 mA <sup>†</sup> | 5.5 V             |                       |      |                   |      | 3.85             |        |      |
|           |                                         | I <sub>OL</sub> = 50 μA               | 4.5 V             |                       | 0.1  |                   | 0.1  |                  | 0.1    |      |
|           |                                         | I <sub>OL</sub> = 24 mA               | 4.5 V             |                       | 0.36 |                   | 0.5  |                  | 0.44 V | V    |
| VOL       | $V_{I} = V_{IH} \text{ or } V_{IL}$     | $I_{OL} = 50 \text{ mA}^{\dagger}$    | 5.5 V             |                       | -    |                   | 1.65 | 1.65             | -      | v    |
|           |                                         | $I_{OL} = 75 \text{ mA}^{\dagger}$    | 5.5 V             |                       | -    |                   | -    |                  | 1.65   |      |
| l         | $V_I = V_{CC} \text{ or } GND$          |                                       | 5.5 V             |                       | ±0.1 |                   | ±1   |                  | ±1     | μA   |
| ICC       | $V_I = V_{CC}$ or GND,                  | IO = 0                                | 5.5 V             |                       | 8    |                   | 160  |                  | 80     | μA   |
| ∆ICC‡     | V <sub>I</sub> = V <sub>CC</sub> -2.1 V |                                       | 4.5 V to<br>5.5 V |                       | 2.4  |                   | 3    |                  | 2.8    | mA   |
| Ci        |                                         |                                       |                   |                       | 10   |                   | 10   |                  | 10     | pF   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup> Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C.

‡ Additional quiescent supply current per input pin, TTL inputs high, 1 unit load

#### ACT INPUT LOAD TABLE

| INPUT         | UNIT LOAD |
|---------------|-----------|
| A, B, C, or D | 0.13      |
| CLK           | 1         |
| CLR, ENT      | 0.83      |
| LOAD          | 0.67      |
| ENP           | 0.5       |

Unit Load is  $\Delta I_{CC}$  limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C).

#### timing requirements over recommended operating conditions (unless otherwise noted)

|                 |                                                                    |                 | –55°<br>125 |     | –40°(<br>85° |     | UNIT |
|-----------------|--------------------------------------------------------------------|-----------------|-------------|-----|--------------|-----|------|
|                 |                                                                    |                 | MIN         | MAX | MIN          | MAX |      |
| fclock          | Clock frequency                                                    |                 |             | 80  |              | 91  | MHz  |
| +               | Pulse duration                                                     | CLK high or low | 6.2         |     | 5.4          |     | ns   |
| tw              |                                                                    | CLR low         | 6           |     | 5.3          |     | 115  |
| +               | Setup time, before CLK↑                                            | A, B, C, or D   | 5           |     | 4.4          |     | ns   |
| t <sub>su</sub> | Setup time, before CERT                                            | LOAD            | 6           |     | 5.3          |     |      |
|                 |                                                                    | A, B, C, or D   | 0           |     | 0            |     | 20   |
| th              | Hold time, after CLK↑                                              | 0               |             | 0   |              | ns  |      |
| trec            | Recovery time, $\overline{CLR}^{\uparrow}$ before $CLK^{\uparrow}$ |                 | 6           |     | 5.3          |     | ns   |



SCHS298B - APRIL 2000 - REVISED MARCH 2003

# switching characteristics over recommended operating conditions, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER        | PARAMETER (INPUT) TO<br>(OUTPUT) |       | –55°C to<br>125°C |      | –40°C to<br>85°C |      | UNIT |
|------------------|----------------------------------|-------|-------------------|------|------------------|------|------|
|                  |                                  |       |                   | MAX  | MIN              | MAX  |      |
| f <sub>max</sub> |                                  |       | 80                |      | 91               |      | MHz  |
|                  | CLK                              | RCO   | 4.2               | 16.7 | 4.3              | 15.2 |      |
|                  | CER                              | Any Q | 4.1               | 16.5 | 4.2              | 15   |      |
| <sup>t</sup> pd  | ENT                              | RCO   | 2.7               | 10.8 | 2.8              | 9.8  | ns   |
|                  |                                  | Any Q | 4.1               | 16.5 | 4.2              | 15   |      |
|                  | CLR                              | RCO   | 4.1               | 16.5 | 4.2              | 15   |      |

#### operating characteristics, $T_A = 25^{\circ}C$

|                 | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load         | 66  | pF   |



SCHS298B - APRIL 2000 - REVISED MARCH 2003



PARAMETER MEASUREMENT INFORMATION

- D. For clock inputs,  $f_{max}$  is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. tpLH and tpHL are the same as tpd.
- G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- H. tpLz and tpHz are the same as tdis.
- I. All parameters and waveforms are not applicable to all devices.







10-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device | Status        | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan    | Lead/Ball Finish | MSL Peak Temp             | Op Temp (°C) | Device Marking         | Samples   |
|------------------|---------------|--------------|--------------------|------|----------------|-------------|------------------|---------------------------|--------------|------------------------|-----------|
| CD54ACT161F3A    | (1)<br>ACTIVE | CDIP         | Jawing             | 16   | 1              | (2)<br>TBD  | (6)<br>A42       | (3)<br>N / A for Pkg Type | -55 to 125   | (4/5)<br>CD54ACT161F3A |           |
| CD34ACTIOITSA    | ACTIVE        | CDIF         | J                  | 10   |                | TBD         | A42              | N/AIOFRGType              | -55 10 125   | CD34ACTIOTESA          | Samples   |
| CD74ACT161E      | ACTIVE        | PDIP         | Ν                  | 16   | 25             | Pb-Free     | CU NIPDAU        | N / A for Pkg Type        | -55 to 125   | CD74ACT161E            | Samples   |
|                  |               |              |                    |      |                | (RoHS)      |                  |                           |              |                        | Samples   |
| CD74ACT161M      | ACTIVE        | SOIC         | D                  | 16   | 40             | Green (RoHS | CU NIPDAU        | Level-1-260C-UNLIM        | -55 to 125   | ACT161M                | Samples   |
|                  |               |              |                    |      |                | & no Sb/Br) |                  |                           |              |                        |           |
| CD74ACT161M96    | ACTIVE        | SOIC         | D                  | 16   | 2500           | Green (RoHS | CU NIPDAU        | Level-1-260C-UNLIM        | -55 to 125   | ACT161M                | Samples   |
|                  |               |              |                    |      |                | & no Sb/Br) |                  |                           |              |                        |           |
| CD74ACT161ME4    | ACTIVE        | SOIC         | D                  | 16   | 40             | Green (RoHS | CU NIPDAU        | Level-1-260C-UNLIM        | -55 to 125   | ACT161M                | Samples   |
|                  |               |              |                    |      |                | & no Sb/Br) |                  |                           |              |                        | builtpies |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



#### www.ti.com

## PACKAGE OPTION ADDENDUM

10-Jun-2014

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54ACT161, CD74ACT161 :

- Catalog: CD74ACT161
- Military: CD54ACT161

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

TEXAS INSTRUMENTS www.ti.com

#### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| CD74ACT161M96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

19-Mar-2008



\*All dimensions are nominal

| Device        | Device Package Type |   | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|---------------------|---|------|------|-------------|------------|-------------|--|
| CD74ACT161M96 | SOIC                | D | 16   | 2500 | 333.2       | 345.9      | 28.6        |  |

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

## D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated