











## TPS62080, TPS62080A, TPS62081, TPS62082

SLVSAE8F - SEPTEMBER 2011 - REVISED NOVEMBER 2016

# TPS6208x 1.2-A High-Efficiency, Step-Down Converter With DCS-Control™ and Snooze Mode

#### 1 Features

- DCS-Control<sup>™</sup> Architecture for Fast Transient Regulation
- Snooze Mode for 6.5-μA Ultra Low Quiescent Current
- 2.3-V to 6-V Input Voltage Range
- 100% Duty Cycle for Lowest Dropout
- · Power Save Mode for Light-Load Efficiency
- Output Discharge Function
- Short-Circuit Protection
- Power-Good Output
- Thermal Shutdown
- Available in 2-mm x 2-mm 8-Pin WSON Package

## 2 Applications

- · Battery-Powered Portable Devices
- Point of Load Regulators
- System Power Rail Voltage Conversion

## 3 Description

The TPS6208x devices are a family of high frequency synchronous step down converters. With an input voltage range of 2.3 V to 6 V, common battery technologies are supported. Alternatively, the device can be used for low voltage system power rails.

The TPS6208x focuses on high efficiency step-down conversion over a wide output current range. At medium to heavy loads, the converter operates in PWM mode and automatically enters Power Save Mode operation at light load currents to maintain high efficiency over the entire load current range. To maintain high efficiency at very low load or no load currents, a Snooze Mode with an ultra-low quiescent current is implemented. This function, enabled by the MODE pin, increases the run-time of battery driven applications and keeps the standby current at its lowest level to meet green energy standards targeting a low stand-by current.

To address the requirements of system power rails, the internal loop compensation allows a large selection of external output capacitor values in excess of 100  $\mu$ F. With its DCS-Control<sup>TM</sup> architecture, excellent load transient performance and output voltage regulation accuracy is achieved. The device is available in 2-mm × 2-mm WSON package with Thermal PAD.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE                                | BODY SIZE (NOM)   |  |  |
|-------------|----------------------------------------|-------------------|--|--|
| TPS62080    |                                        |                   |  |  |
| TPS62080A   | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 2.00 mm 2.00 mm   |  |  |
| TPS62081    | WSON (8)                               | 2.00 mm × 2.00 mm |  |  |
| TPS62082    |                                        |                   |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application Schematic**



Copyright © 2016, Texas Instruments Incorporated

**Page** 



## **Table of Contents**

| 1 | Features 1                           | 9  | Application and Implementation                       | 12              |
|---|--------------------------------------|----|------------------------------------------------------|-----------------|
| 2 | Applications 1                       |    | 9.1 Application Information                          | . 12            |
| 3 | Description 1                        |    | 9.2 Typical Application                              | . 12            |
| 4 | Revision History2                    | 10 | Power Supply Recommendations                         | 19              |
| 5 | Device Comparison Table 4            | 11 | Layout                                               | 19              |
| 6 | Pin Configuration and Functions 4    |    | 11.1 Layout Guidelines                               | . 19            |
| 7 | Specifications5                      |    | 11.2 Layout Example                                  | . 19            |
| • | 7.1 Absolute Maximum Ratings 5       |    | 11.3 Thermal Considerations                          | . 19            |
|   | 7.2 ESD Ratings                      | 12 | Device and Documentation Support                     | 20              |
|   | 7.3 Recommended Operating Conditions |    | 12.1 Device Support                                  | . 20            |
|   | 7.4 Thermal Information              |    | 12.2 Documentation Support                           | . 20            |
|   | 7.5 Electrical Characteristics 6     |    | 12.3 Related Links                                   | . 20            |
|   | 7.6 Typical Characteristics          |    | 12.4 Receiving Notification of Documentation Updates | <mark>20</mark> |
| 8 | Detailed Description 8               |    | 12.5 Community Resources                             | . 20            |
| Ŭ | 8.1 Overview 8                       |    | 12.6 Trademarks                                      | . 20            |
|   | 8.2 Functional Block Diagrams        |    | 12.7 Electrostatic Discharge Caution                 | . 20            |
|   | 8.3 Feature Description              |    | 12.8 Glossary                                        | . 21            |
|   | 8.4 Device Functional Modes          | 13 | Mechanical, Packaging, and Orderable Information     | 21              |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | anges from Revision E (April 2015) to Revision F                                                                              | age |
|----|-------------------------------------------------------------------------------------------------------------------------------|-----|
| •  | Changed From: $T_A = -40$ °C to 85°C To: $T_J = -40$ °C to 125°C in the <i>Electrical Characteristics</i> condition statement | 6   |
| •  | Added a Test Condition to I <sub>SD</sub> in the <i>Electrical Characteristics</i>                                            | 6   |
| •  | Changed the $R_{DS(on)}$ High-side TYP value From: 120 m $\Omega$ To: 95 m $\Omega$ in the <i>Electrical Characteristics</i>  | 6   |
| •  | Changed the $R_{DS(on)}$ Low-side TYP value From: 90 m $\Omega$ To: 70 m $\Omega$ in the <i>Electrical Characteristics</i>    | 6   |
| •  | Changed the graphs to include a 125°C curve in the Typical Characteristics                                                    | 7   |
| •  | Added 50 $\Omega$ value to the Power Good block in Figure 5                                                                   | 8   |
| •  | Added 50 $\Omega$ value to the Power Good block in Figure 6                                                                   | 9   |
| •  | Added Table 1                                                                                                                 | 9   |

## Changes from Revision D (July 2013) to Revision E

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional
Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device
and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

## Changes from Revision B (March 2012) to Revision C





| CI       | Changes from Revision A (February 2012) to Revision B                                           |      |  |  |  |
|----------|-------------------------------------------------------------------------------------------------|------|--|--|--|
| <u>.</u> | Changed TPS62080ADSG from Product Preview to Production Data in ORDERING INFORMATION            |      |  |  |  |
| CI       | hanges from Original (September 2011) to Revision A                                             | Page |  |  |  |
| •        | Added TPS62080A device                                                                          | 1    |  |  |  |
| •        | Added TPS62080ADSG (Product Preview) and TPS62080ADGN (Product Preview) to ORDERING INFORMATION | N 4  |  |  |  |
| •        | Added TPS62080A output discharge resistor                                                       | 6    |  |  |  |



# 5 Device Comparison Table

| PART NUMBER (1) | OUTPUT VOLTAGE <sup>(2)</sup> | OUTPUT DISCHARGE<br>RESISTOR | PACKAGE MARKING | PACKAGE    |
|-----------------|-------------------------------|------------------------------|-----------------|------------|
| TPS62080DSG     | Adjustable                    | 1 kΩ                         | QVR             | 8-Pin WSON |
| TPS62081DSG     | 1.8 V                         | 1 kΩ                         | QVS             | 8-Pin WSON |
| TPS62082DSG     | 3.3 V                         | 1 kΩ                         | QVT             | 8-Pin WSON |
| TPS62080ADSG    | Adjustable                    | 40 Ω                         | SBN             | 8-Pin WSON |

- 1) For detailed ordering information, see Mechanical, Packaging, and Orderable Information.
- (2) Contact the factory to check availability of other fixed output voltage versions.

# 6 Pin Configuration and Functions



#### **Pin Functions**

| BILL                      |     |     |                                                                                                                                                                                                                                    |  |  |  |
|---------------------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIN                       |     | I/O | DESCRIPTION                                                                                                                                                                                                                        |  |  |  |
| NAME                      | NO. | i,  | DECORAL HOM                                                                                                                                                                                                                        |  |  |  |
| EN                        | 1   | IN  | Device Enable Logic Input. Logic HIGH enables the device, logic LOW disables the device and turns it into shutdown. Do not leave floating.                                                                                         |  |  |  |
| GND                       | 2   | PWR | Power and Signal Ground.                                                                                                                                                                                                           |  |  |  |
| MODE                      | 3   | IN  | Snooze Mode Enable Logic Input. Logic HIGH enables the Snooze Mode, logic LOW disables the Snooze Mode. Do not leave floating.                                                                                                     |  |  |  |
| FB                        | 4   | IN  | Feedback Pin for the internal control loop.<br>Connect this pin to the external feedback divider for the adjustable output versions. For the fixed output voltage<br>versions, this pin must be left floating or connected to GND. |  |  |  |
| VOS                       | 5   | IN  | Output Voltage Sense Pin for the internal control loop. Must be connected to output voltage.                                                                                                                                       |  |  |  |
| PG                        | 6   | OUT | Power Good open drain output.  This pin is pulled to low if the output voltage is below regulation limits. Can be left floating if not used.                                                                                       |  |  |  |
| SW                        | 7   | PWR | Switch Pin connected to the internal MOSFET switches and inductor terminal.  Connect the inductor of the output filter here.                                                                                                       |  |  |  |
| VIN                       | 8   | PWR | ower Supply Voltage Input.                                                                                                                                                                                                         |  |  |  |
| Exposed<br>Thermal<br>Pad | _   | _   | Connect it to GND. The thermal pad must be soldered to achieve appropriate power dissipation and mechanical reliability.                                                                                                           |  |  |  |



# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                | MIN        | MAX       | UNIT |
|------------------------------------------------|------------|-----------|------|
| Voltage at VIN, PG, VOS <sup>(2)</sup>         | -0.3       | 7         | V    |
| Voltage at SW <sup>(2)(3)</sup>                | -1         | 7         | V    |
| Voltage at FB <sup>(2)</sup>                   | -0.3       | 3.6       | V    |
| Voltage at EN, MODE (2)                        | -0.3       | VIN + 0.3 | V    |
| Sink current at PG                             | 0          | 0.5       | mA   |
| Operating junction temperature, T <sub>J</sub> | -40        | 150       | °C   |
| Storage temperature, T <sub>stg</sub>          | <b>–65</b> | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions<sup>(1)</sup>

|                     |                                | MIN | NOM N | ИΑХ | UNIT |
|---------------------|--------------------------------|-----|-------|-----|------|
| V <sub>IN</sub>     | Input voltage                  | 2.3 |       | 6   | V    |
| V <sub>OUT</sub>    | Output voltage                 | 0.5 |       | 4   | V    |
| I <sub>SNOOZE</sub> | Load current in Snooze Mode    |     |       | 2   | mA   |
| $T_J$               | Operating junction temperature | -40 |       | 125 | °C   |

<sup>(1)</sup> Refer to the Application and Implementation section for further information.

#### 7.4 Thermal Information

|                        |                                              | TPS6208x   |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DSG (WSON) | UNIT |
|                        |                                              | 8 PINS     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 59.7       |      |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 70.1       |      |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 30.9       | 9000 |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.4        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 31.5       |      |
| R <sub>θ</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 8.6        |      |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>2)</sup> All voltage values are with respect to network ground terminal.

<sup>(3)</sup> During operation, device switching.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.5 Electrical Characteristics

Over recommended free-air temperature range,  $T_J = -40^{\circ}\text{C}$  to 125°C. Typical values are at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted),  $V_{IN} = 3.6 \text{ V}$ , MODE = LOW.

| PARAMETER           |                                                 | TEST CONDITIONS                                                                   | MIN   | TYP   | MAX   | UNIT |
|---------------------|-------------------------------------------------|-----------------------------------------------------------------------------------|-------|-------|-------|------|
| SUPPLY              | (                                               |                                                                                   |       |       |       |      |
| V <sub>IN</sub>     | Input voltage range                             |                                                                                   | 2.3   |       | 6     | V    |
|                     | Quiescent current into VIN                      | I <sub>OUT</sub> = 0 mA, Device not switching                                     |       | 30    |       | uA   |
| IQ                  | Quiescent current into VIN (SNOOZE MODE)        | I <sub>OUT</sub> = 0 mA, Device not switching, MODE=HIGH                          |       | 6.5   |       | uA   |
| I <sub>SD</sub>     | Shutdown current into VIN                       | $EN = LOW$ $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$                           |       |       | 7     | μΑ   |
|                     | Undervoltage lockout                            | Input voltage falling                                                             |       | 1.8   | 2     | V    |
| $V_{UVLO}$          | Undervoltage lockout hysteresis                 | Rising above V <sub>UVLO</sub>                                                    |       | 120   |       | mV   |
| $T_{JSD}$           | Thermal shutdown                                | Temperature rising                                                                |       | 150   |       | °C   |
|                     | Thermal shutdown hysteresis                     | Temperature falling below T <sub>JSD</sub>                                        |       | 20    |       | °C   |
| LOGIC I             | NTERFACE (EN MODE)                              |                                                                                   | U1    |       |       |      |
| $V_{IH}$            | High level input voltage                        | $2.3 \text{ V} \leq \text{V}_{IN} \leq 6 \text{ V}$                               | 1     |       |       | V    |
| V <sub>IL</sub>     | Low level input voltage                         | 2.3 V ≤ V <sub>IN</sub> ≤ 6 V                                                     |       |       | 0.4   | V    |
| I <sub>LKG</sub>    | Input leakage current                           |                                                                                   |       | 0.01  | 0.5   | μA   |
| POWER               | GOOD                                            | 1                                                                                 |       |       |       |      |
| $V_{PG}$            | Power good threshold                            | V <sub>OUT</sub> falling referenced to V <sub>OUT</sub> nominal                   | -15%  | -10%  | -5%   |      |
|                     | Power good hysteresis                           |                                                                                   |       | 5%    |       |      |
| V <sub>OL</sub>     | Low level voltage                               | I <sub>sink</sub> = 500 μA                                                        |       |       | 0.3   | V    |
| I <sub>PG,LKG</sub> | PG Leakage current                              | V <sub>PG</sub> = 5.0 V                                                           |       | 0.01  | 0.1   | μA   |
| OUTPUT              | г                                               |                                                                                   | U1    |       |       |      |
|                     | Output voltage range<br>TPS62080, TPS62080A     |                                                                                   | 0.5   |       | 4.0   | V    |
| M                   | Output voltage accuracy<br>TPS62081             | I <sub>OUT</sub> = 0 mA; V <sub>IN</sub> ≥ 2.3 V                                  | -2.5% |       | 2.5%  |      |
| V <sub>OUT</sub>    | Output voltage accuracy<br>TPS62082             | I <sub>OUT</sub> = 0 mA; V <sub>IN</sub> ≥ 3.6 V                                  | -2.5% |       | 2.5%  |      |
|                     | Snooze Mode output voltage accuracy             | MODE = HIGH; V <sub>IN</sub> ≥ 2.3 V and V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V | -5%   |       | 5%    |      |
| $V_{FB}$            | Feedback regulation voltage TPS62080, TPS62080A | V <sub>IN</sub> ≥ 2.3 V and V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V              | 0.438 | 0.45  | 0.462 | V    |
| I <sub>FB</sub>     | Feedback input bias current TPS62080, TPS62080A | V <sub>FB</sub> = 0.45 V                                                          |       | 10    | 100   | nA   |
| 1                   | Outside Standards and Standards                 | EN = LOW, V <sub>OUT</sub> = 1.8 V                                                |       | 1     |       | kΩ   |
| R <sub>DIS</sub>    | Output discharge resistor                       | TPS62080A, EN = LOW, V <sub>OUT</sub> = 1.2 V                                     | 25    | 40    | 65    | Ω    |
|                     | Line Regulation                                 |                                                                                   |       | 0     |       | %/V  |
|                     | Load Regulation                                 | TPS62081, TPS62082                                                                |       | -0.25 |       | %/A  |
| Б                   | High-side FET ON-resistance                     | I <sub>SW</sub> = 500 mA                                                          |       | 95    |       | mΩ   |
| R <sub>DS(on)</sub> | Low-side FET ON-resistance                      | I <sub>SW</sub> = 500 mA                                                          |       | 70    |       | mΩ   |
| I <sub>LIM</sub>    | High-side FET switch current limit              | Rising inductor current                                                           | 1.6   | 2.8   | 4     | Α    |

Submit Documentation Feedback

Copyright © 2011–2016, Texas Instruments Incorporated



## 7.6 Typical Characteristics





## 8 Detailed Description

#### 8.1 Overview

The TPS6208x synchronous switched mode converters are based on DCS-Control™ (Direct Control with Seamless transition into Power Save Mode). This is an advanced regulation topology that combines the advantages of hysteretic, voltage and current mode control.

The DCS-Control topology operates in pulse width modulation (PWM) mode for medium to heavy load conditions and in Power Save Mode at light load currents. In PWM mode, the converter operates with its nominal switching frequency of 2 MHz having a controlled frequency variation over the input voltage range. As the load current decreases, the converter enters Power Save Mode, reducing the switching frequency and minimizing the IC quiescent current to achieve high efficiency over the entire load current range. DCS-Control supports both operation modes (PWM and PFM) using a single building block having a seamless transition from PWM to Power Save Mode without effects on the output voltage. Fixed output voltage versions provide smallest solution size combined with lowest no load current consumption. The TPS6208x offers both excellent DC voltage and superior load transient regulation, combined with very low output voltage ripple, minimizing interference with RF circuits.

The device is equipped with Snooze Mode functionality, which is enabled with the MODE pin. Snooze Mode supports high efficiency conversion at lowest output currents below 2 mA. If no load current is drawn, the ultra low quiescent current of 6.5  $\mu$ A is sufficient to maintain the output voltage. This extends battery run time by reducing the quiescent current during lowest or no load conditions in battery-driven applications. For mains-operated voltage supplies, Snooze Mode reduces the system's stand-by energy consumption. During shutdown (EN = LOW), the device reduces energy consumption to less than 1  $\mu$ A.

## 8.2 Functional Block Diagrams



Copyright © 2016, Texas Instruments Incorporated

Figure 5. Functional Block Diagram (Adjustable Output Voltage Version)



## **Functional Block Diagrams (continued)**



Copyright © 2016, Texas Instruments Incorporated

Figure 6. Functional Block Diagram (Fixed Output Voltage Version)

## 8.3 Feature Description

#### 8.3.1 Power Good

The TPS6208x has a power good output which goes low when the output voltage is below its nominal value. The power good is high impedance once the output is above 95% of the regulated voltage, and is driven to low once the output voltage falls below typically 90% of the regulated voltage. The PG pin is an open drain output and can sink up to 0.5 mA. The power good output requires a pull-up resistor. When the device is off due to disable, UVLO or thermal shutdown, the PG pin is high impedance (see Table 1). The PG signal can be used for sequencing of multiple rails by connecting to the EN pin of other converters. Leave the PG pin unconnected when not used.

Table 1. Power Good Pin Logic Table

| Device Information   |                            | PG Logic Status |              |  |
|----------------------|----------------------------|-----------------|--------------|--|
| Device               | e information              | High Z          | Low          |  |
| Enable (EN=High)     | $V_{FB} \ge V_{PG}$        | √               |              |  |
|                      | $V_{FB} \le V_{PG}$        |                 | $\checkmark$ |  |
| Shutdown (EN=Low)    |                            | V               |              |  |
| UVLO                 | $0.7V < V_{IN} < V_{UVLO}$ | V               |              |  |
| Thermal Shutdown     | $T_J > T_{JSD}$            | √               |              |  |
| Power Supply Removal | V <sub>IN</sub> < 0.7V     | √               |              |  |

(1)



#### 8.3.2 100% Duty Cycle Low Dropout Operation

The device offers low input to output voltage difference by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on and the low-side MOSFET is switched off. This is particularly useful in battery powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage to maintain an output voltage is calculated as:

$$V_{IN MIN} = V_{OUT} + I_{OUT MAX} \times (R_{DS(on)} + R_I)$$

#### where

- V<sub>IN.MIN</sub> = Minimum input voltage
- I<sub>OUT.MAX</sub> = Maximum output current
- R<sub>DS(on)</sub> = High-side FET ON-resistance

#### 8.3.3 Output Discharge

The output gets discharged by the SW pin with a typical discharge resistor of  $R_{DIS}$  whenever the device shuts down. This is the case when the device gets disabled by enable, thermal shutdown, or undervoltage lockout. The TPS6208A differs from the TPS62080 only in its stronger discharge.

#### 8.3.4 Soft-Start

When EN is set to start device operation, the device starts switching after a delay of about 40  $\mu$ s and VOUT rises with a slope of about 10mV/ $\mu$ s (See Figure 27 and Figure 29 for typical startup operation). This avoids excessive inrush current and creates a smooth output voltage rise slope. It also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance.

If the output voltage is not reached within the soft start time, such as in the case of heavy load, the converter enters regular operation. Consequently, the inductor current limit operates as described below. The TPS6208x is able to start into a pre-biased output capacitor. The converter starts with the applied bias voltage and ramps up the output voltage to its nominal value.

#### 8.3.5 Undervoltage Lockout

To avoid mis-operation of the device at low input voltages, an undervoltage lockout is implemented that shuts down the device at voltages lower than  $V_{UVLO}$  with a 120 mV typical hysteresis.

#### 8.3.6 Thermal Shutdown

The device goes into thermal shutdown once the junction temperature exceeds typically  $T_{JSD}$ . Once the device temperature falls below the threshold minus hysteresis, the device returns to normal operation automatically.

#### 8.3.7 Inductor Current Limit

The Inductor Current Limit prevents the device from high inductor current and drawing excessive current from the battery or input voltage rail. Excessive current might occur with a shorted/saturated inductor or a heavy load/shorted output circuit condition.

The incorporated inductor peak current limit measures the current in the high-side and low-side power MOSFET. Once the high-side switch current limit is tripped, the high-side MOSFET is turned off and the low-side MOSFET is turned on to reduce the inductor current. When the inductor current drops down to the low-side switch current limit, the low-side MOSFET is turned off and the high-side switch is turned on again. This operation repeats until the inductor current does not reach the high-side switch current limit. Due to internal propagation delays, the real current limit value can exceed the static current limit in *Electrical Characteristics*.



#### 8.4 Device Functional Modes

## 8.4.1 Enabling and Disabling the Device

The device is enabled by setting the EN input to a logic HIGH. Accordingly, a logic LOW disables the device. If the device is enabled, the internal power stage starts switching and regulates the output voltage to the programmed threshold. The EN input must be terminated and not left floating.

#### 8.4.2 Power Save Mode

As the load current decreases, the TPS6208x enters Power Save Mode operation. During Power Save Mode, the converter operates with reduced switching frequency in PFM mode and with a minimum quiescent current maintaining high efficiency. Power Save Mode occurs when the inductor current becomes discontinuous. It is based on a fixed on time architecture. The typical on time is given by  $t_{on} = 500$  ns  $\times$  ( $V_{OUT}/V_{IN}$ ). The switching frequency over the whole load current range is shown in Figure 21 and Figure 22.

#### 8.4.3 Snooze Mode

The TPS6208x offers a Snooze Mode function. If Snooze Mode is enabled by an external logic signal setting the MODE pin to HIGH, the device's quiescent current consumption is reduced to typically 6.5  $\mu$ A. As a result, the high efficiency range is extended towards the range of lowest output currents below 2 mA. See the efficiency figures in *Application Curves*.

If the device is operating in Snooze Mode, a dedicated, low power consuming block monitors the output voltage. All other control blocks are snoozing during that time. If the output voltage falls below the programmed output voltage by 3.5% (typ), the control blocks wake up, regulate the output voltage and allow themselves to snooze again until the output voltage drops again. Snooze Mode operation provides a clear efficiency improvement at lowest output currents. If the load current increases, the advantage of efficiency in Snooze mode is reduced. Because the dynamic load regulation operates best if Snooze Mode is disabled, it is recommended to turn off Snooze Mode when the load current exceeds 2 mA. Generally, a microcontroller operates the MODE pin.

Copyright © 2011–2016, Texas Instruments Incorporated



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The TPS62080 and TPS62080A are synchronous step-down converter whose output voltage is adjusted by component selection. The following section discusses the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference. The TPS62081 and TPS62082 provide a fixed output voltage which do not need an external resistor divider.

## 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 7. Typical Application Schematic

#### 9.2.1 Design Requirements

For this design example, use Table 2 as the input parameters.

**Table 2. Design Parameters** 

| DESIGN PARAMETER       | EXAMPLE VALUE |  |  |
|------------------------|---------------|--|--|
| Input voltage          | 2.3 V to 6 V  |  |  |
| Output voltage         | 1.2 V         |  |  |
| Output ripple voltage  | < 20 mV       |  |  |
| Maximum output current | 1.2 A         |  |  |

#### 9.2.2 Detailed Design Procedure

Table 3 lists the components used for the example.

**Table 3. List of Components** 

| REFERENCE | DESCRIPTION                                                                            | MANUFACTURER |
|-----------|----------------------------------------------------------------------------------------|--------------|
| C1        | 10 uF, Ceramic Capacitor, 6.3 V, X5R, size 0603                                        | Std          |
| C2        | 22 uF, Ceramic Capacitor, 6.3 V, X5R, size 0805, GRM21BR60J226ME39L                    | Murata       |
| L1        | 1.0 $\mu$ H, Power Inductor, 2.2 A, size 3 × 3 × 1.2 mm, XFL3012-102MEB                | Coilcraft    |
| R1        | Depending on the output voltage of TPS62080, 1%; Not populated for TPS62081, TPS62082; | Std          |
| R2        | 39.2k, Chip Resistor, 1/16W, 1%, size 0603                                             | Std          |
| R3        | 178k, Chip Resistor, 1/16W, 1%, size 0603                                              | Std          |



#### 9.2.2.1 Setting the Output Voltage

The TPS608x devices are available as fixed and adjustable output voltage versions. The fixed voltage versions are internally programmed to a fixed output voltage, whereas the adjustable output voltage version needs to be programmed via an external voltage divider to set the desired output voltage.

#### 9.2.2.1.1 Adjustable Output Voltage Version

For the adjustable output voltage version, an external resistor divider is used. By selecting  $R_1$  and  $R_2$ , the output voltage is programmed to the desired value.

When the output voltage is regulated, the typical voltage at the FB pin is  $V_{FB}$  for the adjustable devices. The following equation can be used to calculate  $R_1$  and  $R_2$ .

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right) = 0.45 V \times \left(1 + \frac{R1}{R2}\right)$$
(2)

For best accuracy, R2 should be kept smaller than  $40k\Omega$  to ensure that the current flowing through R2 is at least 100 times larger than  $I_{FB}$ . Changing towards a lower value increases the robustness against noise injection. Changing towards higher values reduces the input current. For lowest input current during Snooze Mode, it is recommended to use a fixed output voltage version such as TPS62081 and TPS62082.

#### 9.2.2.2 Output Filter Design

The inductor and the output capacitor together provide a low pass filter. To simplify this process, Table 4 outlines possible inductor and capacitor value combinations for most applications. Checked cells represent combinations that are proven for stability by simulation and lab test. Further combinations should be checked for each individual application.

**Table 4. Matrix of Output Capacitor and Inductor Combinations** 

| I TL1(1)              | С <sub>оит</sub> [µF] <sup>(1)</sup> |         |    |     |     |  |  |  |  |  |  |
|-----------------------|--------------------------------------|---------|----|-----|-----|--|--|--|--|--|--|
| L [µH] <sup>(1)</sup> | 10                                   | 22      | 47 | 100 | 150 |  |  |  |  |  |  |
| 0.47                  |                                      |         |    |     |     |  |  |  |  |  |  |
| 1                     | +                                    | +(2)(3) | +  | +   |     |  |  |  |  |  |  |
| 2.2                   | +                                    | +       | +  | +   |     |  |  |  |  |  |  |
| 4.7                   |                                      |         |    |     |     |  |  |  |  |  |  |

- (1) Capacitance tolerance and bias voltage de-rating is anticipated. The effective capacitance can vary by +20% and -50%. Inductor tolerance and current de-rating is anticipated. The effective inductance can vary by +20% and -30%.
- Plus mark indicates recommended filter combinations.
- (3) Filter combination in typical application.

#### 9.2.2.3 Inductor Selection

The main parameters for the inductor selection are the inductor value and then the saturation current of the inductor. To calculate the maximum inductor current under static load conditions, Equation 3 is given.

$$I_{L,MAX} = I_{OUT,MAX} + \frac{\Delta I_L}{2}$$

$$\Delta I_L = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f_{SW}}$$

#### where

- I<sub>OUT,MAX</sub> = Maximum output current
- ΔI<sub>1</sub> = Inductor current ripple
- f<sub>SW</sub> = Switching frequency
- L = Inductor value

(3)



TI recommends to choose the saturation current for the inductor  $20\%\sim30\%$  higher than the I<sub>L,MAX</sub>, out of Equation 3. A higher inductor value is also useful to lower ripple current, but increases the transient response time as well. The following inductors are recommended for use.

Table 5. List of Recommended Inductors

| INDUCTANCE<br>[µH] | CURRENT RATING [mA] | DIMENSIONS<br>L x W x H [mm <sup>3</sup> ] | DC RESISTANCE [mΩ typ] | TYPE          | MANUFACTURER |
|--------------------|---------------------|--------------------------------------------|------------------------|---------------|--------------|
| 1.0                | 2500                | 3 x 3 x 1.2                                | 35                     | XFL3012-102ME | Coilcraft    |
| 1.0                | 1650                | 3 x 3 x 1.2                                | 40                     | LQH3NPN1R0NJ0 | Murata       |
| 2.2                | 2500                | 4 x 3.7 x 1.65                             | 49                     | LQH44PN2R2MP0 | Murata       |
| 2.2                | 1600                | 3 x 3 x 1.2                                | 81                     | XFL3012-222ME | Coilcraft    |

## 9.2.2.4 Capacitor Selection

The input capacitor is the low impedance energy source for the converter which helps to provide stable operation. A low ESR multilayer ceramic capacitor is recommended for best filtering and should be placed between VIN and GND as close as possible to those pins. For most applications 10  $\mu$ F is sufficient, though a larger value reduces input current ripple.

The architecture of the TPS6208X allows the use of tiny ceramic output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its resistance up to high frequencies and to get narrow capacitance variation with temperature, it's recommended to use X7R or X5R dielectric. The TPS6208x is designed to operate with an output capacitance of 10  $\mu$ F to 100  $\mu$ F and beyond, as outlined in Table 4. Load transient testing and measuring the bode plot are good ways to verify stability with larger capacitor values.

**Table 6. List of Recommended Capacitors** 

| CAPACITANCE<br>[µF] | TYPE           | DIMENSIONS<br>L x W x H [mm³] | MANUFACTURER |
|---------------------|----------------|-------------------------------|--------------|
| 10                  | GRM188R60J106M | 0603: 1.6 x 0.8 x 0.8         | Murata       |
| 22                  | GRM188R60G226M | 0603: 1.6 x 0.8 x 0.8         | Murata       |
| 22                  | GRM21BR60J226M | 0805: 2.0 x 1.2 x 1.25        | Murata       |



#### 9.2.3 Application Curves

















## 10 Power Supply Recommendations

The device is designed to operate from an input supply voltage range between 2.3 V and 6 V. Ensure that the input power supply has a sufficient current rating for the application.

## 11 Layout

## 11.1 Layout Guidelines

The PCB layout is an important step to maintain the high performance of the TPS6208x devices.

The input/output capacitors and the inductor should be placed as close as possible to the IC. This keeps the traces short. Routing these traces direct and wide results in low trace resistance and low parasitic inductance. A common power GND should be used. The low-side of the input and output capacitors must be connected properly to the power GND to avoid a GND potential shift.

The sense traces connected to the FB and VOS pins are signal traces. Special care should be taken to avoid noise being induced. By a direct routing, parasitic inductance can be kept small. GND layers might be used for shielding. Keep these traces away from SW nodes.

## 11.2 Layout Example



Figure 31. PCB Layout Suggestion

## 11.3 Thermal Considerations

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are listed below:

- Improving the power dissipation capability of the PCB design
- Improving the thermal coupling of the component to the PCB by soldering Exposed Thermal Pad
- Introducing airflow in the system

For more details on how to use the thermal parameters, see the application notes: Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs (SZZA017) and Semiconductor and IC Package Thermal Metrics (SPRA953).



## 12 Device and Documentation Support

## 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation see the following:

Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs (SZZA017)

#### 12.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 7. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|
| TPS62080  | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS62080A | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS62081  | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS62082  | Click here     | Click here   | Click here          | Click here          | Click here          |

## 12.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.5 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.6 Trademarks

DCS-Control, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.7 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



www.ti.com

## 12.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





6-Dec-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|---|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| TPS62080ADSGR    | ACTIVE | WSON         | DSG                | 8 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SBN            | Samples |
| TPS62080ADSGT    | ACTIVE | WSON         | DSG                | 8 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SBN            | Samples |
| TPS62080DSGR     | ACTIVE | WSON         | DSG                | 8 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | QVR            | Samples |
| TPS62080DSGT     | ACTIVE | WSON         | DSG                | 8 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | QVR            | Samples |
| TPS62081DSGR     | ACTIVE | WSON         | DSG                | 8 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | QVS            | Samples |
| TPS62081DSGT     | ACTIVE | WSON         | DSG                | 8 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | QVS            | Samples |
| TPS62082DSGR     | ACTIVE | WSON         | DSG                | 8 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | QVT            | Samples |
| TPS62082DSGT     | ACTIVE | WSON         | DSG                | 8 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | QVT            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

6-Dec-2016

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2018

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| "All dimensions are nomina |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS62080ADSGR              | WSON            | DSG                | 8 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS62080ADSGT              | WSON            | DSG                | 8 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS62080DSGR               | WSON            | DSG                | 8 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS62080DSGR               | WSON            | DSG                | 8 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62080DSGT               | WSON            | DSG                | 8 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS62080DSGT               | WSON            | DSG                | 8 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62081DSGR               | WSON            | DSG                | 8 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS62081DSGT               | WSON            | DSG                | 8 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS62082DSGR               | WSON            | DSG                | 8 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS62082DSGR               | WSON            | DSG                | 8 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62082DSGT               | WSON            | DSG                | 8 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62082DSGT               | WSON            | DSG                | 8 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |

www.ti.com 26-Jan-2018



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS62080ADSGR | WSON         | DSG             | 8    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS62080ADSGT | WSON         | DSG             | 8    | 250  | 205.0       | 200.0      | 33.0        |
| TPS62080DSGR  | WSON         | DSG             | 8    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS62080DSGR  | WSON         | DSG             | 8    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS62080DSGT  | WSON         | DSG             | 8    | 250  | 205.0       | 200.0      | 33.0        |
| TPS62080DSGT  | WSON         | DSG             | 8    | 250  | 195.0       | 200.0      | 45.0        |
| TPS62081DSGR  | WSON         | DSG             | 8    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS62081DSGT  | WSON         | DSG             | 8    | 250  | 205.0       | 200.0      | 33.0        |
| TPS62082DSGR  | WSON         | DSG             | 8    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS62082DSGR  | WSON         | DSG             | 8    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS62082DSGT  | WSON         | DSG             | 8    | 250  | 195.0       | 200.0      | 45.0        |
| TPS62082DSGT  | WSON         | DSG             | 8    | 250  | 205.0       | 200.0      | 33.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4208210/C





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.