

Sample &

Buy



#### TPIC6C596

SLIS093D - MARCH 2000 - REVISED MARCH 2015

## TPIC6C596 Power Logic 8-Bit Shift Register

Technical

Documents

#### 1 Features

- Low R<sub>DS(on)</sub>, 7 Ω (Typical)
- Avalanche Energy, 30 mJ
- Eight Power DMOS Transistor Outputs of 100-mA Continuous Current
- 250-mA Current Limit Capability
- ESD Protection, 2500 V
- Output Clamp Voltage, 33 V
- Enhanced Cascading for Multiple Stages
- All Registers Cleared With Single Input
- Low Power Consumption

### 2 Applications

- Instrumentation Clusters
- Tell-Tale Lamps
- LED Illumination and Controls
- Automotive Relay or Solenoids Drivers



This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### 3 Description

Tools &

Software

The TPIC6C596 device is a monolithic, mediumvoltage, low-current, 8-bit shift register designed for use in systems that require relatively moderate load power such as LEDs. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other low-current or medium-voltage loads.

Support &

Community

<u>....</u>

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. The storage register transfers data to the output buffer when shift register clear (CLR) is high. When CLR is low, all registers in the device are cleared. When output enable (G) is held high, all data in the output buffers is held low and all drain outputs are off. When G is held low, data from the storage register is transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs have sink-current capability.

The serial output (SER OUT) is clocked out of the device on the falling edge of SRCK to provide additional hold time for cascaded applications. This will provide improved performance for applications where clock signals may be skewed, devices are not located near one another, or the system must tolerate electromagnetic interference.

Outputs are low-side, open-drain DMOS transistors with output ratings of 33 V and 100 mA continuous sink-current capability. Each output provides a 250-mA maximum current limit at  $T_c = 25^{\circ}C$ . The current limit decreases as the junction temperature increases for additional device protection. The device also provides up to 2500 V of ESD protection when tested using the human body model and the 200-V machine model.

The TPIC6C596 device is characterized for operation over the operating case temperature range of  $-40^{\circ}$ C to 125°C.

| PART NUMBER PACKAGE BODY SIZE (NOM) |            |                    |  |  |  |
|-------------------------------------|------------|--------------------|--|--|--|
| TPIC6C596                           | SOIC (16)  | 9.90 mm × 3.91 mm  |  |  |  |
|                                     | PDIP (16)  | 19.30 mm × 6.35 mm |  |  |  |
|                                     | TSSOP (16) | 5.00 mm × 4.40 mm  |  |  |  |

Device Information<sup>(1)</sup>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

2

## Table of Contents

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Switching Characteristics 6        |
|   | 6.7  | Typical Characteristics 7          |
| 7 | Para | ameter Measurement Information     |
| 8 | Deta | ailed Description 12               |
|   | 8.1  | Overview 12                        |
|   |      |                                    |

## 4 Revision History

### Changes from Revision C (April 2005) to Revision D

 Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

|    | 8.2  | Functional Block Diagram          | 12 |
|----|------|-----------------------------------|----|
|    | 8.3  | Feature Description               | 13 |
|    | 8.4  | Device Functional Modes           | 13 |
| 9  | App  | lication and Implementation       | 14 |
|    | 9.1  | Application Information           | 14 |
|    | 9.2  | Typical Application               | 14 |
| 10 | Pow  | ver Supply Recommendations        | 17 |
| 11 | Lay  | out                               | 17 |
|    | 11.1 | Layout Guidelines                 | 17 |
|    | 11.2 | Layout Example                    | 18 |
|    | 11.3 | Thermal Considerations            | 19 |
| 12 | Dev  | ice and Documentation Support     | 20 |
|    | 12.1 | Trademarks                        | 20 |
|    | 12.2 | Electrostatic Discharge Caution   | 20 |
|    | 12.3 | Glossary                          | 20 |
| 13 | Mec  | hanical, Packaging, and Orderable |    |
|    | Info | rmation                           | 20 |
|    |      |                                   |    |

Copyright © 2000–2015, Texas Instruments Incorporated

#### Texas Instruments

www.ti.com



## 5 Pin Configuration and Functions

| D, N, or PW Packages<br>16-Pin SOIC, PDIP, and TSSOP<br>Top View |   |    |           |  |  |
|------------------------------------------------------------------|---|----|-----------|--|--|
| V <sub>CC</sub> [                                                | 1 | 16 | ] GND     |  |  |
| SER IN [                                                         | 2 | 15 | ] SRCK    |  |  |
| DRAIN0 [                                                         | 3 | 14 | ] DRAIN7  |  |  |
| DRAIN1 [                                                         | 4 | 13 | ] DRAIN6  |  |  |
| DRAIN2 [                                                         | 5 | 12 | ] DRAIN5  |  |  |
| DRAIN3 [                                                         | 6 | 11 | ] DRAIN4  |  |  |
| CLR [                                                            | 7 | 10 | ] RCK     |  |  |
| G [                                                              | 8 | 9  | ] SER OUT |  |  |

#### **Pin Functions**

| PIN     |     | - I/O | DESCRIPTION                      |  |
|---------|-----|-------|----------------------------------|--|
| NAME    | NO. | 1/0   | DESCRIPTION                      |  |
| CLR     | 7   | I     | Shift register clear, active-low |  |
| DRAIN0  | 3   | 0     | Open-drain output                |  |
| DRAIN1  | 4   | 0     | Open-drain output                |  |
| DRAIN2  | 5   | 0     | Open-drain output                |  |
| DRAIN3  | 6   | 0     | Open-drain output                |  |
| DRAIN4  | 11  | 0     | Open-drain output                |  |
| DRAIN5  | 12  | 0     | Open-drain output                |  |
| DRAIN6  | 13  | 0     | Open-drain output                |  |
| DRAIN7  | 14  | 0     | Open-drain output                |  |
| G       | 8   | I     | Output enable, active-low        |  |
| GND     | 16  | _     | Power ground                     |  |
| RCK     | 10  | I     | Register clock                   |  |
| SER IN  | 2   | I     | Serial data input                |  |
| SER OUT | 9   | 0     | Serial data output               |  |
| SRCK    | 15  | I     | Shift register clock             |  |
| VCC     | 1   | I     | Power supply                     |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                                                                  | MIN        | MAX            | UNIT |
|------------------|----------------------------------------------------------------------------------|------------|----------------|------|
| V <sub>CC</sub>  | Logic supply voltage <sup>(2)</sup>                                              | -0.3       | 7              | V    |
| VI               | Logic input voltage                                                              | -0.3       | 7              | V    |
| $V_{\text{DS}}$  | Power DMOS drain-to-source voltage <sup>(3)</sup>                                | -0.3       | 33             | V    |
|                  | Continuous source-to-drain diode anode current                                   |            | 250            | mA   |
|                  | Pulsed source-to-drain diode anode current <sup>(4)</sup>                        |            | 500            | mA   |
| I <sub>D</sub>   | Pulsed drain current, each output, all outputs on, $T_{C} = 25^{\circ}C^{(4)}$   |            | 250            | mA   |
| I <sub>D</sub>   | Continuous drain current, each output, all outputs on, $T_C = 25^{\circ}C^{(4)}$ |            | 100            | mA   |
| I <sub>DM</sub>  | Peak drain current single output, $T_C = 25^{\circ}C^{(4)}$                      |            | 250            | mA   |
| E <sub>AS</sub>  | Single-pulse avalanche energy (see Figure 11)                                    |            | 30             | mJ   |
| I <sub>AS</sub>  | Avalanche current <sup>(5)</sup>                                                 |            | 200            | mA   |
|                  | Continuous total dissipation                                                     | See Therma | al Information |      |
| T <sub>C</sub>   | Operating case temperature                                                       | -40        | 125            | °C   |
| TJ               | Operating virtual junction temperature                                           | -40        | 150            | °C   |
| T <sub>stg</sub> | Storage temperature                                                              | -65        | 150            | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2) All voltage values are with respect to GND.

(3) Each power DMOS source is internally connected to GND.

(4) Pulse duration  $\leq$  100 µs and duty cycle  $\leq$  2%.

(5) DRAIN supply voltage = 15 V, starting junction temperature ( $T_{JS}$ ) = 25°C, L = 1.5 H,  $I_{AS}$  = 200 mA (see Figure 11).

### 6.2 ESD Ratings

|                    |                         |                                                                             | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                                                                                                    | MIN                  | NOM | MAX                  | UNIT |
|-----------------|--------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|------|
| $V_{CC}$        | Logic supply voltage                                                                                               | 4.5                  |     | 5.5                  | V    |
| VIH             | High-level input voltage                                                                                           | 0.85 V <sub>CC</sub> |     |                      | V    |
| VIL             | Low-level input voltage                                                                                            |                      |     | 0.15 V <sub>CC</sub> | V    |
|                 | Pulsed drain output current, $T_C = 25^{\circ}C$ , $V_{CC} = 5$ V, all outputs on <sup>(1)</sup> (2)(see Figure 7) |                      |     | 250                  | mA   |
| t <sub>su</sub> | Setup time, SER IN high before SRCKM↑ (see Figure 9)                                                               | 15                   |     |                      | ns   |
| t <sub>h</sub>  | Hold time, SER IN high after SRCKM ↑, (see Figure 9)                                                               | 15                   |     |                      | ns   |
| tw              | Pulse duration (see Figure 9)                                                                                      | 40                   |     |                      | ns   |
| T <sub>C</sub>  | Operating case temperature                                                                                         | -40                  |     | 125                  | °C   |

(1) Pulse duration  $\leq 100 \ \mu s$  and duty cycle  $\leq 2\%$ .

(2) Technique should limit  $T_J - T_C$  to 10°C maximum.



#### 6.4 Thermal Information

|                           |                                              |            | TPIC6C596 |          |      |  |  |
|---------------------------|----------------------------------------------|------------|-----------|----------|------|--|--|
|                           | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | D (SOIC)  | N (PDIP) | UNIT |  |  |
|                           |                                              | 16 PINS    | 16 PINS   | 16 PINS  |      |  |  |
| $R_{\theta JA}$           | Junction-to-ambient thermal resistance       | 109.7      | 83.7      | 51.5     |      |  |  |
| R <sub>θJC(</sub><br>top) | Junction-to-case (top) thermal resistance    | 44.6       | 45.1      | 38.3     |      |  |  |
| $R_{\theta JB}$           | Junction-to-board thermal resistance         | 54.8       | 41.2      | 31.4     | °C/W |  |  |
| $\psi_{JT}$               | Junction-to-top characterization parameter   | 5          | 12.1      | 23.6     |      |  |  |
| $\psi_{JB}$               | Junction-to-board characterization parameter | 54.2       | 40.9      | 31.3     |      |  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                               | TE                                                                                 | EST CONDITIONS                                                     | MIN | TYP   | MAX | UNIT |
|----------------------|-----------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----|-------|-----|------|
| V <sub>(BR)DSX</sub> | Drain-to-source breakdown voltage       | I <sub>D</sub> = 1 mA                                                              |                                                                    | 33  | 37    |     | V    |
| $V_{SD}$             | Source-to-drain diode forward voltage   | I <sub>F</sub> = 100 mA                                                            |                                                                    |     | 0.85  | 1.2 | V    |
| V                    | High-level output voltage, SER          | $I_{OH} = -20 \ \mu A$ ,                                                           | $V_{CC} = 4.5 V$                                                   | 4.4 | 4.49  |     | V    |
| V <sub>OH</sub>      | OUT                                     | $I_{OH} = -4 \text{ mA},$                                                          | $V_{CC} = 4.5 V$                                                   | 4   | 4.2   |     | v    |
| V                    | Low-level output voltage, SER           | $I_{OL} = 20 \ \mu A$ ,                                                            | $V_{CC} = 4.5 V$                                                   |     | 0.005 | 0.1 | V    |
| V <sub>OL</sub>      | OUT                                     | $I_{OL} = 4 \text{ mA},$                                                           | $V_{CC} = 4.5 V$                                                   |     | 0.3   | 0.5 | v    |
| I <sub>IH</sub>      | High-level input current                | V <sub>CC</sub> = 5.5 V,                                                           | $V_{I} = V_{CC}$                                                   |     |       | 1   | μA   |
| IIL                  | Low-level input current                 | V <sub>CC</sub> = 5.5 V,                                                           | $V_{I} = 0$                                                        |     |       | -1  | μA   |
|                      |                                         |                                                                                    | All outputs off                                                    |     | 20    | 200 |      |
| I <sub>CC</sub>      | Logic supply current                    | $V_{CC} = 5.5 V$                                                                   | All outputs on                                                     |     | 150   | 500 | μΑ   |
| I <sub>CC(FRQ)</sub> | Logic supply current at<br>frequency    | f <sub>SRCK</sub> = 5 MHz,<br>All outputs off,                                     | C <sub>L</sub> = 30 pF,<br>See Figure 9 and Figure 2               |     | 1.2   | 5   | mA   |
| I <sub>N</sub>       | Nominal current                         | $V_{\text{DS(on)}} = 0.5 \text{ V},$<br>$T_{\text{C}} = 85^{\circ}\text{C}$        | $I_{N} = I_{D},$<br>See <sup>(1)(2)(3)</sup>                       |     | 90    |     | mA   |
|                      |                                         | V <sub>DS</sub> = 30 V,                                                            | V <sub>CC</sub> = 5.5 V                                            |     | 0.1   | 0.2 |      |
| I <sub>DSX</sub>     | OFF-state drain current                 | V <sub>DS</sub> = 30 V<br>T <sub>C</sub> = 125°C                                   | V <sub>CC</sub> = 5.5 V                                            |     | 0.15  | 0.3 | μA   |
|                      |                                         | $I_{\rm D} = 50 \text{ mA},$<br>$V_{\rm CC} = 4.5 \text{ V}$                       |                                                                    |     | 6.5   | 9   |      |
| r <sub>DS(on)</sub>  | Static drain-source ON-state resistance | $I_D = 50 \text{ mA},$<br>$T_C = 125^{\circ}\text{C},$<br>$V_{CC} = 4.5 \text{ V}$ | See <sup>(1)</sup> and <sup>(2)</sup> and Figure 3<br>and Figure 4 |     | 9.9   | 12  | Ω    |
|                      |                                         | I <sub>D</sub> = 100 mA,<br>V <sub>CC</sub> = 4.5 V                                |                                                                    |     | 9.9   | 10  |      |

(1)

Technique should limit  $T_J - T_C$  to 10°C maximum. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.

(2) (3) Nominal current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5 V at  $T_C = 85^{\circ}C$ .

SLIS093D - MARCH 2000 - REVISED MARCH 2015



www.ti.com

## 6.6 Switching Characteristics

 $V_{CC} = 5 V, T_{C} = 25^{\circ}C$ 

|                     | PARAMETER                                               | TEST CONDITIONS                                                                         | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low-to-high-level output from G |                                                                                         |     | 80  |     | ns   |
| t <sub>PHL</sub>    | Propagation delay time, high-to-low-level output from G | $C_L = 30 \text{ pF}, I_D = 75 \text{ mA}, \text{ See Figure 5}, Figure 8 and Figure 9$ |     | 50  |     | ns   |
| t <sub>r</sub>      | Rise time, drain output                                 |                                                                                         |     | 100 |     | ns   |
| t <sub>f</sub>      | Fall time, drain output                                 | *                                                                                       |     | 80  |     | ns   |
| t <sub>pd</sub>     | Propagation delay time, SRCK↓ to SEROUT                 | $C_L = 30 \text{ pF}, I_D = 75 \text{ mA}, \text{ See Figure 9}$                        |     | 15  |     | ns   |
| f <sub>(SRCK)</sub> | Serial clock frequency                                  | C <sub>L</sub> = 30 pF, I <sub>D</sub> = 75 mA <sup>(1)</sup>                           |     |     | 10  | MHz  |
| ta                  | Reverse-recovery-current rise time                      | $I_{\rm F}$ = 100 mA, di/dt = 10 A/µs <sup>(2)</sup> (3),                               |     | 100 |     | 20   |
| t <sub>rr</sub>     | Reverse-recovery time                                   | See Figure 10                                                                           |     | 120 |     | ns   |

This is the maximum serial clock frequency assuming cascaded operation where serial data is passed from one stage to a second stage. The clock period allows for SRCK → SEROUT propagation delay and setup time plus some timing margin.
 Technique should limit T<sub>J</sub> - T<sub>C</sub> to 10°C maximum.

(3) These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.



### 6.7 Typical Characteristics



TPIC6C596 SLIS093D – MARCH 2000 – REVISED MARCH 2015 Texas Instruments

www.ti.com

## **Typical Characteristics (continued)**





### 7 Parameter Measurement Information



- NOTES: A. The word generator has the following characteristics:  $t_r \le 10$  ns,  $t_f \le 10$  ns,  $t_w = 300$  ns, pulsed repetition rate (PRR) = 5 kHz,  $Z_O = 50 \Omega$ .
  - B. CL includes probe and jig capacitance.

#### Figure 8. Resistive-Load Test Circuit and Voltage Waveforms

NSTRUMENTS www.ti.com

ÈXAS



#### Parameter Measurement Information (continued)



- NOTES: A. The word generator has the following characteristics:  $t_r \le 10$  ns,  $t_f \le 10$  ns,  $t_w = 300$  ns, pulsed repetition rate (PRR) = 5 kHz,  $Z_O = 50 \ \Omega$ .
  - B. CL includes probe and jig capacitance.

#### Figure 9. Test Circuit, Switching Times, and Voltage Waveforms





### Parameter Measurement Information (continued)

- NOTES: A. The DRAIN terminal under test is connected to the TP K test point. All other terminals are connected together and connected to the TP A test point.
  - B. The V<sub>GG</sub> amplitude and R<sub>G</sub> are adjusted for di/dt = 10 A/ $\mu$ s. A V<sub>GG</sub> double-pulse train is used to set I<sub>F</sub> = 0.1 A, where t<sub>1</sub> = 10  $\mu$ s, t<sub>2</sub> = 7  $\mu$ s, and t<sub>3</sub> = 3  $\mu$ s.

#### Figure 10. Reverse-Recovery-Current Test Circuit and Waveforms of Source-to-Drain Diode



#### SINGLE-PULSE AVALANCHE ENERGY TEST CIRCUIT



NOTES: A. The word generator has the following characteristics: t<sub>r</sub> ≤ 10 ns, t<sub>f</sub> ≤ 10 ns, Z<sub>O</sub> = 50 Ω.
 B. Input pulse duration, t<sub>W</sub>, is increased until peak current I<sub>AS</sub> = 200 mA.
 Energy test level is defined as E<sub>AS</sub> = I<sub>AS</sub> × V<sub>(BR)DSX</sub> × t<sub>av</sub>/2 = 30 mJ.

#### Figure 11. Single-Pulse Avalanche Energy Test Circuit and Waveforms

TPIC6C596 SLIS093D – MARCH 2000 – REVISED MARCH 2015



www.ti.com

### 8 Detailed Description

#### 8.1 Overview

The TPIC6C596 device is a monolithic, medium-voltage, low-current 8-bit shift register designed to drive relatively moderate load power such as LEDs. The device contains a built-in voltage clamp on the outputs for inductive transient protection, so it can also drive relays, solenoids, and other low-current or medium-voltage loads.

### 8.2 Functional Block Diagram







#### 8.3 Feature Description

#### 8.3.1 Serial-In Interface

The TPIC6C596 device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. The storage register transfers data to the output buffer when shift register clear (CLR) is high.

#### 8.3.2 Clear Register

A logical low on CLR clears all registers in the device. TI suggests clearing the device during power up or initialization.

#### 8.3.3 Output Control

Holding the output enable  $(\overline{G})$  high holds all data in the output buffers low, and all drain outputs are off. Holding  $\overline{G}$  low makes data from the storage register transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs are capable of sink-current. This pin can also be used for global PWM dimming.

#### 8.4 Device Functional Modes

#### 8.4.1 Operation With V(VIN) < 4.5 V (Minimum $V_{(VIN)}$ )

This device works normally during 4.5 V  $\leq$  V(VIN)  $\leq$  5.5 V, when operation voltage is lower than 4.5 V. The behavior of device can't be ensured, including communication interface and current capability.

#### 8.4.2 Operating With 5.5 V < V(VIN) < 6 V

This device works normally during this voltage range, but reliability issues may occurs while the device works for a long time in this voltage range.

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPIC6C596 device is a serial-in parallel-out, Power+LogicE 8-bit shift register with low-side switch DMOS outputs rating of a 100 mA per channel. The device is designed to drive resistive and inductive loads and is particularly well-suited as an interface between a microcontroller and LEDs or lamps. The TPIC6C596 device is an enhancement of the TPIC6C595 device, where the shift register serial output (SER OUT) is clocked on the falling edge of the serial clock to provide additional hold-time in applications where several devices are cascaded.

#### 9.1.1 Cascaded Application

The serial output (SEROUT) clocks out of the device on the falling edge of SRCK to provide additional hold time for cascaded applications. Connect the device (SEROUT) pin to the next device (SERIN) for daisy Chain. This provides improved performance for applications where clock signals may be skewed, devices are not located near one another, or the system must tolerate electromagnetic interference.



Figure 13. Schematic of Inputs and Outputs

### 9.2 Typical Application

The typical application of TPIC6C596 device is an automotive cluster driver. In this example, two TPIC6C596 power shift registers are cascaded and used to turn on LEDs in the cluster panel. In this case, the LED must be updated after all 16 bits of data have been loaded into the serial shift registers. The MCU outputs the data to the serial input (SER IN) while clocking the shift register clock (SRCK). After the 16th clock, a pulse to the register clock (RCK) transfers the data to the storage registers. If output enable (G) is low, then the LEDs are turned on corresponding to the status word with ones being on and zeros off. With this simple scheme, MCU can use the SPI interface to turn on 16 LEDs using only two ICs as illustrated in Figure 14.



## **Typical Application (continued)**



Figure 14. Typical Application Schematic

#### 9.2.1 Design Requirements

Table 1 lists the design parameters for Figure 14.

#### Table 1. Design Parameters

| DESIGN PARAMTER                                                      | EXAMPLE VALUE               |
|----------------------------------------------------------------------|-----------------------------|
| Vsupply                                                              | 9 to16 V                    |
| V (D1), V (D2), V (D3), V (D4), V (D5), V (D6), V (D7), V (D8)       | 2 V                         |
| V (D9), V (D10),V (D11), V (D12), V (D13), V (D14),V (D15), V (D16)  | 3.3 V                       |
| I (D1), I (D2), I (D3), I (D4), I (D5), I (D6),I (D7), I (D8)        | 20 mA when Vbattery is 12 V |
| I (D9), I (D10), I (D11), I (D12), I (D13), I (D14),I (D15), I (D16) | 30 mA when Vbattery is 12 V |

#### 9.2.2 Detailed Design Procedure

To begin the design process, the designer must decide on a few parameters. The designer must know the following:

- Vsupply: LED supply is connected directly to the car battery, which has a voltage range from 9 V to 16 V, or fixed voltage. This application connects to the battery directly.
- V(Dx): LED forward voltage
- I(Dx): LED setting current when battery is 12 V.

# 9.2.2.1 R1, R2, R3, R4, R5, R6, R7, R8 R1 = R2 = R3 = R4 = R5 = R6 = R7 = R8 = (Vsupply - V (Dx)) / I (Dx) = (12 V - 2 V) / 0.02 A = 500 $\Omega$

When Vsupply is 9 V, I (D1) = I (D2) = I (D3) = I (D4) = I (D5) = I (D6) = I (D7) = I (D8) = (Vsupply - V(Dx)) / Rx = 14 mA.

When Vsupply is 16 V, I (D9) = I (D10) = I (D11) = I (D12) = I (D13) = I (D14) = I (D15) = I (D16) = (Vsupply - V(Dx)) / Rx = 43.8 mA.



#### NOTE

If designers can accept the current variation when battery voltage is changing, they can connect the device directly to the battery. If a designer need the less variation of current, they need to use the voltage regulator as supply voltage of LED, or change to constant current LED driver directly

#### 9.2.3 Application Curve



Figure 15. CH1 is SRCK, CH2 is RCK, CH3 is SER IN and CH4 is D1 Current



### **10** Power Supply Recommendations

The TPIC6C596 device is designed to operate from an input voltage supply range from 4.5 V and 5.5 V. This input supply should be well regulated. TI recommends placing the ceramic bypass capacitors near the VCC pin.

## 11 Layout

#### 11.1 Layout Guidelines

There is no special layout requirement for the digital signal pin; the only requirement is placing the ceramic bypass capacitors near the corresponding pin. Because the TPIC6C596 device does not have a thermal shutdown protection function, to prevent thermal damage,  $T_J$  must be less than 150°C. If the total sink current is high, the power dissipation might be large. The devices are currently not available in the thermal pad package, so good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device.

Maximize the copper coverage on the PCB to increase the thermal conductivity of the board, because the major heat-flow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when the design does not include heat sinks attached to the PCB on the other side of the package.

- Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board.
- All thermal vias should be either plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%.

TPIC6C596

SLIS093D - MARCH 2000 - REVISED MARCH 2015



www.ti.com

#### 11.2 Layout Example



Figure 16. Recommended Layout Example



### 11.3 Thermal Considerations



Figure 17. D Package<sup>†</sup>, Normalized Junction-to-Ambient Thermal Resistance vs Pulse Duration

## **12 Device and Documentation Support**

### 12.1 Trademarks

All trademarks are the property of their respective owners.

### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



11-Jan-2021

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  | (1)    |              | j                  |      | ,              | (2)             | (6)                           | (3)                |              | (7/3)                   |         |
| TPIC6C596D       | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TPIC6C596               | Samples |
| TPIC6C596DG4     | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 6C596                   | Samples |
| TPIC6C596DR      | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TPIC6C596               | Samples |
| TPIC6C596DRG4    | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 6C596                   | Samples |
| TPIC6C596DRQ1    | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 6C596Q                  | Samples |
| TPIC6C596N       | ACTIVE | PDIP         | Ν                  | 16   | 25             | RoHS & Green    | NIPDAU                        | N / A for Pkg Type | -40 to 125   | TPIC6C596               | Samples |
| TPIC6C596PW      | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 6C596PW                 | Samples |
| TPIC6C596PWG4    | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM |              | 6C596PW                 | Samples |
| TPIC6C596PWR     | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 6C596PW                 | Samples |
| TPIC6C596PWRG4   | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM |              | 6C596PW                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

11-Jan-2021

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPIC6C596DR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TPIC6C596DRG4  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TPIC6C596DRQ1  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TPIC6C596PWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPIC6C596PWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

30-Dec-2020



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPIC6C596DR    | SOIC         | D               | 16   | 2500 | 853.0       | 449.0      | 35.0        |
| TPIC6C596DRG4  | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| TPIC6C596DRQ1  | SOIC         | D               | 16   | 2500 | 853.0       | 449.0      | 35.0        |
| TPIC6C596PWR   | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| TPIC6C596PWRG4 | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

## D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **PW0016A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



## PW0016A

## **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0016A

## **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated