

# bq2031

## Lead-Acid Fast-Charge IC

#### **Features**

- ➤ Conforms to battery manufacturers' charge recommendations for cyclic and float charge
- ➤ Pin-selectable charge algorithms
  - Two-Step Voltage with temperature-compensated constant-voltage maintenance
  - Two-Step Current with constant-rate pulsed current maintenance
  - Pulsed Current: hysteretic, on-demand pulsed current
- ▶ Pin-selectable charge termination by maximum voltage,  $\Delta^2 V$ , minimum current, and maximum time
- ➤ Pre-charge qualification detects shorted, opened, or damaged cells and conditions battery
- Charging continuously qualified by temperature and voltage limits
- ➤ Internal temperature-compensated voltage reference
- ➤ Pulse-width modulation control

- Ideal for high-efficiency switch-mode power conversion
- Configurable for linear or gated current use
- Direct LED control outputs display charge status and fault conditions

### **General Description**

The bq2031 Lead-Acid Fast Charge IC is designed to optimize charging of lead-acid chemistry batteries. A flexible pulse-width modulation regulator allows the bq2031 to control constant-voltage, constant-current, or pulsed-current charging. The regulator frequency is set by an external capacitor for design flexibility. The switch-mode design keeps power dissipation to a minimum for high charge current applications.

A charge cycle begins when power is applied or the battery is replaced. For safety, charging is inhibited until the battery voltage is within configured limits. If the battery voltage is less than the low-voltage threshold, the bq2031 provides trickle-current

charging until the voltage rises into the allowed range or an internal timer runs out and places the bq2031 in a Fault condition. This procedure prevents high-current charging of cells that are possibly damaged or reversed. Charging is inhibited anytime the temperature of the battery is outside the configurable, allowed range. All voltage thresholds are temperature-compensated.

The bq2031 terminates fast (bulk) charging based on the following:

- Maximum voltage
- Second difference of cell voltage  $(\Delta^2 V)$
- Minimum current (in constantvoltage charging)
- Maximum time-out (MTO)

After bulk charging, the bq2031 provides temperature-compensated maintenance (float) charging to maintain battery capacity.

#### **Pin Connections**



SLUS156-JUNE 1999 E

#### **Pin Names**

| TMTO  | Time-out timebase input   | LED <sub>3</sub> /<br>OSEL | Charge status output 3/<br>Charge algorithm select |
|-------|---------------------------|----------------------------|----------------------------------------------------|
| FLOAT | State control output      | <b>C</b>                   | input 1                                            |
| BAT   | Battery voltage input     | COM                        | Common LED output                                  |
| VCOMP | Voltage loop comp input   | $V_{SS}$                   | System ground                                      |
| ICOMP | Current loop comp input   | $V_{CC}$                   | 5.0V±10% power                                     |
| IGSEL | Current gain select input | MOD                        | Modulation control output                          |
| SNS   | Sense resistor input      | LED <sub>1</sub> /         | Charge status output 1/                            |
| TS    | Temperature sense input   | TSEL                       | Charge algorithm select input 2                    |
| TPWM  | Regulator timebase input  | LED <sub>2</sub> /<br>DSEL | Charge status output 2/<br>Display select input    |

### bq2031

### **Pin Descriptions**

#### TMTO Time-out timebase input

This input sets the maximum charge time. The resistor and capacitor values are determined using equation 6. Figure 9 shows the resistor/capacitor connection.

#### FLOAT Float state control output

This open-drain output uses an external resistor divider network to control the BAT input voltage threshold  $(V_{\rm FLT})$  for the float charge regulation. See Figure 1.

#### BAT Battery voltage input

BAT is the battery voltage sense input. This potential is generally developed using a high-impedance resistor divider network connected between the positive and the negative terminals of the battery. See Figure 6 and equation 2.

#### VCOMP Voltage loop compensation input

This input uses an external C or R-C network for voltage loop stability.

#### IGSEL Current gain select input

This three-state input is used to set  $I_{MIN}$  for fast charge termination in the Two-Step Voltage algorithm and for maintenance current regulation in the Two-Step Current algorithm. See Tables 3 and 4.

#### ICOMP Current loop compensation input

This input uses an external C or R-C network for current loop stability.

#### SNS Charging current sense input

Battery current is sensed via the voltage developed on this pin by an external sense resistor,  $R_{\rm SNS}$ , connected in series with the low side of the battery. See equation 8.

#### TS Temperature sense input

This input is for an external battery temperature monitoring thermistor or probe. An external resistor divider network sets the lower and upper temperature thresholds. See Figures 7 and 8 and equations 4 and 5.

#### **TPWM** Regulation timebase input

This input uses an external timing capacitor to ground the pulse-width modulation (PWM) frequency. See equation 9.

#### COM Common LED output

Common output for LED<sub>1-3</sub>. This output is in a high-impedance state during initialization to read program inputs on TSEL, QSEL, and DSEL.

#### QSEL Charge regulation select input

With TSEL, selects the charge algorithm. See Table 1.

#### MOD Current-switching control output

MOD is a pulse-width modulated push/pull output that is used to control the charging current to the battery. MOD switches high to enable current flow and low to inhibit current flow.

#### LED<sub>1-3</sub> Charger display status 1-3 outputs

These charger status output drivers are for the direct drive of the LED display. Display modes are shown in Table 2. These outputs are tri-stated during initialization so that QSEL, TSEL, and DSEL can be read.

#### DSEL Display select input

This three-level input controls the  $LED_{1-3}$  charge display modes. See Table 2.

#### TSEL Termination select input

With QSEL, selects the charge algorithm. See Table 1.

#### $V_{CC}$ $V_{CC}$ supply

 $5.0V, \pm 10\%$  power

#### Vss Ground

## **Functional Description**

The bg2031 functional operation is described in terms of:

- Charge algorithms
- Charge qualification
- Charge status display
- Voltage and current monitoring
- Temperature monitoring

## bq2031

- Fast charge termination
- Maintenance charging
- Charge regulation

### **Charge Algorithms**

Three charge algorithms are available in the bq2031:

- Two-Step Voltage
- Two-Step Current
- Pulsed Current

The state transitions for these algorithms are described in Table 1 and are shown graphically in Figures 2 through 4. The user selects a charge algorithm by configuring pins QSEL and TSEL.

### **Charge Qualification**

The bq2031 starts a charge cycle when power is applied while a battery is present or when a battery is inserted. Figure 1 shows the state diagram for pre-charge qualification and temperature monitoring. The bq2031 first checks that the battery temperature is within the allowed, user-configurable range. If the temperature is out-of-range (or the thermistor is missing), the bq2031 enters the Charge Pending state and waits until the battery temperature is within the allowed range. Charge Pending is annunciated by LED3 flashing.



Figure 1. Cycle Start/Battery Qualification State Diagram

Table 1. bq2031 Charging Algorithms

| Algorithm/State      | QSEL | TSEL                  | Conditions                                                                                                                        | MOD Output                |
|----------------------|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| Two-Step Voltage     | L    | H/L <sup>Note 1</sup> | -                                                                                                                                 | -                         |
| Fast charge, phase 1 |      |                       | while $V_{BAT} < V_{BLK}$ , $I_{SNS} = I_{MAX}$                                                                                   | Current regulation        |
| Fast charge, phase 2 |      |                       | while $I_{SNS} > I_{MIN}$ , $V_{BAT} = V_{BLK}$                                                                                   | Voltage regulation        |
| Primary termination  |      |                       | $I_{\mathrm{SNS}} = I_{\mathrm{MIN}}$                                                                                             |                           |
| Maintenance          |      |                       | $V_{\mathrm{BAT}} = V_{\mathrm{FLT}}$                                                                                             | Voltage regulation        |
| Two-Step Current     | H    | L                     | -                                                                                                                                 | -                         |
| Fast charge          |      |                       | while $V_{BAT} < V_{BLK}$ , $I_{SNS} = I_{MAX}$                                                                                   | Current regulation        |
| Primary termination  |      |                       | $V_{BAT}$ = $V_{BLK}$ or $\Delta^2 V$ < -8m $V^{Note~2}$                                                                          |                           |
| Maintenance          |      |                       | $ m I_{SNS}$ pulsed to average $ m I_{FLT}$                                                                                       | Fixed pulse current       |
| Pulsed Current       | H    | Н                     | -                                                                                                                                 | -                         |
| Fast charge          |      |                       | while $V_{BAT} < V_{BLK}$ , $I_{SNS} = I_{MAX}$                                                                                   | Current regulation        |
| Primary termination  |      |                       | $V_{\mathrm{BAT}} = V_{\mathrm{BLK}}$                                                                                             |                           |
| Maintenance          |      |                       | $\begin{split} I_{SNS} &= I_{MAX} \text{ after } V_{BAT} = V_{FLT}; \\ I_{SNS} &= 0 \text{ after } V_{BAT} = V_{BLK} \end{split}$ | Hysteretic pulsed current |

**Notes:** 

- 1. May be high or low, but do not float.
- 2. A Unitrode proprietary algorithm for accumulating successive differences between samples of  $V_{BAT}$ .

## bq2031

Thermal monitoring continues throughout the charge cycle, and the bq2031 enters the Charge Pending state anytime the temperature is out of range. (There is one exception; if the bq2031 is in the Fault state—see below—the out-of-range temperature is not recognized until the bq2031 leaves the Fault state.) All timers are suspended (but not reset) while the bq2031 is in Charge Pending. When the temperature comes back into range, the bq2031 returns to the point in the charge cycle where the out-of-range temperature was detected.

When the temperature is valid, the bq2031 performs two tests on the battery. In test 1, the bq2031 regulates a voltage of  $V_{FLT}$  + 0.25V across the battery and observes  $I_{SNS}$ . If  $I_{SNS}$  does not rise to at least  $I_{COND}$  within a time-out period (e.g., the cell has failed open), the bq2031 enters the Fault state. If test 1 passes, the bq2031 then regulates current to  $I_{COND}$  (=  $I_{MAX}$ /5) and watches  $V_{CELL}$  (=  $V_{BAT}$  -  $V_{SNS}$ ). If  $V_{CELL}$  does not rise to at least  $V_{FLT}$  within a time-out period (e.g., the cell has failed short), again the bq2031 enters the Fault state. A hold-off period is enforced at the beginning of qualification

test 2 before the bq2031 recognizes its "pass" criterion. If this second test passes, the bq2031 begins fast (bulk) charging.

Once in the Fault state, the bq2031 waits until  $V_{\rm CC}$  is cycled or a battery insertion is detected. It then starts a new charge cycle and begins the qualification process again.

### **Charge Status Display**

Charge status is annunciated by the LED driver outputs LED<sub>1</sub>–LED<sub>3</sub>. Three display modes are available in the bq2031; the user selects a display mode by configuring pin DSEL. Table 2 shows the three modes and their programming pins.

The bq2031 does not distinguish between an over-voltage fault and a "battery absent" condition. The bq2031 enters the Fault state, annunciated by turning on LED<sub>3</sub>, whenever the battery is absent. The bq2031, therefore, gives an indication that the charger is on even when no battery is in place to be charged.

Table 2. bq2031 Display Output Summary

| Mode                     | Charge Action State                       | LED <sub>1</sub> | LED <sub>2</sub> | LED <sub>3</sub> |
|--------------------------|-------------------------------------------|------------------|------------------|------------------|
| DSEL = 0                 | Battery absent or over-voltage fault      | Low              | Low              | High             |
|                          | Pre-charge qualification                  | Flash            | Low              | Low              |
|                          | Fast charging                             | High             | Low              | Low              |
| (Mode 1)                 | Maintenance charging                      | Low              | High             | Low              |
|                          | Charge pending (temperature out of range) | X                | X                | Flash            |
|                          | Charging fault                            | X                | X                | High             |
|                          | Battery absent or over-voltage fault      | Low              | Low              | High             |
|                          | Pre-charge qualification                  | High             | High             | Low              |
| DSEL = 1                 | Fast charge                               | Low              | High             | Low              |
| (Mode 2)                 | Maintenance charging                      | High             | Low              | Low              |
|                          | Charge pending (temperature out of range) | X                | X                | Flash            |
|                          | Charging fault                            | X                | X                | High             |
|                          | Battery absent or over-voltage fault      | Low              | Low              | High             |
|                          | Pre-charge qualification                  | Flash            | Flash            | Low              |
|                          | Fast charge: current regulation           | Low              | High             | Low              |
| DSEL = Float<br>(Mode 3) | Fast charge: voltage regulation           | High             | High             | Low              |
| (Mode 9)                 | Maintenance charging                      | High             | Low              | Low              |
|                          | Charge pending (temperature out of range) | X                | X                | Flash            |
|                          | Charging fault                            | X                | X                | High             |

Notes:

 $1 = V_{CC}$ ;  $0 = V_{SS}$ ; X = LED state when fault occurred; Flash =  $\frac{1}{6}$  s low,  $\frac{1}{6}$  s high.

In the Pulsed Current algorithm, the bq2031 annunciates maintenance when charging current is off and fast charge whenever charging current is on.

## bq2031



Figure 2. Two-Step Voltage Algorithm



Figure 3. Two-Step Current Algorithm



**Figure 4. Pulsed Current Algorithm** 

### bq2031

## Configuring Algorithm and Display Modes

QSEL/LED<sub>3</sub>, DSEL/LED<sub>2</sub>, and TSEL/LED<sub>1</sub> are bidirectional pins with two functions; they are LED driver pins as outputs and programming pins for the bq2031 as inputs. The selection of pull-up, pull-down, or no pull resistor programs the charging algorithm on QSEL and TSEL per Table 1 and the display mode on DSEL per Table 2. The bq2031 latches the program states when any of the following events occurs:

- 1. V<sub>CC</sub> rises to a valid level.
- 2. The bq2031 leaves the Fault state.
- 3. The bq2031 detects battery insertion.

The LEDs go blank for approximately 750ms (typical) while new programming data is latched.

For example, Figure 5 shows the bq2031 configured for the Pulsed Current algorithm and display mode 2.

### **Voltage and Current Monitoring**

The bq2031 monitors battery pack voltage at the BAT pin. A voltage divider between the positive and negative terminals of the battery pack is used to present a scaled battery pack voltage to the BAT pin and an appropriate value for regulation of float (maintenance) voltage to the FLOAT pin. The bq2031 also uses the voltage across a



Figure 6. Configuring the Battery Divider

sense resistor  $(R_{\rm SNS})$  between the negative terminal of the battery pack and ground to monitor current. See Figure 6 for the configuration of this network.



Figure 5. Configuring Charging Algorithm and Display Mode

The resistor values are calculated from the following:

Equation 1

$$\frac{RB1}{RB2} = \frac{(N\,*\,V_{_{FLT}})}{2.2V} - 1$$

Equation 2

$$\frac{\rm RB1}{\rm RB2} + \frac{\rm RB1}{\rm RB3} = (\frac{\rm N \, * \, V_{\rm BLK}}{\rm 2.2}) - 1$$

Equation 3

$$I_{\text{MAX}} = \frac{0.250 \, V}{R_{\text{SNS}}}$$

where:

- Arr N = Number of cells
- V<sub>FLT</sub> = Desired float voltage
- V<sub>BLK</sub> = Desired bulk charging voltage
- I<sub>MAX</sub> = Desired maximum charge current

These parameters are typically specified by the battery manufacturer. The total resistance presented across the battery pack by RB1 + RB2 should be between  $150k\Omega$  and  $1M\Omega$ . The minimum value ensures that the divider network does not drain the battery excessively when the power source is disconnected. Exceeding the maximum value increases the noise susceptibility of the BAT pin.

An empirical procedure for setting the values in the resistor network is as follows:

- 1. Set RB2 to 49.9 k $\Omega$ . (for 3 to 18 series cells)
- 2. Determine RB1 from equation 1 given V<sub>FLT</sub>
- 3. Determine RB3 from equation 2 given V<sub>BLK</sub>
- 4. Calculate R<sub>SNS</sub> from equation 3 given I<sub>MAX</sub>

#### **Battery Insertion and Removal**

The bq2031 uses  $V_{BAT}$  to detect the presence or absence of a battery. The bq2031 determines that a battery is present when  $V_{BAT}$  is between the High-Voltage Cutoff ( $V_{HCO}=0.6*V_{CC}$ ) and the Low-Voltage Cutoff ( $V_{LCO}=0.8V$ ). When  $V_{BAT}$  is outside this range, the bq2031 determines that no battery is present and transitions to the Fault state. Transitions into and out of the range between  $V_{LCO}$  and  $V_{HCO}$  are treated as battery insertions and removals, respectively. Besides being used to detect battery insertion, the  $V_{HCO}$  limit implicitly serves as an over-voltage charge termination, because exceeding this limit causes the bq2031 to believe that the battery has been removed.

The user must include a pull-up resistor from the positive terminal of the battery stack to VDC (and a diode to prevent battery discharge through the power supply when the supply is turned off) in order to detect battery removal during periods of voltage regulation. Voltage regulation occurs in pre-charge qualification test 1 prior to all of the fast charge algorithms, and in phase 2 of the Two-Step Voltage fast charge algorithm.

### **Temperature Monitoring**

The bq2031 monitors temperature by examining the voltage presented between the TS and SNS pins ( $V_{TEMP}$ ) by a resistor network that includes a Negative Temperature Coefficient (NTC) thermistor. Resistance variations around that value are interpreted as being proportional to the battery temperature (see Figure 7).

The temperature thresholds used by the bq2031 and their corresponding TS pin voltage are:

- TCO—Temperature cutoff—Higher limit of the temperature range in which charging is allowed.  $V_{TCO} = 0.4 * V_{CC}$
- HTF—High-temperature fault—Threshold to which temperature must drop after temperature cutoff is exceeded before charging can begin again.  $V_{\rm HTF}$  = 0.44 \*  $V_{\rm CC}$



Figure 7. Voltage Equivalent of Temperature Thresholds

### bq2031

■ LTF—Low-temperature fault—Lower limit of the temperature range in which charging is allowed.  $V_{\rm LTF}$  = 0.6 \*  $V_{\rm CC}$ 

A resistor-divider network must be implemented that presents the defined voltage levels to the TS pin at the desired temperatures (see Figure 8).

The equations for determining RT1 and RT2 are:

Equation 4

$$0.6 * V_{\rm CC} = \frac{(V_{\rm CC} - 0.250 \, V)}{1 + \frac{RT1 * (RT2 + R_{\rm LTF})}{(RT2 * R_{\rm LTF})}}$$

Equation 5

$$0.44 = \frac{1}{1 + \frac{RT1*(RT2 + R_{\rm HTF})}{(RT2*R_{\rm HTF})}}$$

where:

- $\blacksquare$  RLTF = thermistor resistance at LTF
- $\blacksquare$  RHTF = thermistor resistance at HTF

TCO is determined by the values of RT1 and RT2. 1% resistors are recommended.

#### **Disabling Temperature Sensing**

Temperature sensing can be disabled by removing RT and using a  $100k\Omega$  resistor for RT1 and RT2.

#### **Temperature Compensation**

The internal voltage reference used by the bq2031 for all voltage threshold determinations is compensated for temperature. The temperature coefficient is -3.9mV/°C, normalized to  $25\,^{\circ}\mathrm{C}.$  Voltage thresholds in the bq2031 vary by this proportion as ambient conditions change.

### **Fast-Charge Termination**

Fast-charge termination criteria are programmed with the fast charge algorithm per Table 1. Note that not all criteria are applied in all algorithms.



Figure 8. Configuring Temperature Sensing

#### **Minimum Current**

Fast charge terminates when the charging current drops below a minimum current threshold programmed by the value of IGSEL (see Table 3). This is used by the Two-Step Voltage algorithm.

**Table 3. Imin Termination Thresholds** 

| IGSEL | I <sub>MIN</sub>     |
|-------|----------------------|
| 0     | I <sub>MAX</sub> /10 |
| 1     | $I_{MAX}/20$         |
| Z     | I <sub>MAX</sub> /30 |

### Second Difference ( $\triangle^2V$ )

Second difference is a Unitrode proprietary algorithm that accumulates the difference between successive samples of  $V_{BAT}$ . The bq2031 takes a sample and makes a termination decision at a frequency equal to 0.008 \*  $t_{MTO}$ . Fast charge terminates when the accumulated difference is  $\leq$ -8mV. Second difference is used only in the Two-Step Current algorithm, and is subject to a hold-off period (see below).

#### **Maximum Voltage**

Fast charge terminates when  $V_{CELL} \ge V_{BLK}$ .  $V_{BLK}$  is set per equation 2. Maximum voltage is used for fast charge termination in the Two-Step Current and Pulsed Current algorithms, and for transition from phase 1 to phase 2 in the Two-Step Voltage algorithm. This criterion is subject to a hold-off period.

#### **Hold-off Periods**

Maximum V and  $\Delta^2 V$  termination criteria are subject to a hold-off period at the start of fast charge equal to 0.15 \* t<sub>MTO</sub>. During this time, these termination criteria are ignored.

#### **Maximum Time-Out**

Fast charge terminates if the programmed MTO time is reached without some other termination shutting off fast charge. MTO is programmed from 1 to 24 hours by an R-C network on TMTO (see Figure 9) per the equation:

Equation 6

$$t_{MTO} = 0.5 * R * C$$

where R is in  $k\Omega,\,C$  is in  $\mu F,$  and  $t_{MTO}$  is in hours. Typically, the maximum value for C of 0.1  $\!\mu F$  is used.

Fast-charge termination by MTO is a Fault only in the Pulsed Current algorithm; the bq2031 enters the Fault state and waits for a new battery insertion, at which time it begins a new charge cycle. In the Two-Step Voltage and Two-Step Current algorithms, the bq2031 transitions to the maintenance phase on MTO time-out.

The MTO timer starts at the beginning of fast charge. In the Two-Step Voltage algorithm, it is cleared and restarted when the bq2031 transitions from phase 1 (current regulation) to phase 2 (voltage regulation). The MTO timer is suspended (but not reset) during the out-of-range temperature (Charge Pending) state.



Figure 9. R-C Network for Setting MTO

### **Maintenance Charging**

Three algorithms are used in maintenance charging:

- Two-Step Voltage algorithm
- Two-Step Current algorithm
- Pulsed Current algorithm

#### **Two-Step Voltage Algorithm**

In the Two-Step Voltage algorithm, the bq2031 provides charge maintenance by regulating charging voltage to  $V_{\rm FLT}$ . Charge current during maintenance is limited to  $I_{\rm COND}$ .

#### Two-Step Current Algorithm

Maintenance charging in the Two-Step Current Algorithm is implemented by varying the period ( $T_P$ ) of a fixed current ( $I_{COND} = I_{MAX}/5$ ) and duration (0.2 seconds) pulse to achieve the configured average maintenance current value. See Figure 10.

Maintenance current can be calculated by:

Equation 7

$$Maintenance \; current = \frac{((0.2)*I_{COND}\,)}{T_P} = \frac{((0.04)*I_{MAX}\,)}{T_P}$$

where TP is the period of the waveform in seconds.

Table 4 gives the values of P programmed by IGSEL.

### bq2031

Table 4. Fixed-Pulse Period by IGSEL

| IGSEL | T <sub>P</sub> (sec.) |
|-------|-----------------------|
| L     | 0.4                   |
| Н     | 0.8                   |
| Z     | 1.6                   |

#### **Pulsed Current Algorithm**

In the Pulsed Current algorithm, charging current is turned off after the initial fast charge termination until  $V_{\rm CELL}$  falls to  $V_{\rm FLT}$ . Full fast charge current ( $I_{\rm MAX}$ ) is then re-enabled to the battery until  $V_{\rm CELL}$  rises to  $V_{\rm BLK}$ . This cycle repeats indefinitely.

### **Charge Regulation**

The bq2031 controls charging through pulse-width modulation of the MOD output pin, supporting both constant-current and constant-voltage regulation. Charge current is monitored by the voltage at the SNS pin, and charge voltage by voltage at the BAT pin. These voltages are compared to an internal temperature-compensated reference, and the MOD output modulated to maintain the desired value.

Voltage at the SNS pin is determined by the value of resistor  $R_{\rm SNS}$ , so nominal regulated current is set by:

Equation 8

$$I_{MAX} = 0.250V/R_{SNS}$$

The switching frequency of the MOD output is determined by an external capacitor (CPWM) between the pin TPWM and ground, per the following:

Equation 9

$$F_{PWM} = 0.1/C_{PWM}$$

where C is in  $\mu F$  and F is in kHz. A typical switching rate is 100kHz, implying  $C_{PWM}=0.001\mu F$ . MOD pulse width is modulated between 0 and 80% of the switching period.

To prevent oscillation in the voltage and current control loops, frequency compensation networks (C or R-C) are typically required on the VCOMP and ICOMP pins (respectively) to add poles and zeros to the loop control equations. A software program, "CNFG2031," is available to assist in configuring these networks for buck type regulators. For more detail on the control loops in buck topology, see the application note, "Switch-Mode Power Conversion Using the bq2031." For assistance with other power supply topologies, contact the factory.



Figure 10. Implementation of Fixed-Pulse Maintenance Charge

## bq2031

## **Absolute Maximum Ratings**

| Symbol           | Parameter                                                                     | Minimum | Maximum | Unit | Notes      |
|------------------|-------------------------------------------------------------------------------|---------|---------|------|------------|
| $V_{\rm CC}$     | V <sub>CC</sub> relative to V <sub>SS</sub>                                   | -0.3    | +7.0    | V    |            |
| $V_{\mathrm{T}}$ | DC voltage applied on any pin excluding $V_{\rm CC}$ relative to $V_{\rm SS}$ | -0.3    | +7.0    | V    |            |
| Topr             | Operating ambient temperature                                                 | -20     | +70     | °C   | Commercial |
| $T_{STG}$        | Storage temperature                                                           | -55     | +125    | °C   |            |
| $T_{ m SOLDER}$  | Soldering temperature                                                         | -       | +260    | °C   | 10 s. max. |
| $T_{ m BIAS}$    | Temperature under bias                                                        | -40     | +85     | °C   |            |

Note:

Permanent device damage may occur if **Absolute Maximum Ratings** are exceeded. Functional operation should be limited to the Recommended DC Operating Conditions detailed in this data sheet. Exposure to conditions beyond the operational limits for extended periods of time may affect device reliability.

### **DC Thresholds** $(T_A = T_{OPR}; V_{CC} = 5V \pm 10\%)$

| Symbol           | Parameter                      | Rating                         | Unit  | Tolerance | Notes                  |
|------------------|--------------------------------|--------------------------------|-------|-----------|------------------------|
| 7.7              | Internal reference voltage     | 2.20                           | V     | 1%        | $T_A = 25^{\circ}C$    |
| $V_{ m REF}$     | Temperature coefficient        | -3.9                           | mV/°C | 10%       |                        |
| $V_{LTF}$        | TS maximum threshold           | $0.6*\mathrm{V}_{\mathrm{CC}}$ | V     | ±0.03V    | Low-temperature fault  |
| V <sub>HTF</sub> | TS hysteresis threshold        | 0.44 * V <sub>CC</sub>         | V     | ±0.03V    | High-temperature fault |
| $V_{TCO}$        | TS minimum threshold           | $0.4*\mathrm{V_{CC}}$          | V     | ±0.03V    | Temperature cutoff     |
| V <sub>HCO</sub> | High cutoff voltage            | 0.60 * V <sub>CC</sub>         | V     | ±0.03V    |                        |
| V <sub>MIN</sub> | Under-voltage threshold at BAT | $0.34*V_{\mathrm{CC}}$         | V     | ±0.03V    |                        |
| $V_{\rm LCO}$    | Low cutoff voltage             | 0.8                            | V     | ±0.03V    |                        |
|                  | Current sense at SNS           | 0.250                          | V     | 10%       | $I_{MAX}$              |
| $V_{ m SNS}$     |                                | 0.05                           | V     | 10%       | ICOND                  |

## bq2031

## **Recommended DC Operating Conditions (TA = TOPR)**

| Symbol              | Parameter                                                            | Minimum              | Typical | Maximum               | Unit | Notes                                                |
|---------------------|----------------------------------------------------------------------|----------------------|---------|-----------------------|------|------------------------------------------------------|
| $V_{\rm CC}$        | Supply voltage                                                       | 4.5                  | 5.0     | 5.5                   | V    |                                                      |
| $V_{\rm TEMP}$      | TS voltage potential                                                 | 0                    | -       | $V_{\rm CC}$          | V    | $ m V_{TS}$ - $ m V_{SNS}$                           |
| $V_{\mathrm{CELL}}$ | Battery voltage potential                                            | 0                    | -       | $V_{\rm CC}$          | V    | V <sub>BAT</sub> - V <sub>SNS</sub>                  |
| $I_{\rm CC}$        | Supply current                                                       | -                    | 2       | 4                     | mA   | Outputs unloaded                                     |
| т                   | DSEL tri-state open detection                                        | -2                   | -       | 2                     | μΑ   | Note 2                                               |
| $ m I_{IZ}$         | IGSEL tri-state open detection                                       | -2                   |         | 2                     | μΑ   |                                                      |
| <b>V</b> 7          | Tout to a fitti                                                      | V <sub>CC</sub> -1.0 | -       | -                     | V    | QSEL,TSEL                                            |
| $V_{\mathrm{IH}}$   | Logic input high                                                     | V <sub>CC</sub> -0.3 | -       | -                     | V    | DSEL, IGSEL                                          |
| <b>V</b> 7          | Toda to all                                                          | -                    | -       | V <sub>SS</sub> +1.0  | V    | QSEL,TSEL                                            |
| $ m V_{IL}$         | Logic input low                                                      | -                    | -       | V <sub>SS</sub> +0.3  | V    | DSEL, IGSEL                                          |
| 7.7                 | LED <sub>1</sub> , LED <sub>2</sub> , LED <sub>3</sub> , output high | V <sub>CC</sub> -0.8 | -       | -                     | V    | $I_{OH} \leq 10 mA$                                  |
| $V_{OH}$            | MOD output high                                                      | V <sub>CC</sub> -0.8 | -       | -                     | V    | $I_{OH} \leq 10 mA$                                  |
|                     | LED <sub>1</sub> , LED <sub>2</sub> , LED <sub>3</sub> , output low  | -                    | -       | V <sub>SS</sub> +0.8V | V    | $I_{OL} \leq 10 mA$                                  |
| 7.7                 | MOD output low                                                       | -                    | -       | V <sub>SS</sub> +0.8V | V    | $I_{OL} \leq 10 mA$                                  |
| $V_{OL}$            | FLOAT output low                                                     | -                    | -       | V <sub>SS</sub> +0.8V | V    | $I_{OL} \le 5$ mA, Note 3                            |
|                     | COM output low                                                       | -                    | -       | V <sub>SS+</sub> 0.5  | V    | $I_{OL} \le 30 \text{mA}$                            |
| т                   | LED <sub>1</sub> , LED <sub>2</sub> , LED <sub>3</sub> , source      | -10                  | -       | -                     | mA   | $V_{\mathrm{OH}} = V_{\mathrm{CC}} - 0.5 \mathrm{V}$ |
| $I_{OH}$            | MOD source                                                           | -5.0                 | -       | -                     | mA   | $V_{\rm OH}$ = $V_{\rm CC}$ -0.5 $V$                 |
|                     | $\mathrm{LED}_1, \mathrm{LED}_2, \mathrm{LED}_3, \mathrm{sink}$      | 10                   | -       | -                     | mA   | $V_{\rm OL} = V_{\rm SS} + 0.5 V$                    |
| т                   | MOD sink                                                             | 5                    | -       | -                     | mA   | $V_{\rm OL} = V_{\rm SS} + 0.8V$                     |
| $I_{OL}$            | FLOAT sink                                                           | 5                    | -       | -                     | mA   | $V_{\rm OL}$ = $V_{\rm SS}$ +0.8V, Note 3            |
|                     | COM sink                                                             | 30                   | -       | -                     | mA   | $V_{\rm OL} = V_{\rm SS} + 0.5 V$                    |
| т                   | DSEL logic input low source                                          | -                    | -       | +30                   | μΑ   | $V = V_{SS}$ to $V_{SS}$ + 0.3V, Note 2              |
| ${ m I}_{ m IL}$    | IGSEL logic input low source                                         | -                    | -       | +70                   | μΑ   | $V = V_{\rm SS}$ to $V_{\rm SS}$ + 0.3 $V$           |
| т                   | DSEL logic input high source                                         | -30                  | -       | -                     | μΑ   | $V = V_{\rm CC}$ - 0.3V to $V_{\rm CC}$              |
| ${ m I}_{ m IH}$    | IGSEL logic input high source                                        | -70                  | -       | -                     | μΑ   | $V = V_{\rm CC}$ - 0.3V to $V_{\rm CC}$              |
| $I_{\mathrm{L}}$    | Input leakage                                                        | -                    | -       | ±1                    | μΑ   | QSEL, TSEL, Note 2                                   |

Notes:

- 1. All voltages relative to  $V_{\rm SS}$  except where noted.
- 2. Conditions during initialization after  $V_{\rm CC}$  applied.
- 3. SNS = 0V.

## bq2031

## Impedance

| Symbol              | Parameter                                                             | Minimum | Typical | Maximum | Unit               | Notes                   |
|---------------------|-----------------------------------------------------------------------|---------|---------|---------|--------------------|-------------------------|
| $R_{\mathrm{BATZ}}$ | BAT pin input impedance                                               | 50      | -       | -       | $\mathrm{M}\Omega$ |                         |
| R <sub>SNSZ</sub>   | SNS pin input impedance                                               | 50      | i       | -       | $\mathrm{M}\Omega$ |                         |
| R <sub>TSZ</sub>    | TS pin input impedance                                                | 50      | -       | -       | ${ m M}\Omega$     |                         |
| R <sub>PROG1</sub>  | Soft-programmed pull-up or pull-down resistor value (for programming) | -       | -       | 10      | $\mathrm{k}\Omega$ | DSEL, TSEL, and<br>QSEL |
| R <sub>PROG2</sub>  | Pull-up or pull-down resistor value                                   | -       | -       | 3       | kΩ                 | IGSEL                   |
| R <sub>MTO</sub>    | Charge timer resistor                                                 | 20      | -       | 480     | kΩ                 |                         |

## **Timing** (TA = TOPR; $VCC = 5V \pm 10\%$ )

| Symbol             | Parameter                                 | Minimum | Typical                  | Maximum | Unit  | Notes          |
|--------------------|-------------------------------------------|---------|--------------------------|---------|-------|----------------|
| $t_{ m MTO}$       | Charge time-out range                     | 1       | -                        | 24      | hours | See Figure 9   |
| $t_{\mathrm{QT1}}$ | Pre-charge qual test 1 time-out period    | -       | $0.02 t_{\mathrm{MTO}}$  | -       | -     |                |
| $t_{\mathrm{QT2}}$ | Pre-charge qual test 2 time-out period    | -       | $0.16 t_{\mathrm{MTO}}$  | -       | -     |                |
| $t_{\mathrm{DV}}$  | $\Delta^2$ V termination sample frequency | -       | $0.008t_{\mathrm{MTO}}$  | -       | -     |                |
| t <sub>H01</sub>   | Pre-charge qual test 2 hold-off period    | -       | $0.002t_{\mathrm{MTO}}$  | -       | -     |                |
| t <sub>H02</sub>   | Bulk charge hold-off period               | -       | $0.015 t_{\mathrm{MTO}}$ | -       | -     |                |
| F <sub>PWM</sub>   | PWM regulator frequency range             | -       | 100                      |         | kHz   | See Equation 9 |

## Capacitance

| Symbol           | Parameter              | Minimum | Typical | Maximum | Unit |
|------------------|------------------------|---------|---------|---------|------|
| $C_{MTO}$        | Charge timer capacitor | -       | 0.1     | 0.1     | μF   |
| C <sub>PWM</sub> | PWM R-C capacitance    | -       | 0.001   | -       | μF   |

## bq2031

## 16-Pin DIP Narrow (PN)





16-Pin PN (0.300" DIP)

|           | Inc       | hes   | Millimeters |       |  |
|-----------|-----------|-------|-------------|-------|--|
| Dimension | Min. Max. |       | Min.        | Max.  |  |
| A         | 0.160     | 0.180 | 4.06        | 4.57  |  |
| A1        | 0.015     | 0.040 | 0.38        | 1.02  |  |
| В         | 0.015     | 0.022 | 0.38        | 0.56  |  |
| B1        | 0.055     | 0.065 | 1.40        | 1.65  |  |
| С         | 0.008     | 0.013 | 0.20        | 0.33  |  |
| D         | 0.740     | 0.770 | 18.80       | 19.56 |  |
| E         | 0.300     | 0.325 | 7.62        | 8.26  |  |
| E1        | 0.230     | 0.280 | 5.84        | 7.11  |  |
| e         | 0.300     | 0.370 | 7.62        | 9.40  |  |
| G         | 0.090     | 0.110 | 2.29        | 2.79  |  |
| L         | 0.115     | 0.150 | 2.92        | 3.81  |  |
| S         | 0.020     | 0.040 | 0.51        | 1.02  |  |

## 16-Pin SOIC Narrow (SN)





## 16-Pin SN (0.150" SOIC)

|           | Inc   | hes   | Millimeters |       |  |  |
|-----------|-------|-------|-------------|-------|--|--|
| Dimension | Min.  | Max.  | Min.        | Max.  |  |  |
| A         | 0.060 | 0.070 | 1.52        | 1.78  |  |  |
| A1        | 0.004 | 0.010 | 0.10        | 0.25  |  |  |
| В         | 0.013 | 0.020 | 0.33        | 0.51  |  |  |
| C         | 0.007 | 0.010 | 0.18        | 0.25  |  |  |
| D         | 0.385 | 0.400 | 9.78        | 10.16 |  |  |
| E         | 0.150 | 0.160 | 3.81        | 4.06  |  |  |
| e         | 0.045 | 0.055 | 1.14        | 1.40  |  |  |
| Н         | 0.225 | 0.245 | 5.72        | 6.22  |  |  |
| L         | 0.015 | 0.035 | 0.38        | 0.89  |  |  |

## bq2031

## **Data Sheet Revision History**

| Change No. | Page No. | Description                                                            | Nature of Change                                                                                                                                      |
|------------|----------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          |          | Descriptions                                                           | Clarified and consolidated                                                                                                                            |
| 1          |          | Renamed                                                                | Dual-Level Constant Current Mode to Two-Step Current Mode $V_{MCV}$ to $V_{HCO}$ $V_{INT}$ to $V_{LCO}$ $t_{UV1}$ to $t_{QT1}$ $t_{UV2}$ to $t_{QT2}$ |
| 1          |          | Consolidation                                                          | Tables 1 and 2                                                                                                                                        |
| 1          |          | Added figures                                                          | Start-up states Temperature sense input voltage thresholds Pulsed maintenance current implementation                                                  |
| 1          |          | Updated figures                                                        | Figures 1 through 6                                                                                                                                   |
| 1          |          | Added equations                                                        | Thermistor divider network configuration equations                                                                                                    |
| 1          |          | Raised condition                                                       | MOD $V_{OL}$ and $V_{OH}$ parameters from $\leq 5mA$ to $\leq 10\mu A$                                                                                |
| 1          |          | Corrected Conditions                                                   | VSNS rating from $V_{MAX}$ and $V_{MIN}$ to $I_{MAX}$ and $I_{MIN}$                                                                                   |
| 1          |          | Added table                                                            | Capacitance table for $C_{MTO}$ and $C_{PWM}$                                                                                                         |
| 2          | 6        | Changed values in<br>Figure 5                                          | Was 51K; is now 10K                                                                                                                                   |
| 3          | 7, 10    | Changed values<br>in Equations 3 and 8                                 | Was: $I_{MAX} = 0.275 V/R_{SNS}$ ; is now $I_{MAX} = 0.250 V/R_{SNS}$                                                                                 |
| 3          | 8        | Changed values in Equation 4                                           | Was: (V <sub>CC</sub> - 0.275); is now (V <sub>CC</sub> - 0.250V)                                                                                     |
| 3          | 11       | Changed rating value<br>for V <sub>SNS</sub> in DC<br>Thresholds table | Was 0.275; is now 0.250                                                                                                                               |
| 4          | 11       | $T_{\mathrm{OPR}}$                                                     | Deleted industrial temperature range.                                                                                                                 |

**Notes:** 

Change 1 = Dec. 1995 B changes from June 1995 A. Change 2 = Sept. 1996 C changes from Dec. 1995 B.

Change 3 = April 1997 D changes from Sept. 1996 C. Change 4 = June 1999 E changes from April 1997 D.

## **Ordering Information**



# Not Recommended for New Designs (NACKAGE OPTION ADDENDUM

8-Oct-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| BQ2031PN-A5      | NRND   | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 0       | 2031PN-A5            |         |
| BQ2031PN-A5E4    | NRND   | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 0       | 2031PN-A5            |         |
| BQ2031SN-A5      | NRND   | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 0       | 2031<br>(-A5, A5)    |         |
| BQ2031SN-A5G4    | NRND   | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 0       | 2031<br>(-A5, A5)    |         |
| BQ2031SN-A5TR    | NRND   | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 0       | 2031<br>(-A5, A5)    |         |
| BQ2031SN-A5TRG4  | NRND   | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 0       | 2031<br>(-A5, A5)    |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# Not Recommended for New Designs (NACKAGE OPTION ADDENDUM

www.ti.com 8-Oct-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

14-Jul-2012 www.ti.com

**TAPE DIMENSIONS** 

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**







| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device        | _    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ2031SN-A5TR | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| BQ2031SN-A5TR | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |  |





8-Oct-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking    | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)             |         |
| BQ2031PN-A5      | NRND   | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 0       | 2031PN-A5         |         |
| BQ2031PN-A5E4    | NRND   | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 0       | 2031PN-A5         |         |
| BQ2031SN-A5      | NRND   | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 0       | 2031<br>(-A5, A5) |         |
| BQ2031SN-A5G4    | NRND   | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 0       | 2031<br>(-A5, A5) |         |
| BQ2031SN-A5TR    | NRND   | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 0       | 2031<br>(-A5, A5) |         |
| BQ2031SN-A5TRG4  | NRND   | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 0       | 2031<br>(-A5, A5) |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### PACKAGE OPTION ADDENDUM

8-Oct-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

14-Jul-2012 www.ti.com

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ2031SN-A5TR | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| BQ2031SN-A5TR | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |  |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.