- Fully Integrated xVCC and xVPP Switching
- xVPP Programmed Independent of xVCC
- 3.3-V, 5-V, and/or 12-V Power Distribution
- Low r<sub>DS(on)</sub> (60-mΩ xVCC Switch Typical)
- Short Circuit and Thermal Protection
- 150-μA (Maximum) Quiescent Current
- Standby Mode: 50-mA Current Limit (Typ)
- 12-V Supply Can Be Disabled
- 3.3-V Low-Voltage Mode
- Meets PC Card<sup>™</sup> Standards
- TTL-Logic Compatible Inputs
- Available in 30-Pin SSOP (DB) and 32-Pin TSSOP (DAP) Packages
- Break-Before-Make Switching
- Internal Power-On Reset

#### description

The TPS2216 PC Card power-interface switch provides an integrated power-management solution for two PC Cards. All of the discrete power MOSFETs, a logic section, current limiting, and thermal protection for PC Card control are combined on a single integrated circuit. This device allows the distribution of 3.3-V, 5-V, and/ or 12-V power to the card. The current-limiting feature eliminates the need for fuses. Currentlimit reporting can help the user isolate a system fault.

The TPS2216 features a 3.3-V low-voltage mode that allows for 3.3-V switching without the need for 5-V power. This feature facilitates low-power system designs such as sleep modes where only 3.3 V is available. This device also has the ability to program the xVPP outputs independent of the xVCC outputs. A standby mode that changes all output-current limits to 50 mA (typical) has been incorporated.



<sup>†</sup> The TPS2216 is identical to the TPS2214 in all respects except packaging and pin assignments. NC – No internal connection

End-equipment applications for the TPS2216 include: notebook computers, desktop computers, personal digital assistants (PDAs), digital cameras, and bar-code scanners.

The TPS2216 is backward-compatible with the TPS2202A and TPS2206.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PC Card is a trademark of PCMCIA (Personal Computer Memory Card International Association).

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2000, Texas Instruments Incorporated

#### **AVAILABLE OPTIONS**

|                | PACKAGED DEVICES <sup>†</sup> |                                             |  |  |  |  |
|----------------|-------------------------------|---------------------------------------------|--|--|--|--|
| TJ             | PLASTIC SMALL OUTLINE<br>(DB) | PowerPAD PLASTIC SMALL<br>OUTLINE™<br>(DAP) |  |  |  |  |
| –40°C to 125°C | TPS2216DB(R)                  | TPS2216DAP(R)                               |  |  |  |  |

<sup>†</sup> The DB and DAP packages are available in tubes and left-end taped and reeled. Add R suffix to device type (e.g., TPS2216DBR) for taped and reeled.

## **Terminal Functions**

| TERMINAL |                       |                                 |     |                                                                                                                                                                              |
|----------|-----------------------|---------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NAME NO. I/O          |                                 | I/O | DESCRIPTION                                                                                                                                                                  |
| NAME     | DB                    | DAP                             |     |                                                                                                                                                                              |
| 3.3V     | 15, 16, 17            | 16, 17, 18                      | Ι   | 3.3-V input for card power and/or chip power if 5 V is not present                                                                                                           |
| 5V       | 1, 2, 30              | 1, 2, 32                        | Ι   | 5-V input for card power and/or chip power                                                                                                                                   |
| 12V      | 7, 24                 | 8, 25                           | Ι   | 12-V V <sub>pp</sub> input card power                                                                                                                                        |
| AVCC     | 9, 10, 11             | 10, 11, 12                      | 0   | VCC output: 3.3-V, 5-V, GND or high impedance to card                                                                                                                        |
| AVPP     | 8                     | 9                               | 0   | VPP output: 3.3-V, 5-V, 12-V, GND or high impedance to card                                                                                                                  |
| BVCC     | 20, 21, 22            | 21, 22, 23                      | 0   | VCC output: 3.3-V, 5-V, GND or high impedance to card                                                                                                                        |
| BVPP     | 23                    | 24                              | 0   | VPP output: 3.3-V, 5-V, 12-V, GND or high impedance to card                                                                                                                  |
| GND      | 12                    | 13                              |     | Ground                                                                                                                                                                       |
| MODE     | 29                    | 30                              | I   | TPS2206 operation when floating or pulled low; must be pulled high externally for TPS2216 operation. MODE is internally pulled low with a 150-k $\Omega$ pulldown resistor.  |
| OC       | 18                    | 20                              | 0   | Logic-level output that goes low when an overcurrent or overtemperature condition exists.                                                                                    |
| RESET    | 6                     | 7                               | I   | Logic-level reset input active high. Do not connect if $\overline{\text{RESET}}$ pin is used. RESET is internally pulled low with a 150-k $\Omega$ pulldown resistor.        |
| RESET    | 14                    | 14                              | I   | Logic-level reset input active low. Do not connect if RESET pin is used. The pin is internally pulled high with a 150-k $\Omega$ pullup resistor.                            |
| STBY     | 19                    | 19                              | I   | Logic-level active low input sets the TPS2216 to standby mode and sets all current limits to 50 mA. The pin is internally pulled high with a 150-k $\Omega$ pullup resistor. |
| CLOCK    | 4                     | 5                               | Ι   | Logic-level clock for serial data word                                                                                                                                       |
| DATA     | 3                     | 4                               | I   | Logic-level serial data word                                                                                                                                                 |
| LATCH    | 5                     | 6                               | I   | Logic-level latch for serial data word                                                                                                                                       |
| NC       | 13, 25, 26,<br>27, 28 | 3, 15, 26,<br>27, 28, 29,<br>31 |     | No internal connection                                                                                                                                                       |

PowerPAD is a trademark of Texas Instruments Incorporated.



SLVS179D - MARCH 1999 - REVISED JUNE 2000



## functional block diagram (pin numbers refer to DB package)

<sup>†</sup>Both 12V pins must be connected together.



SLVS179D - MARCH 1999 - REVISED JUNE 2000

## absolute maximum ratings over operating virtual free-air temperature (unless otherwise noted)<sup>†</sup>

| Input voltage range for card power: V <sub>I(3.3V)</sub>     | -0.3 V to 6 V                  |
|--------------------------------------------------------------|--------------------------------|
| $V_{I(5V)}$                                                  | -0.3 V to 14 V                 |
| Logic input voltage                                          |                                |
| Output voltage range: V <sub>O(xVCC)</sub>                   | –0.3 V to 6 V                  |
| V <sub>O(xVPP)</sub>                                         | –0.3 V to 14 V                 |
| Continuous total power dissipation                           | . See Dissipation Rating Table |
| Output current: I <sub>O(xVCC)</sub>                         | Internally limited             |
| I <sub>O(xVPP)</sub>                                         | Internally limited             |
| Operating virtual junction temperature range, T <sub>J</sub> |                                |
| Storage temperature range, T <sub>stg</sub>                  |                                |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### DISSIPATION RATING TABLE

| PACKAGE | $T_A \le 25^{\circ}C$<br>POWER RATING | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|---------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|--|
| DB      | 1095 mW                               | 10.99 mW/°C                                                 | 602 mW                                | 438 mW                                |  |
| DAP     | 4255 mW                               | 42.55 mW/°C                                                 | 2340 mW                               | 1702 mW                               |  |

<sup>‡</sup> These devices are mounted on an JEDEC low-k board (2 oz. traces on surface), 1-W power applied.

### recommended operating conditions

|                                            |                                              | MIN | MAX  | UNIT |
|--------------------------------------------|----------------------------------------------|-----|------|------|
|                                            | V <sub>I(3.3V)</sub>                         | 2.7 | 5.25 | V    |
| Input voltage, V                           | V <sub>I(5V)</sub>                           | 2.7 | 5.25 | V    |
|                                            | V <sub>I(12V)</sub>                          | 2.7 | 13.5 | V    |
| <u></u>                                    | I <sub>O(VCC)</sub> at T <sub>A</sub> = 70°C |     | 1    | Α    |
| Output current, IO                         | I <sub>O(VPP)</sub> at T <sub>A</sub> = 70°C |     | 200  | mA   |
| Clock frequency                            |                                              |     | 2.5  | MHz  |
|                                            | Data                                         | 200 |      |      |
| Pulse duration                             | Latch                                        | 250 |      | ns   |
|                                            | Clock                                        | 100 |      |      |
| Data hold time§                            |                                              | 100 |      | ns   |
| Data setup time§                           |                                              | 100 |      | ns   |
| Latch delay time§                          |                                              | 100 |      | ns   |
| Clock delay time§                          |                                              | 250 |      | ns   |
| Operating virtual junction temperature, TJ |                                              | -40 | 125  | °C   |

§ Refer to Figures 2 and 3.



# electrical characteristics, $T_J = 25^{\circ}C$ , $V_{I(5V)} = 5 V$ , $V_{I(3.3V)} = 3.3 V$ , $V_{I(12V)} = 12 V$ , STBY floating, all outputs unloaded (unless otherwise noted)

#### power switch

| PARAMETER                        |                                 |                                           | TEST CONDITION        | ONS                                                      | MIN                                    | TYP                       | MAX | UNIT     |     |          |
|----------------------------------|---------------------------------|-------------------------------------------|-----------------------|----------------------------------------------------------|----------------------------------------|---------------------------|-----|----------|-----|----------|
|                                  |                                 |                                           |                       | TJ = 25°C,                                               | I <sub>O</sub> = 1 A                   |                           |     | 60       | 85  |          |
|                                  |                                 | 3.3 V to xVCC, with                       | h one                 | TJ = 125°C,                                              | I <sub>O</sub> = 1 A                   |                           |     | 90       | 120 |          |
|                                  |                                 | switch on                                 |                       | TJ = 25°C,                                               | $V_{I(5V)} = 0,$                       | I <sub>O</sub> = 1 A      |     | 65       | 85  |          |
|                                  |                                 |                                           |                       | T <sub>J</sub> = 125°C,                                  | $V_{I(5V)} = 0,$                       | I <sub>O</sub> = 1 A      |     | 90       | 130 |          |
|                                  |                                 | 5 V to xVCC, with                         | one                   | TJ = 25°C,                                               | I <sub>O</sub> = 1 A                   |                           |     | 60       | 85  |          |
|                                  |                                 | switch on                                 |                       | TJ = 125°C,                                              | I <sub>O</sub> = 1 A                   |                           |     | 90       | 120 | mΩ       |
|                                  |                                 |                                           |                       | TJ = 25°C,                                               | $I_{O} = 1 A each$                     |                           |     | 65       | 105 | 11122    |
|                                  |                                 | 3.3 V to xVCC, with                       | h two                 | TJ = 125°C,                                              | $I_{O} = 1 A each$                     |                           |     | 95       | 140 |          |
|                                  | Switch                          | switches on                               |                       | TJ = 25°C,                                               | $V_{I(5V)} = 0,$                       | I <sub>O</sub> = 1 A each |     | 70       | 105 |          |
|                                  | resistance <sup>†</sup>         |                                           |                       | TJ = 125°C,                                              | $V_{I(5V)} = 0,$                       | I <sub>O</sub> = 1 A each |     | 100      | 140 |          |
|                                  |                                 | 5 V to xVCC, with                         | two                   | TJ = 25°C,                                               | $I_{O} = 1 A each$                     |                           |     | 70       | 105 |          |
|                                  |                                 | switches on                               |                       | TJ = 125°C,                                              | $I_{O} = 1 A each$                     |                           |     | 100      | 140 |          |
|                                  |                                 | 3.3 V/5 V/12 V to x                       |                       | TJ = 25°C,                                               | l <sub>O</sub> = 50 mA                 |                           |     | 0.7      | 1   |          |
|                                  |                                 | 5.5 V/5 V/12 V IO X                       | VFF                   | T <sub>J</sub> = 125°C,                                  | l <sub>O</sub> = 50 mA                 |                           |     | 1.4      | 2.5 |          |
|                                  |                                 | 3.3 V/5 V to xVCC                         |                       | TJ = 25°C,                                               | STBY = low,                            | IO = 30 mA                |     | 1.4      | 2   | Ω        |
|                                  |                                 | 5.5 V/5 V 10 XVCC                         |                       | TJ = 125°C,                                              | $\overline{\text{STBY}} = \text{low},$ | I <sub>O</sub> = 30 mA    |     | 2        | 3   | 52       |
|                                  |                                 | 3.3 V/5 V/12 V to xVPP                    |                       | TJ = 25°C,                                               | $\overline{\text{STBY}} = \text{low},$ | I <sub>O</sub> = 30 mA    |     | 5        | 7   |          |
|                                  |                                 |                                           |                       | TJ = 125°C,                                              | STBY = low,                            | IO = 30 mA                |     | 10       | 16  | 1        |
|                                  | Clamp low                       | V <sub>O(xVCC)</sub>                      |                       | IO(xVCC) at 10 mA, After reset                           |                                        |                           |     | 0.275    | 0.8 | V        |
|                                  | voltage                         | V <sub>O(xVPP)</sub>                      |                       |                                                          |                                        |                           |     | 0.275    | 0.8 | v        |
|                                  |                                 | IO(xVCC) High-impedance                   |                       | $T_J = 25^{\circ}C$                                      |                                        |                           |     | 1        | 10  |          |
| I.,                              | Lookogo ourropt                 | state<br>IO(xVPP) High-impedance<br>state |                       | T <sub>J</sub> = 125°C                                   |                                        |                           |     | 2        | 50  |          |
| l <sub>lkg</sub>                 | Leakage current                 |                                           |                       | TJ = 25°C                                                |                                        |                           |     | 1        | 10  | μA       |
|                                  |                                 |                                           |                       | T <sub>J</sub> = 125°C                                   |                                        |                           |     | 2        | 50  |          |
|                                  |                                 | IO(XVCC)                                  |                       | $T_J = 85^{\circ}C$ , output powered into a short to GND |                                        |                           | 1   |          | 2.2 | А        |
|                                  | Short-circuit                   | IO(xVPP)                                  |                       | $I J = 85^{\circ}C$ , output powered into a short to GND |                                        |                           | 250 |          | 500 | mA<br>mA |
| los                              | output current                  | Standby mode IO(                          | xVCC)                 | TJ = 85°C,                                               | ТJ = 85°С,                             |                           |     | 50       | 65  |          |
|                                  | limit <sup>†</sup>              | Standby mode IO()                         | ,                     | Output powered into a short to GND,                      |                                        |                           | 30  | 50       | 60  |          |
|                                  |                                 | `                                         | XVPP)                 | SIBY = 0 V                                               | STBY = 0 V                             |                           |     |          | 00  |          |
|                                  | Current limit<br>response time‡ | xVCC switch                               |                       | 100-m $\Omega$ shor                                      | t circuit                              |                           |     | 100      |     | μs       |
|                                  | Tesponse unie+                  | xVPP switch                               | 1                     |                                                          |                                        |                           |     | 16       | 0   |          |
|                                  |                                 |                                           | II(3.3V)              |                                                          |                                        | ,                         |     | 0.01     | 2   | •        |
|                                  |                                 | Normal operation                          | I <sub>I(5</sub> ∨)   | VO(xVCC) =                                               | $V_{O(xVPP)} = 5$                      | V                         |     | 100      | 120 | μA       |
|                                  |                                 | and in reset                              | II(12V)               |                                                          |                                        |                           |     | 6        | 10  |          |
|                                  | Input current§                  | mode                                      | I <sub>I(3.3</sub> ∨) | $V_{I(5V)} = 0,$                                         | V <sub>O(xVCC)</sub> =                 | = 3.3 V,                  |     | 100<br>0 | 120 | •        |
| li –                             | input currents                  |                                           | I <sub>I(5V)</sub>    | VO(xVPP) =                                               | 12 V                                   |                           |     |          | 20  | μA       |
|                                  |                                 |                                           | I <sub>I(12</sub> ∨)  |                                                          |                                        |                           |     | 22       | 30  |          |
|                                  |                                 | Oburtalau area d                          | II(3.3V)              | \/                                                       |                                        |                           |     |          | 1   | μA       |
|                                  |                                 | Shutdown mode                             | I <sub>I(5</sub> ∨)   | VO(xVCC) =                                               | Hi-Z, VO(xVPF                          | p) = HI-∠                 |     |          | 1   |          |
|                                  |                                 | Trip point T                              | I <sub>I(12</sub> ∨)  |                                                          |                                        |                           |     | 455      | 1   |          |
|                                  | Thermal                         | Trip point, TJ                            |                       | -                                                        |                                        |                           |     | 155      |     | °C       |
| shutdown <sup>‡</sup> Hysteresis |                                 |                                           |                       |                                                          |                                        |                           | 10  |          |     |          |

<sup>†</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature (250-µs-wide pulse, less than 0.5% duty cycle); thermal effects must be taken into account separately.

<sup>‡</sup> Specified by design, not tested in production.

§ Input currents do not include logic input currents (presented in electrical characteristics for logic section); clock is inactive.

NOTE:  $V_{I(3.3V)}$  or  $V_{I(5V)}$  must be biased for switches to function.



## logic section (CLOCK, DATA, LATCH, MODE, RESET, RESET, STBY, OC)

|                             | PARAMETER                          | TEST CONDITIONS                                        | MIN                     | TYP | MAX | UNIT |
|-----------------------------|------------------------------------|--------------------------------------------------------|-------------------------|-----|-----|------|
|                             |                                    | $V_{I(RESET)} = 5 V \text{ or } V_{I(RESET)} = 0 V$    |                         | 30  | 50  |      |
|                             | I(RESET) or I(RESET)               | VI(RESET) = 0 V or VI(RESET) = 5 V                     |                         |     | 1   |      |
|                             | t                                  | $V_{I(MODE)} = 5 V$                                    |                         | 30  | 50  |      |
| Logic input current         | I(MODE) <sup>†</sup>               | $V_{I(MODE)} = 0 V$                                    |                         |     | 1   | μA   |
|                             | 1                                  | $V_{I}(\overline{STBY}) = 5 V$                         |                         |     | 1   |      |
|                             | II(STBY)                           | $V_{I}(\overline{STBY}) = 0 V$                         |                         |     | 50  | l    |
|                             | II(CLOCK) or II(DATA) or II(LATCH) |                                                        |                         |     | 1   |      |
| Lenie innut hink leur       |                                    | V <sub>I(5V)</sub> = 5 V                               | 2                       |     |     | V    |
| Logic input high leve       |                                    | $V_{I(5V)} = 0 V$                                      | 2                       |     |     | V    |
| Logic input low level       |                                    |                                                        |                         |     | 0.8 | V    |
| Logic output high level, OC |                                    | $V_{I(5V)} = 5 V$ , $I_{O} = 1 mA$                     | V <sub>I(5V)</sub> -0.4 |     |     | N    |
|                             |                                    | $V_{I(5V)} = 0 V$ , $I_{O} = 1 mA$ $V_{I(3.3V)} - 0.4$ |                         |     |     | V    |
| Logic output low leve       | el, OC                             | $I_{O} = 1 \text{ mA}$                                 |                         |     | 0.4 | V    |

<sup>†</sup>RESET and MODE have internal 150-k $\Omega$  pulldown resistors; RESET and STBY have internal 150-k $\Omega$  pullup resistors.



## switching characteristics

|                | PARAMETER <sup>†</sup>         | LOAD CONDITION <sup>†</sup>                                                                                                                    | TEST CONDITION                                                                               | nst                                         | MIN TY                                                                                                                 | P MAX | UNIT |
|----------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------|------|
|                |                                | $C_{L(xVCC)} = 0.1 \ \mu\text{F},$<br>$C_{L(xVPP)} = 0.1 \ \mu\text{F},$                                                                       | VO(xVCC)                                                                                     |                                             |                                                                                                                        | 1     |      |
|                | Output rise times <sup>‡</sup> | $I_{O(xVCC)} = 0^{\$},$<br>$I_{O(xVPP)} = 0^{\$}$                                                                                              | VO(xVPP)                                                                                     | V <sub>O(x</sub> VPP)                       |                                                                                                                        |       | ms   |
| t <sub>r</sub> |                                | $C_{L(xVCC)} = 150 \ \mu\text{F},$<br>$C_{L(xVPP)} = 10 \ \mu\text{F},$                                                                        | V <sub>O(xVCC)</sub>                                                                         |                                             | 1                                                                                                                      | .2    | 1115 |
|                |                                | $I_O(xVCC) = 1 A,$<br>$I_O(xVPP) = 50 mA$                                                                                                      | V <sub>O(xVPP)</sub>                                                                         |                                             | 1.2<br>2.5<br>0.01<br>0.01<br>3<br>8<br>3<br>25<br>0.6<br>8.5<br>0.6<br>9<br>1.4<br>9<br>0.3<br>15<br>0.2<br>15<br>0.4 |       |      |
|                |                                | $C_{L(xVCC)} = 0.1 \ \mu\text{F},$<br>$C_{L(xVPP)} = 0.1 \ \mu\text{F},$                                                                       | V <sub>O(xVCC)</sub>                                                                         |                                             | 0.0                                                                                                                    | )1    |      |
| ¢              | Output fall times‡             | $I_{O(xVCC)} = 0$<br>$I_{O(xVPP)} = 0$                                                                                                         | V <sub>O(xVPP)</sub>                                                                         |                                             | 0.0                                                                                                                    | )1    | ms   |
| f              | Output fair times+             | $C_{L(XVCC)} = 150 \ \mu\text{F},$<br>$C_{L(XVPP)} = 10 \ \mu\text{F},$                                                                        | VO(xVCC)                                                                                     |                                             |                                                                                                                        | 3     | 1115 |
|                |                                | $I_{O(xVCC)} = 1 A,$<br>$I_{O(xVPP)} = 50 mA$                                                                                                  | VO(xVPP)                                                                                     |                                             |                                                                                                                        | 8     |      |
|                |                                | Latch↑ to xVPP (12 V)                                                                                                                          | tpd(on)                                                                                      |                                             |                                                                                                                        | -     |      |
|                |                                |                                                                                                                                                |                                                                                              | <sup>t</sup> pd(off)                        |                                                                                                                        |       | 1    |
|                |                                |                                                                                                                                                | Latch↑ to xVPP (5 V)                                                                         | <sup>t</sup> pd(on)<br><sup>t</sup> pd(off) |                                                                                                                        |       | -    |
|                |                                | Latch↑ to xVPP (3.3 V),                                                                                                                        | <sup>t</sup> pd(on)                                                                          |                                             |                                                                                                                        |       |      |
|                |                                | $\begin{array}{l} C_{L(xVCC)} = 0.1 \ \mu\text{F}, \\ C_{L(xVPP)} = 0.1 \ \mu\text{F}, \\ I_{O(xVCC)} = 0\$, \\ I_{O(xVPP)} = 0\$ \end{array}$ | $V_{I(5V)} = 5 V$                                                                            | <sup>t</sup> pd(off)                        |                                                                                                                        |       |      |
|                |                                |                                                                                                                                                | Latch <sup>1</sup> to xVPP (3.3 V),<br>$V_{I(5V)} = 0 V$                                     | <sup>t</sup> pd(on)                         | 1                                                                                                                      | -     |      |
|                |                                |                                                                                                                                                |                                                                                              | tpd(off)                                    |                                                                                                                        |       |      |
|                |                                |                                                                                                                                                | Latch <sup>↑</sup> to xVCC (5 V)<br>Latch <sup>↑</sup> to xVCC (3.3 V),<br>$V_{I(5V)} = 5 V$ | tpd(on)                                     | C                                                                                                                      | .3    |      |
|                |                                |                                                                                                                                                |                                                                                              | tpd(off)                                    |                                                                                                                        | 15    |      |
|                |                                |                                                                                                                                                |                                                                                              | <sup>t</sup> pd(on)                         | C                                                                                                                      | .2    |      |
|                |                                |                                                                                                                                                |                                                                                              | <sup>t</sup> pd(off)                        |                                                                                                                        | 15    | 1    |
|                |                                |                                                                                                                                                | Latch <sup>↑</sup> to xVCC (3.3 V),                                                          | <sup>t</sup> pd(on)                         | C                                                                                                                      | .4    | 1    |
|                | ъ <i>к</i> н +                 |                                                                                                                                                | $V_{I(5V)} = 0 V$                                                                            | <sup>t</sup> pd(off)                        |                                                                                                                        | 15    | 1    |
| bd             | Propagation delay‡             |                                                                                                                                                |                                                                                              | tpd(on)                                     | 4                                                                                                                      | .5    | ms   |
|                |                                |                                                                                                                                                | Latch↑ to xVPP (12 V)                                                                        | <sup>t</sup> pd(off)                        |                                                                                                                        | 13    | ]    |
|                |                                |                                                                                                                                                | Latch↑ to xVPP (5 V)                                                                         | <sup>t</sup> pd(on)                         | 3                                                                                                                      | .3    | ]    |
|                |                                |                                                                                                                                                | Latch   to XVPP (5 V)                                                                        | <sup>t</sup> pd(off)                        |                                                                                                                        | 8     | ]    |
|                |                                |                                                                                                                                                | Latch↑ to xVPP (3.3 V),                                                                      | <sup>t</sup> pd(on)                         |                                                                                                                        | 3     |      |
|                |                                | C <sub>L(XVCC)</sub> = 150 μF,                                                                                                                 | V <sub>I(5V)</sub> = 5 V                                                                     | <sup>t</sup> pd(off)                        |                                                                                                                        | 9     |      |
|                |                                | $C_{L(xVPP)} = 10  \mu F,$                                                                                                                     | Latch↑ to xVPP (3.3 V),                                                                      | <sup>t</sup> pd(on)                         |                                                                                                                        | 3     |      |
|                |                                | $I_{O(XVCC)} = 1 A,$                                                                                                                           | V <sub>I(5V)</sub> = 0 V                                                                     | <sup>t</sup> pd(off)                        |                                                                                                                        | 9     |      |
|                |                                | $I_O(xVPP) = 50 \text{ mA}$                                                                                                                    | Latch↑ to xVCC (5 V)                                                                         | <sup>t</sup> pd(on)                         |                                                                                                                        | 1     |      |
|                |                                |                                                                                                                                                |                                                                                              | <sup>t</sup> pd(off)                        |                                                                                                                        | 12    |      |
|                |                                |                                                                                                                                                | Latch↑ to xVCC (3.3 V),                                                                      | <sup>t</sup> pd(on)                         | C                                                                                                                      | .6    |      |
|                |                                |                                                                                                                                                | $V_{I(5V)} = 5 V$                                                                            | <sup>t</sup> pd(off)                        |                                                                                                                        | 12    | 1    |
|                |                                |                                                                                                                                                | Latch↑ to xVCC (3.3 V),                                                                      | <sup>t</sup> pd(on)                         |                                                                                                                        | 1     | 1    |
|                |                                |                                                                                                                                                | $V_{I(5V)} = 0 V$                                                                            | <sup>t</sup> pd(off)                        |                                                                                                                        | 12    |      |

<sup>†</sup>Refer to Parameter Measurement Information

<sup>‡</sup> Specified by design: not tested in production.

 $\$  No card inserted, assumes 0.1- $\mu F$  recommended output capacitor (see Figure 34).

SLVS179D – MARCH 1999 – REVISED JUNE 2000



PARAMETER MEASUREMENT INFORMATION

## Figure 1. Test Circuits and Voltage Waveforms



SLVS179D - MARCH 1999 - REVISED JUNE 2000

# PARAMETER MEASUREMENT INFORMATION



NOTE: Data is clocked in on the positive edge of the clock. The positive edge of the latch signal should occur before the next positive edge of the clock. For definition of D0 to D10, see the control logic table.

#### Figure 2. Serial-Interface Timing for Independent xVPP Switching When MODE = 5 V or 3.3 V



NOTE: Data is clocked in on the positive edge of the clock. The positive edge of the latch signal should occur before the next positive edge of the clock. For definition of D0 to D8, see the control logic table.

#### Figure 3. Serial-Interface Timing When MODE = 0 V or Floating

## Table of Timing Diagrams<sup>†</sup>

|                                                                                     | FIGURE |
|-------------------------------------------------------------------------------------|--------|
| Short-circuit current response, short applied to powered-on 5-V xVCC switch output  | 4      |
| Short-circuit current response, short applied to powered-on 12-V xVPP switch output | 5      |
| OC response with ramped load on 5-V xVCC switch output                              | 6      |
| OC response with ramped load on 12-V xVPP switch output                             | 7      |

<sup>†</sup> Timing tests are conducted at free-air temperature, V<sub>I(5V)</sub> = 5 V, V<sub>I(3.3V)</sub> = 3.3 V, V<sub>I(12V)</sub> = 12 V, C<sub>L</sub> = 0.1 μF on each output, STBY floating.



SLVS179D - MARCH 1999 - REVISED JUNE 2000



\_\_\_\_\_

PARAMETER MEASUREMENT INFORMATION









Figure 5. Short-Circuit Response, Short Applied to Powered-on 12-V xVPP-Switch Output







## **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

|                      |                                                                              |                         | FIGURE |
|----------------------|------------------------------------------------------------------------------|-------------------------|--------|
| <sup>t</sup> pd(on)  | Turnon propagation delay time, 3.3-V xVCC switch                             | vs Load capacitance     | 8      |
| <sup>t</sup> pd(off) | Turnoff propagation delay time, 3.3-V xVCC switch                            | vs Load capacitance     | 9      |
| <sup>t</sup> pd(on)  | Turnon propagation delay time, 5-V xVCC switch                               | vs Load capacitance     | 10     |
| <sup>t</sup> pd(off) | Turnoff propagation delay time, 5-V xVCC switch                              | vs Load capacitance     | 11     |
| <sup>t</sup> pd(on)  | Turnon propagation delay time, 12-V xVPP switch                              | vs Load capacitance     | 12     |
| <sup>t</sup> pd(off) | Turnoff propagation delay time, 12-V xVPP switch                             | vs Load capacitance     | 13     |
| t <sub>r</sub>       | Rise time, 3.3-V xVCC switch                                                 | vs Load capacitance     | 14     |
| t <sub>f</sub>       | Fall time, 3.3-V xVCC switch                                                 | vs Load capacitance     | 15     |
| t <sub>r</sub>       | Rise time, 5-V xVCC switch                                                   | vs Load capacitance     | 16     |
| t <sub>f</sub>       | Fall time, 5-V xVCC switch                                                   | vs Load capacitance     | 17     |
| t <sub>r</sub>       | Rise time, 12-V xVPP switch                                                  | vs Load capacitance     | 18     |
| t <sub>f</sub>       | Fall time, 12-V xVPP switch                                                  | vs Load capacitance     | 19     |
|                      | Input current at V <sub>O(xVCC)</sub> = V <sub>O(xVPP)</sub> =3.3 V          | vs Junction temperature | 20     |
| lj.                  | Input current at V <sub>O(xVCC)</sub> = V <sub>O(xVPP)</sub> =5 V            | vs Junction temperature | 21     |
|                      | Input current at V <sub>O(xVCC)</sub> = 5 V, V <sub>O(xVPP)</sub> =12 V      | vs Junction temperature | 22     |
|                      | Static drain-source on-state resistance, 3.3-V xVCC switch ( $V_{I(5V)}=0$ ) | vs Junction temperature | 23     |
|                      | Static drain-source on-state resistance, 3.3-V xVCC switch                   | vs Junction temperature | 24     |
| <sup>r</sup> DS(on)  | Static drain-source on-state resistance, 5-V xVCC switch                     | vs Junction temperature | 25     |
|                      | Static drain-source on-state resistance, 12-V xVPP switch                    | vs Junction temperature | 26     |
|                      | DC input-to-output voltage (drop), 3.3-V xVCC switch (VI(5V)=0)              | vs Load current         | 27     |
| VIO(xVCC)            | DC input-to-output voltage (drop), 3.3-V xVCC switch                         | vs Load current         | 28     |
| · · ·                | DC input-to-output voltage (drop), 5-V xVCC switch                           | vs Load current         | 29     |
| VIO(xVPP)            | DC input-to-output voltage (drop), 12-V xVPP switch                          | vs Load current         | 30     |
|                      | Short-circuit current limit, 3.3-V xVCC switch                               | vs Junction temperature | 31     |
| los                  | Short-circuit current limit, 5-V xVCC switch                                 | vs Junction temperature | 32     |
|                      | Short-circuit current limit, 12-V xVPP switch                                | vs Junction temperature | 33     |

NOTE: Electrical characteristics tests are conducted at V<sub>I(5V)</sub> = 5 V, V<sub>I(3.3V)</sub> = 3.3 V, V<sub>I(12V)</sub> = 12 V, C<sub>L</sub> = 0.1 µF on each output, STBY floating (unless otherwise noted on Figures).



SLVS179D - MARCH 1999 - REVISED JUNE 2000





SLVS179D - MARCH 1999 - REVISED JUNE 2000





SLVS179D - MARCH 1999 - REVISED JUNE 2000





SLVS179D - MARCH 1999 - REVISED JUNE 2000





SLVS179D – MARCH 1999 – REVISED JUNE 2000





SLVS179D - MARCH 1999 - REVISED JUNE 2000





**TYPICAL CHARACTERISTICS** 



## **APPLICATION INFORMATION**

#### overview

PC Cards were initially introduced as a means to add EEPROM (flash memory) to portable computers with limited onboard memory. The idea of add-in cards quickly took hold; modems, wireless LANs, Global Positioning Satellite System (GPS), multimedia, and hard-disk versions were soon available. As the number of PC Card applications grew, the engineering community quickly recognized the need for a standard to ensure compatibility across platforms. To this end, the PCMCIA (Personal Computer Memory Card International Association), comprising members from leading computer, software, PC Card, and semiconductor manufacturers, was established. One key goal was to realize the plug-and-play concept. Cards and hosts from different vendors should be compatible or able to communicate with one another transparently.

### PC Card power specification

System compatibility also means power compatibility. The most current set of specifications (PC Card Standard) set forth by the PCMCIA committee states that power is to be transferred between the host and the card through eight of the 68 terminals of the PC Card connector. This power interface consists of two V<sub>CC</sub>, two V<sub>pp</sub>, and four ground terminals. Multiple V<sub>CC</sub> and ground terminals minimize connector terminal and line resistance. The two V<sub>pp</sub> terminals were originally specified as separate signals, but are commonly tied together in the host to form a single node to minimize voltage losses. Card primary power is supplied through the V<sub>CC</sub> terminals; flash-memory programming and erase voltage is supplied through the V<sub>pp</sub> terminals.



## **APPLICATION INFORMATION**

## designing for voltage regulation

The current PCMCIA specification for output voltage regulation,  $V_{O(reg)}$ , of the 5-V output is 5% (250 mV). In a typical PC power-system design, the power supply has an output-voltage regulation,  $V_{PS(reg)}$ , of 2% (100 mV). Also, a voltage drop from the power supply to the PC Card will result from resistive losses,  $V_{PCB}$ , in the PCB traces and the PCMCIA connector. A typical design would limit the total of these resistive losses to less than 1% (50 mV) of the output voltage. Therefore, the allowable voltage drop,  $V_{DS}$ , for the TPS2216 would be the PCMCIA voltage regulation less the power supply regulation and less the PCB and connector resistive drops:

$$V_{DS} = V_{O(reg)} V_{PS(reg)} V_{PCB}$$

Typically, this would leave 100 mV for the allowable voltage drop across the 5-V switch. The specification for output voltage regulation of the 3.3-V output is 300 mV; so, using the same equation by deducting the voltage drop percentages (2%) for power-supply regulation and PCB resistive loss (1%), the allowable voltage drop for the 3.3-V switch is 200 mV. The voltage drop is the output current multiplied by the switch resistance of the TPS2216. Therefore, the maximum output current, I<sub>O</sub> max, that can be delivered to the PC Card in regulation is the allowable voltage drop across the IC, divided by the output-switch resistance.

$$I_O max = \frac{V_{DS}}{r_{DS(on)}}$$

The xVCC outputs can deliver 1 A continuously at 5 V and 3.3 V within regulation over the operating temperature range. The xVPP outputs of the IC can deliver 200 mA continuously.

#### overcurrent and overtemperature protection

PC Cards are inherently subject to damage that can result from mishandling. Host systems require protection against short-circuited cards that could lead to power-supply or PCB trace damage. Even systems robust enough to withstand a short circuit would still undergo rapid battery discharge into the damaged PC Card, resulting in the rather sudden and unacceptable loss of system power. Most hosts include fuses for protection. However, the reliability of fused systems is poor, as blown fuses require troubleshooting and repair, usually by the manufacturer.

The TPS2216 takes a two-pronged approach to overcurrent protection, which is designed to activate if an output is shorted or when an overcurrent condition is present when switches are powered up. First, instead of fuses, sense FETs monitor each of the xVCC and xVPP power outputs. Unlike sense resistors or polyfuses, these FETs do not add to the series resistance of the switch; therefore voltage and power losses are reduced. Overcurrent sensing is applied to each output separately. Excessive current generates an error signal that limits the output current of only the affected output, preventing damage to the host. Each xVCC output overcurrent limits from 1 A to 2.2 A, typically around 1.6 A; the xVPP outputs limit from 250 mA to 500 mA, typically around 375 mA.

Second, when an overcurrent condition is detected, the TPS2216 asserts an active low  $\overline{OC}$  signal that can be monitored by the microprocessor or controller to initiate diagnostics and/or send the user a warning message. In the event that an overcurrent condition persists, causing the IC to exceed its maximum junction temperature, thermal-protection circuitry activates. This shuts down all power outputs until the device cools to within a safe operating region, which is ensured by a thermal shutdown hysteresis.



SLVS179D – MARCH 1999 – REVISED JUNE 2000

## **APPLICATION INFORMATION**

#### 12-V supply not required

Many PC Card switches use the externally supplied 12 V to power gate drive and other chip functions; this requires that power be present at all times. The TPS2216 offers considerable power savings by using an internal charge pump to generate the required higher gate drive voltages from the 5-V or 3.3-V power supplies. Therefore, the external 12-V supply can be disabled except when needed for flash-memory functions, thereby extending battery lifetime. Additional power savings are realized by the IC during shutdown mode, in which quiescent current drops to a maximum of 1  $\mu$ A.

#### 3.3-V low-voltage mode

The TPS2216 will operate in 3.3-V low-voltage mode when 3.3 V is the only available input voltage ( $V_{I(5V)} = 0$ ,  $V_{I(12V)} = 0$ ). This feature allows host and PC Cards to be operated in low-power 3.3-V-only modes such as sleep modes. Note that in this operation mode, the IC will derive its bias current from the 3.3-V input pin and can only provide 3.3 V to the outputs.

#### voltage transitioning requirement

PC Cards are migrating from 5 V to 3.3 V to minimize power consumption, optimize board space, and increase logic speeds. The TPS2216 meets all combinations of power delivery as currently defined in the PCMCIA standard. The latest protocol accommodates mixed 3.3-V/5-V systems by first powering the card with 5 V, then polling it to determine its 3.3-V compatibility. The PCMCIA specification requires that the capacitors on 3.3-V-compatible cards be discharged to below 0.8 V before applying 3.3-V power. This action ensures that sensitive 3.3-V circuitry is not subjected to any residual 5-V charge and functions as a power reset. PC Card specification requires that V<sub>CC</sub> be discharged within 100 ms. PC Card resistance can not be relied on to provide a discharge path for voltages stored on PC Card capacitance because of possible high-impedance isolation by power-management schemes. The TPS2216 includes discharge transistors on all xVCC and xVPP outputs to meet the specification requirement.

#### shutdown mode

In the shutdown mode, which can be controlled by bit D8 of the input serial DATA word, each of the xVCC and xVPP outputs is forced to a high-impedance state. In this mode, the chip quiescent current is limited to 1  $\mu$ A or less to conserve battery power.

### standby mode

The TPS2216 can be put in standby mode by pulling  $\overline{STBY}$  low to conserve power during low-power operation. In this mode, all of the power outputs (xVCC and xVPP) will have a nominal current limit of 50 mA.  $\overline{STBY}$  has an internal 150-k $\Omega$  pullup resistor. The output-switch status of the device must be set, allowing the output capacitors to charge, prior to enabling the standby mode. Changing the setting of the output switches with the device in standby mode may cause an overcurrent response to be generated.

#### mode

The mode pin programs the switches in either TPS2216 or TPS2206 mode. An internal 150-k $\Omega$  pulldown resistor is connected to the pin. Floating or pulling the mode pin low sets the switches in TPS2206 mode; pulling the mode pin high sets the switches in TPS2216 mode. In TPS2206 mode, xVPP outputs are dependent on xVCC outputs. In TPS2216 mode, xVPP is programmed independent of xVCC. Refer to TPS2216 control-logic tables for more information.



## **APPLICATION INFORMATION**

#### power supply considerations

The TPS2216 has multiple pins for each of its 3.3-V and 5-V power inputs and for the switched xVCC outputs. Any individual pin can conduct the rated input or output current. Unless all pins are connected in parallel, the series resistance is higher than that specified, resulting in increased voltage drops and less power. It is recommended that all input and output power pins be paralleled for optimum operation. Because the two 12-V pins are not internally connected, they must be tied together externally.

To increase the noise immunity of the TPS2216, the power-supply inputs should be bypassed with a 1- $\mu$ F electrolytic or tantalum capacitor paralleled by a 0.047- $\mu$ F to 0.1- $\mu$ F ceramic capacitor. It is strongly recommended that the switched outputs be bypassed with a 0.1- $\mu$ F (or larger) ceramic capacitor; doing so improves the immunity of the IC to electrostatic discharge (ESD). Care should be taken to minimize the inductance of PCB traces between the IC and the load. High switching currents can produce large negative voltage transients, which forward biases substrate diodes, resulting in unpredictable performance. Similarly, no pin should be taken, or allowed to fall, below –0.3 V.

## **RESET and RESET inputs**

To ensure that cards are in a known state after power brownouts or system initialization, the PC Cards should be reset at the same time as the host by applying low impedance paths from xVCC and xVPP terminals to ground. A low-impedance output state allows discharging of residual voltage remaining on PC Card filter capacitance, permitting the system (host and PC Cards) to be powered up concurrently. The active-high RESET or active low RESET input will close internal switches S1, S4, S7, and S11 with all other switches left open. The TPS2216 remains in the low-impedance output state until the signal is deasserted and further data is clocked in and latched. The input serial data can not be latched during reset mode. RESET and RESET are provided for direct compatibility with systems that use either an active-low or active-high reset voltage supervisor. The RESET pin has an internal 150-k $\Omega$  pulldown resistor and the RESET pin has an internal 150-k $\Omega$  pullup resistor. The device will be reset automatically when powered up.

### calculating junction temperature

The switch resistance,  $r_{DS(on)}$ , is dependent on the junction temperature,  $T_J$ , of the die. The junction temperature is dependent on both  $r_{DS(on)}$  and the current through the switch. To calculate  $T_J$ , first find  $r_{DS(on)}$  from Figures 23 through 26, using an initial temperature estimate about 50°C above ambient. Then calculate the power dissipation for each switch, using the formula:

$$P_D = r_{DS(on)} \times I^2$$

Next, sum the power dissipation of all switches and calculate the junction temperature:

$$\mathsf{T}_{\mathsf{J}} = \left( \sum \mathsf{P}_{\mathsf{D}} \times \mathsf{R}_{\theta \mathsf{J} \mathsf{A}} \right) + \mathsf{T}_{\mathsf{A}}$$

Where:

 $\mathsf{R}_{\theta JA}$  is the inverse of the derating factor given in the dissipation rating table.

Compare the calculated junction temperature with the initial temperature estimate. If the temperatures are not within a few degrees of each other, recalculate using the calculated temperature as the initial estimate.

### logic inputs and outputs

The serial interface consists of DATA, CLOCK, and LATCH leads. The data is clocked in on the positive edge of the clock (see Figures 2 and 3). The 11-bit (D0–D10) serial data word is loaded during the positive edge of the latch signal. The positive edge of the latch signal should occur before the next positive edge of the clock occurs.



SLVS179D – MARCH 1999 – REVISED JUNE 2000

## **APPLICATION INFORMATION**

#### logic inputs and outputs (continued)

The TPS2216 serial interfaces are compatible with serial-interface PCMCIA controllers and current PCMCIA and Japan Electronic Industry Development Association (JEIDA) standards.

An overcurrent output ( $\overline{OC}$ ) is provided to indicate an overcurrent or overtemperature condition in any of the xVCC and xVPP outputs as previously discussed.

## **TPS2216 control logic**

#### TPS2216 mode (MODE pulled high)

xVPP

|           | AVPP | CONTROL SIC | GNALS | OUTPUT BVPP CONTROL SIGNALS |           |    |    |     | OUTPUT |
|-----------|------|-------------|-------|-----------------------------|-----------|----|----|-----|--------|
| D8 (SHDN) | D0   | D1          | D9    | V_AVPP                      | D8 (SHDN) | D4 | D5 | D10 | V_BVPP |
| 1         | 0    | 0           | Х     | 0 V                         | 1         | 0  | 0  | Х   | 0 V    |
| 1         | 0    | 1           | 0     | 3.3 V                       | 1         | 0  | 1  | 0   | 3.3 V  |
| 1         | 0    | 1           | 1     | 5 V                         | 1         | 0  | 1  | 1   | 5 V    |
| 1         | 1    | 0           | Х     | 12 V                        | 1         | 1  | 0  | Х   | 12 V   |
| 1         | 1    | 1           | Х     | Hi-Z                        | 1         | 1  | 1  | Х   | Hi-Z   |
| 0         | Х    | Х           | Х     | Hi-Z                        | 0         | Х  | Х  | Х   | Hi-Z   |

#### **xVCC**

|           | AVCC CONTR | OL SIGNALS | OUTPUT | BVCC      | OUTPUT |    |        |
|-----------|------------|------------|--------|-----------|--------|----|--------|
| D8 (SHDN) | D3         | D2         | V_AVCC | D8 (SHDN) | D6     | D7 | V_BVCC |
| 1         | 0          | 0          | 0 V    | 1         | 0      | 0  | 0 V    |
| 1         | 0          | 1          | 3.3 V  | 1         | 0      | 1  | 3.3 V  |
| 1         | 1          | 0          | 5 V    | 1         | 1      | 0  | 5 V    |
| 1         | 1          | 1          | 0 V    | 1         | 1      | 1  | 0 V    |
| 0         | Х          | Х          | Hi-Z   | 0         | Х      | Х  | Hi-Z   |

### TPS2206 mode (MODE floating or pulled low)

xVPP

|           | AVPP CONTROL SIGNALS |    | OUTPUT | BVPF      | OUTPUT |    |        |
|-----------|----------------------|----|--------|-----------|--------|----|--------|
| D8 (SHDN) | D0                   | D1 | V_AVPP | D8 (SHDN) | D4     | D5 | V_BVPP |
| 1         | 0                    | 0  | 0 V    | 1         | 0      | 0  | 0 V    |
| 1         | 0                    | 1  | V_AVCC | 1         | 0      | 1  | V_BVCC |
| 1         | 1                    | 0  | 12 V   | 1         | 1      | 0  | 12 V   |
| 1         | 1                    | 1  | Hi-Z   | 1         | 1      | 1  | Hi-Z   |
| 0         | Х                    | Х  | Hi-Z   | 0         | Х      | Х  | Hi-Z   |

#### **xVCC**

|           | AVCC CONTR | OL SIGNALS | OUTPUT | BVCC      | OUTPUT |    |        |  |
|-----------|------------|------------|--------|-----------|--------|----|--------|--|
| D8 (SHDN) | D3         | D2         | V_AVCC | D8 (SHDN) | D6     | D7 | V_BVCC |  |
| 1         | 0          | 0          | 0 V    | 1         | 0      | 0  | 0 V    |  |
| 1         | 0          | 1          | 3.3 V  | 1         | 0      | 1  | 3.3 V  |  |
| 1         | 1          | 0          | 5 V    | 1         | 1      | 0  | 5 V    |  |
| 1         | 1          | 1          | 0 V    | 1         | 1      | 1  | 0 V    |  |
| 0         | Х          | Х          | Hi-Z   | 0         | Х      | Х  | Hi-Z   |  |



## **APPLICATION INFORMATION**

### ESD protections (see Figure 34)

All TPS2216 inputs and outputs incorporate ESD-protection circuitry designed to withstand a 2-kV human-body-model discharge as defined in MIL-STD-883C, Method 3015. The xVCC and xVPP outputs can be exposed to potentially higher discharges from the external environment through the PC Card connector. Bypassing the outputs with  $0.1-\mu$ F capacitors protects the devices from discharges up to 10 kV.



<sup>†</sup> Maximum recommended output capacitance for xVCC is 220  $\mu$ F and for xVPP is 10  $\mu$ F without  $\overline{OC}$  glitch when switches are powered on.

#### Figure 34. Detailed Interconnections and Capacitor Recommendations



SLVS179D – MARCH 1999 – REVISED JUNE 2000

## **APPLICATION INFORMATION**

## 12-V flash memory supply

The TPS6734 is a fixed 12-V output boost converter capable of delivering 120 mA from inputs as low as 2.7 V. The device is pin-for-pin compatible with the MAX734 regulator and offers the following advantages: lower supply current, wider operating input-voltage range, and higher output currents. As shown in Figure 35, the only external components required are: an inductor, a Schottky rectifier, an output filter capacitor, an input filter capacitor for loop compensation. The entire converter occupies less than 0.7 in<sup>2</sup> of PCB space when implemented with surface-mount components. An enable input is provided to shut the converter down and reduce the supply current to 3  $\mu$ A when 12 V is not needed.

The TPS6734 is a 170-kHz current-mode PWM (pulse-width modulation) controller with an n-channel MOSFET power switch. Gate drive for the switch is derived from the 12-V output after start-up to minimize the die area needed to realize the  $0.7-\Omega$  MOSFET and improve efficiency at input voltages below 5 V. Soft start is accomplished with the addition of one small capacitor. A 1.22-V reference (pin 2) is brought out for external use. For additional information, see the TPS6734 data sheet (SLVS127).



NOTE A: The enable terminal can be tied to a general-purpose I/O terminal on the PCMCIA controller or tied high.

Figure 35. TPS2216 with TPS6734 12-V, 120-mA Supply





23-Aug-2017

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •   | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|-----|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS2216DAP       | ACTIVE | HTSSOP       | DAP     | 32   | 46  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR |              | TPS2216        | Samples |
| TPS2216DB        | ACTIVE | SSOP         | DB      | 30   | 50  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  |              | TPS2216        | Samples |
| TPS2216DBG4      | ACTIVE | SSOP         | DB      | 30   | 50  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  |              | TPS2216        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

23-Aug-2017

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





- This drawing is subject to change without notice. Β.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Falls within JEDEC MO-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.



# DAP (R-PDSO-G32)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



DAP (R-PDSO-G32) PowerPAD™ PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- F. Contact the board fabrication site for recommended soldermask tolerances.

PowerPAD is a trademark of Texas Instruments



# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated