# 16-Channel Constant Current LED Drive With 16-bit PWM Control and Dot-Correction ### **Features** - •16 constant-current output channels - Constant output current range per channel: 2~60mA - 2~60mA @ 5V supply voltage - 2~45mA @ 3.3V supply voltage - Excellent output current accuracy, - Between channels: <±1.5% (typ.); - Between ICs: <±3% (typ.) - Visual effect control - Patented S-PWM technology to improve refresh rate - 16-bit or 12-bit gray scale control - 8-bit dot-correction - 7-bit linear programmable output current gain - Error detection control - In-message error detection: on-the-fly, data-in error-out - Compulsory individual LED open/short-circuit detection: full panel, data independent silent error detection in 700ns - Configurable short-circuit detection threshold voltage - Thermal protection - Flexible operation modes - Auto synchronization mode/manual synchronization mode - One-shot mode/continuous mode - Disable/enable command - EMI reduction - Staggered delay of output, preventing from current surge - Selectable switching speed of output channels (tor, tor) - Maximum data clock frequency: 30MHz - Maximum gray scale clock frequency: 33MHz - Schmitt trigger input - Backward compatible with MBI5026 and MBI5030 in package ### **Application** • Full-color LED display ### **Product Description** MBI5040 is a 16-channel constant current LED driver with selectable 16-/12-bit gray scale control and 8-bit dot correction. MBI5040 provides constant current ranging from 2mA to 60mA for each output channel. The output current can be set by an external resistor. MBI5040 adopts **Share-I-O™** technology to be backward compatible with MBI5026 and MBI5030 in package and to extend the functionality, such as in-message error detection, compulsory error detection, thermal protection, and current gain control in LED display systems. With Scrambled-PWM (S-PWM) technology, MBI5040 enhances pulse width modulation by scrambling the "on" time into several "on" periods, so that MBI5040 is able to increase visual refresh rate and reduce flickers. In addition, MBI5040 provides 16-bit gray scale control to enrich the color of image, allowing to present video images with 65,536 gray scales. MBI5040 also provides 8-bit dot correction to individually calibrate the deviated brightness and color of LEDs. Moreover, the preset current of MBI5040 can be further adjusted by 128 steps for LED global brightness adjustment. With in-message error detection, MBI5040 can detect individual LED for both open- and short-circuit errors on-the-fly without extra components. Additionally, to enhance the system reliability, MBI5040 is built with thermal protection functions. ### **Pin Configuration** MBI5040GF/GP/GTS ## **Terminal Description** | Pin Name | Function | |--------------|----------------------------------------------------------------------------------------------------------------------------------------| | GND | Ground terminal for control logic and current sink | | SDI | Serial-data input to the shift register | | DCLK | Clock input terminal used to shift data on rising edge and carries command information when LE is asserted. | | LE | Data strobe terminal and controlling command with DCLK | | OUT0 ~ OUT15 | Constant current output terminals | | GCLK | Gray scale clock terminal Clock input for gray scale. The gray scale display is counted by gray scale clock comparing with input data. | | SDO | Serial-data output to the SDI of next driver IC | | R-EXT | Input terminal used to connect an external resistor for setting up output current for all output channels | | VDD | 3.3V/5V supply voltage terminal | ## **Block Diagram** ### **Equivalent Circuits of Inputs and Outputs** ## **Maximum Rating** | | Characterist | ic | Symbol | Rating | Unit | |-------------------------------|------------------------------------------|---------------------------------|------------------|---------------------------|------| | Supply Voltage | | | $V_{DD}$ | 0~7 | V | | Input Pin Volta | age (SDI, DCLK, L | .E, GCLK, R-EXT) | V <sub>IN</sub> | -0.4~V <sub>DD</sub> +0.4 | V | | Output Curren | nt | | I <sub>OUT</sub> | +80 | mA | | Sustaining Vol | Itage at OUT Port | | V <sub>DS</sub> | -0.5~17 | V | | GND Terminal | l Current | | $I_{GND}$ | +1280 | mA | | Power Dissipa<br>(On PCB, Ta= | | GF Type<br>GTS Type<br>GFN Type | $P_D$ | 2.52<br>3.53<br>3.13 | W | | Thermal Resis<br>(On PCB, Ta= | | GF Type<br>GTS Type<br>GFN Type | _ | 49.69<br>35.45<br>40.01 | 2011 | | Empirical The (Ta=25°C) | rmal Resistance | GF Type<br>GTS Type<br>GFN Type | $R_{th(j-a)}$ | 78.83<br>89.11<br>94.25 | °C/W | | Junction Tem | perature | , , , , , | $T_{j,max}$ | 150** | °C | | Operating Am | bient Temperatur | е | T <sub>opr</sub> | -40~+85 | °C | | Storage Temperature | | | T <sub>stg</sub> | -55~+150 | °C | | ECD Dating | Human Body Mo<br>Method 3015.7) | ode (MIL-STD-883G | HBM | Class 3<br>(≥4000V) | - | | ESD Rating | Machine Mode<br>(JEDEC EIA/JESD22-A115,) | | MM | Class M4<br>(≧400V) | - | <sup>\*</sup>The PCB size is 76.2mm\*114.3mm in simulation. Please refer to JEDEC JESD51. Note: The performance of thermal dissipation is strongly related to the size of thermal pad, thickness and layer numbers of the PCB. The empirical thermal resistance may be different from simulative value. User should plan for expected thermal dissipation performance by selecting package and arranging layout of the PCB to maximize the capability. <sup>\*\*</sup> Operation at the maximum rating for extended periods may reduce the device reliability; therefore, the suggested junction temperature of the device is under 125°C. Electrical Characteristics (V<sub>DD</sub>=5.0 V, Ta=25 °C) | Characteris | stics | Symbol | Cor | ndition | Min. | Тур. | Max. | Unit | |-----------------------------------------------|-----------|-------------------------|----------------------------------------------------------|-----------------------------------------------------------|----------------------|------|---------------------|-------| | Supply Voltage | | $V_{DD}$ | - | - | | 5.0 | 5.5 | V | | Sustaining Voltage at OUT Ports | | V <sub>DS</sub> | OUT0 ~ OUT1 | 5 | - | - | 17.0 | V | | 1 013 | | I <sub>OUT</sub> | | Refer to 'Test Circuit for<br>Electrical Characteristics' | | | 60 | mA | | Output Current | | I <sub>OH</sub> | SDO | | - | - | -1.0 | mA | | | | I <sub>OL</sub> | SDO | | - | - | 1.0 | mA | | Output Leakage C | urrent | I <sub>OUT</sub> | V <sub>DS</sub> =17.0V | | - | - | 0.5µA | | | Current Skew (Cha | annel) | dl <sub>out</sub> | I <sub>ОUT</sub> =25.8mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =560Ω- | ±1.5 | | ±3.0 | % | | Odrieni Okew (On | arrici) | GIOUT | I <sub>OUT</sub> =45mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =310Ω- | ±1.5 | | ±3.0 | % | | Current Skew (IC) | | $dl_{OUT2}$ | I <sub>ОUT</sub> =25.8mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =560Ω- | ±3.0 | | ±6.0 | % | | , , | | GIOU12 | I <sub>OUT</sub> =45mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =310Ω- | ±3.0 | | ±6.0 | % | | Output Current vs.<br>Output Voltage Re | gulation* | %/dV <sub>DS</sub> | V <sub>DS</sub> within 1.0\<br>R <sub>ext</sub> =560Ω@25 | | - | ±0.1 | ±0.5 | % / V | | Output Current vs. Supply Voltage Regulation* | | %/dV <sub>DD</sub> | V <sub>DD</sub> within 4.5\ | V <sub>DD</sub> within 4.5V and 5.5V | | | ±1.0 | % / V | | Input Voltage of SDI, DCLK, LE, | "H" level | $V_{IH}$ | Ta=-40~85°C | | $0.7xV_{DD}$ | - | $V_{DD}$ | V | | GCLK | "L" level | $V_{IL}$ | Ta=-40~85°C | | GND | - | 0.3xV <sub>DD</sub> | V | | Output Voltage | SDO | $V_{OH}$ | I <sub>ОН</sub> =-1.0mA | | V <sub>DD</sub> -0.4 | - | - | > | | Output voltage | 300 | $V_{OL}$ | I <sub>OL</sub> =+1.0mA | | - | - | 0.4 | V | | LED Open Error D<br>Threshold | etection | $V_{DS,TH}$ | - | | - | 0.30 | 0.35 | > | | Pull-down Resisto | r of LE | R <sub>IN</sub> (down) | - | | 250 | 450 | 800 | ΚΩ | | | | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> =Open, OU | T0~OUT15 =Off | - | 2.4 | 5 | | | Supply Current | " Off" | I <sub>DD</sub> (off) 2 | R <sub>ext</sub> =560Ω, OU | T0~ OUT15 =Off | - | 6.5 | 10 | | | (DCLK=GCLK | | I <sub>DD</sub> (off) 3 | R <sub>ext</sub> =310Ω, OU | T0~OUT15 =Off | - | 8.8 | 12 | | | =0Hz) | 10-1 | I <sub>DD</sub> (on) 1 | R <sub>ext</sub> =560Ω, OU | T0~ OUT15 =On | - | 6.6 | 11 | | | | "On" | I <sub>DD</sub> (on) 2 | R <sub>ext</sub> =310Ω, OU | T0~OUT15 =On | - | 9.9 | 13 | mA | | Supply Current<br>(DCLK=GCLK<br>=30MHz, | "On" | I <sub>DD</sub> (on) 1 | R <sub>ext</sub> =560Ω, OU | T0~ OUT15 =On | - | 23.0 | - | | | SDI=15MHz<br>switching) | | I <sub>DD</sub> (on) 2 | R <sub>ext</sub> =310Ω, OU | T0~ OUT15 =On | - | 23.7 | - | | | Thermal Flag<br>Temperature 1 ** | | T <sub>TF1</sub> | Junction Temp | erature | - | 140 | - | °C | | Thermal Flag Temperature 2 ** | | T <sub>TF2</sub> | Junction Temp | erature | - | 160 | - | °C | <sup>\*</sup>One channel on. <sup>\*\*</sup>Thermal flag 1 is over-temperature alarm, and thermal flag 2 is thermal shutdown. # With 16-Bit PWM Control and Dot-Correction Electrical Characteristics ( $V_{DD}=3.3\,V$ , $Ta=25\,^{\circ}C$ ) | Characteristics | | Symbol | Condition | | Min. | Тур. | Max. | Unit | |-----------------------------------------------|-----------|---------------------------|----------------------------------------------------------|-----------------------------------------------------------|----------------------|---------------------|-------|------| | Supply Voltage | | $V_{DD}$ | - | | 3.0 | 3.3 | 3.6 | V | | Sustaining Voltage<br>Ports | e at OUT | V <sub>DS</sub> | OUT0 ~ OUT1 | 5 | - | - | 17.0 | ٧ | | | | I <sub>OUT</sub> | | Refer to "Test Circuit for<br>Electrical Characteristics" | | - | 45 | mA | | Output Current | | I <sub>OH</sub> | SDO | | - | - | -1.0 | mA | | | | I <sub>OL</sub> | SDO | | - | - | 1.0 | mA | | Output Leakage Co | urrent | I <sub>OUT</sub> | V <sub>DS</sub> =17.0V | | - | - | 0.5µA | | | Command Cleans (Cha | | dl <sub>OUT</sub> | I <sub>OUT</sub> =25.8mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =560Ω- | ±1.5 | | ±3.0 | % | | Current Skew (Cha | annei) | dl <sub>OUT</sub> | I <sub>OUT</sub> =45mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =310Ω- | ±1.5 | | ±3.0 | % | | 0 (10) | | dl <sub>OUT2</sub> | I <sub>OUT</sub> =25.8mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =560Ω- | ±3.0 | | ±6.0 | % | | Current Skew (IC) | | dl <sub>OUT2</sub> | I <sub>OUT</sub> =45mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =310Ω- | ±3.0 | | ±6.0 | % | | Output Current vs.<br>Output Voltage Re | gulation* | %/dV <sub>DS</sub> | V <sub>DS</sub> within 1.0V<br>R <sub>ext</sub> =560Ω@25 | - | ±0.1 | ±0.5 | % / V | | | Output Current vs.<br>Supply Voltage Re | | %/dV <sub>DD</sub> | V <sub>DD</sub> within 3.0V and 3.6V | | - | ±0.5 | ±1.5 | %/V | | Input Voltage of SDI, DCLK, LE, | "H" level | $V_{IH}$ | Ta=-40~85°C | 0.7xV <sub>DD</sub> | - | $V_{DD}$ | V | | | GCLK | "L" level | $V_{IL}$ | Ta=-40~85°C | GND | - | 0.3xV <sub>DD</sub> | V | | | Output Voltage | SDO | $V_{OH}$ | I <sub>OH</sub> =-1.0mA | | V <sub>DD</sub> -0.4 | - | - | V | | | | $V_{OL}$ | I <sub>OL</sub> =+1.0mA | | - | - | 0.4 | V | | LED Open Error Do<br>Threshold | etection | $V_{\text{DS},\text{TH}}$ | - | - | 0.30 | 0.35 | V | | | Pull-down Resistor | of LE | R <sub>IN</sub> (down) | - | | 250 | 450 | 800 | ΚΩ | | | | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> =Open, OUT | 0~ OUT15 =Off | - | 1.9 | 4.5 | | | Supply Current | " Off" | I <sub>DD</sub> (off) 2 | R <sub>ext</sub> =560Ω, OUT | 0~OUT15 =Off | - | 6.1 | 9.5 | | | (DCLK=GCLK | | I <sub>DD</sub> (off) 3 | R <sub>ext</sub> =310Ω, OUT | 0~OUT15 =Off | - | 8.3 | 11.5 | | | =0Hz) | | I <sub>DD</sub> (on) 1 | R <sub>ext</sub> =560Ω, OUT | 0~ OUT15 =On | - | 6.1 | 11 | mA | | | "On" | I <sub>DD</sub> (on) 2 | R <sub>ext</sub> =310Ω, OUT | 0~ OUT15 =On | - | 9.4 | 13 | | | Supply Current<br>(DCLK=GCLK=30 | 10-1 | I <sub>DD</sub> (on) 1 | | 0~ <u>O</u> UT15 =On | - | 16.2 | - | | | MHz, SDI=15Mhz<br>switching) | | I <sub>DD</sub> (on) 2 | R <sub>ext</sub> =310Ω, OUT0~ OUT15 =On | | - | 16.7 | - | | | Thermal Flag Temperature 1 ** | | T <sub>TF1</sub> | Junction Tempe | erature | - | 140 | - | °C | | Thermal Flag Temperature 2 ** *One channel on | | T <sub>TF2</sub> | Junction Tempe | erature | - | 160 | - | °C | <sup>\*</sup>One channel on. <sup>\*\*</sup>Thermal flag 1 is over-temperature alarm, and thermal flag 2 is thermal shutdown. ### **Test Circuit for Electrical Characteristics** Switching Characteristics (V<sub>DD</sub>=5.0V; Ta=25 °C) | Characteristic | s | | Symbol | Condition | Min. | Тур. | Max. | Unit | |--------------------------------|---------------|-----------------|--------------------|-----------------------------------------------------|------|------|------|------| | | | SDI-DCLK↑ | t <sub>SU0</sub> | | 1 | - | - | ns | | Setup Time | | LE ↑ – DCLK ↑ | t <sub>SU1</sub> | | 1 | - | - | ns | | | | LE ↓ – DCLK ↑ | t <sub>SU2</sub> | | 5 | - | - | ns | | | | DCLK ↑ – SDI | t <sub>HO</sub> | | 3 | - | - | ns | | Hold Time | | DCLK ↑ – LE ↓ | t <sub>H1</sub> | | 7 | - | - | ns | | | | DCLK ↓ – LE ↓ | t <sub>H2</sub> | $V_{DD}$ =5.0V<br>$V_{IH}$ = $V_{DD}$ | 10 | - | - | ns | | | | DCLK-SDO | t <sub>PD0</sub> | V <sub>IL</sub> =GND | - | 25 | 33 | ns | | Propagation Do | elay Time | GCLK – OUT 4n * | t <sub>PD1</sub> | R <sub>ext</sub> =700Ω<br>V <sub>DS</sub> =1V | - | 50 | - | ns | | | | LE-SDO** | t <sub>PD2</sub> | R <sub>L</sub> =150Ω | - | 30 | 40 | ns | | | | OUT4n 1* | t <sub>DL1</sub> | $C_L=10pF$ $C_1=100nF$ $C_2=10\mu F$ $C_{SDO}=10pF$ | - | 5 | - | ns | | Staggered Dela | ay of Output | OUT4n 2* | t <sub>DL2</sub> | | - | 10 | - | ns | | | | OUT-4n 3* | t <sub>DL3</sub> | V <sub>LED</sub> =4.0V | - | 15 | _ | ns | | Pulse Width | | LE | t <sub>w(L)</sub> | | 5 | - | _ | ns | | In-message Er<br>(Count by GCL | | Duration | t <sub>EDD</sub> | | - | - | 10 | GCLK | | Compulsory Er<br>Time*** | ror Detection | Operation | t <sub>ERR-C</sub> | | - | - | 700 | ns | | Data Clock Fre | equency | | F <sub>DCLK</sub> | | - | - | 30 | MHz | | Gray Scale Clock Frequency**** | | | F <sub>GCLK</sub> | | - | - | 33 | MHz | | Conitabilita | High Cass- | Rise Time | t <sub>OR</sub> | GCLK=2MHz | - | 11 | - | ns | | Switching<br>Speed of | High-Speed | Fall Time | t <sub>OF</sub> | (All channels turn on) | - | 20 | - | ns | | Output | Low-Speed | Rise Time | t <sub>OR</sub> | , | - | 19 | - | ns | | Channels | Low-Speed | Fall Time | t <sub>OF</sub> | | - | 25 | - | ns | <sup>\*</sup> Refer to the Timing Waveform in P.12, where n=0, 1, 2, 3. <sup>\*\*</sup>In timing of "Read Configuration" and "Read Error Status Code", the next DCLK rising edge should be t<sub>PD2</sub> after the falling edge of LE. <sup>\*\*\*</sup>Users have to leave more time than the maximum error detection time for the error detection. <sup>\*\*\*\*</sup>With uniform output current. Switching Characteristics (V<sub>DD</sub>=3.3V; Ta=25 °C) | Characterist | ics | | Symbol | Condition | Min. | Тур. | Max. | Unit | |--------------------------------|------------------------|----------------|---------------------|---------------------------------------------------------------------|------|------|------|------| | SDI-DCLK↑ | | SDI-DCLK↑ | t <sub>SU0</sub> | | 1 | - | - | ns | | Setup Time | | LE ↑ – DCLK ↑ | t <sub>SU1</sub> | | 1 | - | - | ns | | | | LE ↓ – DCLK ↑ | t <sub>SU2</sub> | | 5 | - | - | ns | | | | DCLK ↑ – SDI | t <sub>H0</sub> | | 3 | - | - | ns | | Hold Time | | DCLK ↑ – LE ↓ | t <sub>H1</sub> | | 7 | - | - | ns | | | | DCLK ↓ – LE ↓ | t <sub>H2</sub> | $V_{DD}=3.3V$ $V_{IH}=V_{DD}$ | 10 | - | - | ns | | | | DCLK-SDO | t <sub>PD0</sub> | VIL=GND | - | 30 | 40 | ns | | Propagation [ | Delay Time | GCLK- OUT 4n * | t <sub>PD1</sub> | R <sub>ext</sub> =700Ω<br>V <sub>DS</sub> =1V | - | 60 | - | ns | | | LE- | | t <sub>PD2</sub> ** | R <sub>L</sub> =150Ω | - | 40 | 50 | ns | | | | OUT4n 1* | t <sub>DL1</sub> | $C_L$ =10pF<br>$C_1$ =100nF<br>$C_2$ =10 $\mu$ F<br>$C_{SDO}$ =10pF | - | 5 | - | ns | | Staggered De | elay of Output | OUT4n 2* | t <sub>DL2</sub> | | - | 10 | - | ns | | | | OUT4n 3* | t <sub>DL3</sub> | V <sub>LED</sub> =4.0V | - | 15 | - | ns | | Pulse Width | | LE | $t_{w(L)}$ | | 5 | - | - | ns | | In-message E<br>(Count by GC | rror Detection<br>CLK) | Duration | t <sub>EDD</sub> | | | - | 10 | GCLK | | Compulsory E<br>Time*** | Error Detection | Operation | t <sub>ERR-C</sub> | | - | - | 700 | ns | | Data Clock Fi | requency | | F <sub>DCLK</sub> | | - | - | 25 | MHz | | Gray Scale Clock Frequency**** | | | F <sub>GCLK</sub> | | - | - | 20 | MHz | | | High Chard | Rise Time | t <sub>OR</sub> | GCLK=2MHz | - | 17 | - | ns | | Switching<br>Speed of | High-Speed | Fall Time | t <sub>OF</sub> | (All channels turn on) | - | 25 | - | ns | | Output | Low-Speed | Rise Time | t <sub>OR</sub> | , | - | 28 | - | ns | | Channels | Low-Speed | Fall Time | t <sub>OF</sub> | | - | 48 | - | ns | <sup>\*</sup> Refer to the Timing Waveform in P.12, where n=0, 1, 2, 3. <sup>\*\*</sup>In timing of "Read Configuration" and "Read Error Status Code", the next DCLK rising edge should be tPD2 after the falling edge of LE. <sup>\*\*\*</sup>Users have to leave more time than the maximum error detection time for the error detection. <sup>\*\*\*\*</sup>With uniform output current. ## **Test Circuit for Switching Characteristics** ## **Timing Waveform** ### **Principle of Operation** Users should set the operation modes in the configuration register through the 'write configuration' command before sending gray scale data. The control command and configuration register are summarized in the following two tables. ### **Control Command** | | | Signals Combination | Description | |-----------------------------------------------|------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | Command Name | LE | Number of DCLK Rising<br>Edge When LE is Asserted | The Action After a Falling Edge of LE | | Latch data or stop compulsory error detection | High | 0 | Latch the serial data to the register for gray scale or dot correction or configuration register or stop compulsory error detection. | | Dot correction | High | 1 | Enter the dot correction mode; the shift register is set to be 128 bits | | Enable output | High | 3 | Enable output channels and activate the PWM counter | | Compulsory error detection | High | 4 | Start compulsory error detection | | Write configuration | High | 5 | Write 16-bit configuration register | | Read configuration | High | 6 | Read the configuration register value | | Disable output | High | 7 | Disable output channels and reset the PWM counter | | 12-bit gray scale setting | High | 192(12x16) | Set the 12-bit gray scale mode | | 16-bit gray scale setting | High | 256(16x16) | Set the 16-bit gray scale mode | Note: Please do **NOT** use the number of DCLK which are not specified in the table. Otherwise, it might cause malfunction on the LED drivers. ### **Definition of Configuration Register** | MSB | | | | | | | | | | | | | | | LSB | |--------|----------|-------|---|---|---|---|----|---|---|---|---|--------|---|---|-----| | F | E | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | e.g. D | efault ' | √alue | | | | | | | | | | | | | | | F | E | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 0 | 1 | 1 | ( | 00 | 0 | | | 1 | 111111 | 1 | | | | Bit | Attribute | Definition | Value | Function | |-----|--------------|--------------------------------|--------------|----------------------------------------------------------| | F | DoodAMrita | DWM gray apple made | 0 | 12 bits | | - | Read/Write | PWM gray scale mode | 1 (Default) | 16 bits | | Е | Read/Write | DWM algorithm | 0 | Conventional PWM | | | Reau/Wille | PWM algorithm | 1 (Default) | S-PWM, divide the duty into 64 parts | | D | DoodAMrito | DWW data aunahranization | 0 | Manual synchronization | | ן ט | Read/Write | PWM data synchronization | 1 (Default) | Auto synchronization | | С | Dood/Mrito | DWM counting mode | 0 (Default) | Continuous counting mode | | | Read/Write | PWM counting mode | 1 | One-shot counting mode | | В | Read/Write | Thermal shutdown | 0 | Disable thermal shutdown | | Ь | Read/Wille | Thermal shuldown | 1 (Default) | Enable thermal shutdown | | | | | 0 | Disable both in-message and compulsory | | Α | Read/Write | Error detection | U | error detections | | | ixeau/vviite | ETIOI detection | 1 (Default) | Enable both in-message and compulsory | | | | | . (= 0.0.0) | error detections | | | | | 00 (Default) | 2'b00: Disable short-circuit detection | | 9~8 | Read/Write | Threshold voltage of | 01 | 2'b01: 0.4xV <sub>DD</sub> ±0.1(V) | | 3~0 | iteau/vviite | short-circuit detection | 10 | 2'b10: 0.5xV <sub>DD</sub> ±0.1(V) | | | | | 11 | 2'b11: 0.73xV <sub>DD</sub> ±0.1(V) | | 7 | Read/Write | Switching speed of output | 0 (Default) | Low switching speed | | 1 | Neau/Wille | channels | 1 | High switching speed | | 6~0 | Read/Write | Output current gain adjustment | 1111111 | Output current; I=I <sub>0</sub> xCurrent Gain[6:0]/127; | | 0~0 | Neau/Wille | | (Default) | $I_0=(V_{R-EXT}/R_{ext})x23$ | ### Shift Register The effective length of the shift register in MBI5040 is auto-adjusted among 256 / 192 / 128 / 16 bits according to different modes of input data. ### Write Configuration Register MBI5040 can write the configuration register when receiving one LE pulse containing 5 DCLKs, and then send 16-bit configuration setting to each LED driver. The following waveform shows the input signal waveform when cascading N pieces of MBI5040: ### **Read Configuration Register** MBI5040 can read the configuration register when receiving one LE pulse containing 5 DCLKs in order to set the shift register length to 16 bits, and then send one LE pulse containing 6 DCLKs to read the configuration setting. After the command, 16-bit configuration of each MBI5040 will be shifted out sequentially from the Nth MBI5040 to the 1st MBI5040. The following waveform shows the output signal waveform when cascading N pieces of MBI5040: ### Input the Dot Correction Data MBI5040 can input the dot correction data when receiving one LE pulse containing one DCLK, and then send 128-bit dot correction data to each LED driver. The following waveform shows the input signal waveform when cascading N pieces of MBI5040: ### **Enable and Disable Output** MBI5040 can disable output channels when receiving one LE pulse containing 7 DCLKs. The output channels will be enabled again when receiving one LE pulse containing 3 DCLKs. This 'enable' command can also reactivate the IC from thermal shutdown when the junction temperature decreases. #### Set the PWM Gray Scale Mode MBI5040 provides a selectable 16-bit or 12-bit gray scale mode by setting bit "F" of the configuration register. For 16-bit gray scale mode, the bit "F" is set to "1" (default), and for 12-bit gray scale mode, the bit "F" is set to "0". Users need to set the gray scale mode before sending the data, and then send the data from Nth MBI5040 to the 1st MBI5040. MBI5040 will enter 16-bit or 12-bit gray scale mode when receiving one LE pulse containing 256 DCLKs or 192 DCLKs respectively. To latch the data, the command of one LE pulse containing 0 DCLK should be sent after the gray scale mode. Then MBI5040 will enable the output when receiving one LE pulse containing 3 DCLKs. The following waveform shows the input signal waveform when cascading N pieces of MBI5040: ### **Gray Scale Data Format** The data input sequence of both 16-bit and 12-bit gray scale data are the same, and the following waveform illustrates the sequence: $t_{H2}$ : In the end of gray scale mode, DCLK $\downarrow$ -LE $\downarrow$ should be no less than 10ns. ## Set the PWM Counting Mode PWM Algorithm MBI5040 defines the different counting algorithms that support scrambled PWM technology, S-PWM. With S-PWM, the total PWM cycles can be broken down into MSB (Most Significant Bits) and LSB (Least Significant Bits) of gray scale cycles, and the MSB information can be dithered across 63 refresh cycles. MBI5040 is flexible for either the conventional PWM algorithm or S-PWM algorithm by setting bit "E" of the configuration register. For S-PWM algorithm, the bit "E" is set to "1" (default), and for conventional PWM algorithm, the bit "E" is set to "0": ### Synchronization of PWM Cycle MBI5040 is also flexible for either manual synchronization or auto synchronization by setting bit "D" of the configuration register. For auto synchronization, the bit 'D' is set to '1' (default). MBI5040 will automatically process the synchronization of previous data and next data for PWM counting. The next image data will be updated to output buffers and start PWM counting when the previous data finishes one internal PWM cycle. This prevents the lost count of image data resolution and guarantees the data accuracy. For manual synchronization, the bit "D" is set to "0". Once the next input data is correctly recognized, MBI5040 will stop the present PWM cycle and restart a new PWM cycle to show the new data immediately. ### **PWM Counting Mode** Users can set either continuous counting mode or one-shot counting mode by setting bit "C" of the configuration register. For the continuous counting mode, the bit "C" is set to "0" (default). In the continuous counting mode, MBI5040 will continuously repeat the PWM cycles and turn on the output channels according to the image data until the next image data is correctly recognized. For the one-shot counting mode, the bit "C" is set to "1". In the one-shot counting mode, MBI5040 will run the PWM cycle for each image data one time, and then stop the output channels until the next image data is correctly recognized. ### **Error Detection Principle** MBI5040 provides two error detection functions: in-message error detection and compulsory error detection. Users can read the open-/short-circuit error reports, and thermal flag from SDO. For all the detection functions, "0" indicates error or abnormal state and "1" indicates normal state. #### In-message Error Detection Users can set the in-message error detection by bit "A" of configuration register. To enable the in-message error detection, the bit "A" is set to "1" (default). To disable the in-message error detection, the bit "A" is set to "0". The open-/short-circuit error will be reported only when output channels are turned on in 10 GCLKs, and the error reports will be put into the shift register after the gray scale data is latched. Since the PWM output duty cycle of MBI5040 is the product of gray scale data and dot correction data. If the S-PWM algorithm is selected, the open-/short-circuit in-message error detection will be performed while the product of gray scale data and dot correction data is from 640 to 65,535 in the 16-bit gray scale mode or from 640 to 4,095 in the 12-bit gray scale mode. If the conventional PWM algorithm is selected, the open-/short-circuit error will be reported when the product of gray scale data and dot correction data is larger than 10. MBI5040 will judge if the turn-on time is enough or not to deliver the error report. If the turned-on time is too short, MBI5040 will report normal state coded as '1'. Error data (N)=error data(N-1) presents detection result. It will be reset to 1 until the error data is read out. Please see the example of the following diagram of 12-bit gray scale mode for the control sequence and data output format of all error reports. Note: $\rm t_{S}\!\!:$ the Sth frame t<sub>S-1</sub>: the (S-1)th frame t<sub>EDD</sub>=10 GCLKs ### **Compulsory Error Detection** MBI5040 can also perform the compulsory error detection when receiving one LE pulse containing 4 DCLKs and stop the compulsory error detection when receiving one LE pulse containing 0 DCLK. The output channels will be forced to turned on within 700ns (between the LE falling edges) to perform the compulsory error detection. The error report will be pushed out after compulsory error detection operation time (700ns). MBI5040 will shift out both open and short error reports from SDO simultaneously. The following is an illustration of the timing sequence of compulsory error detection of 12-bit gray scale mode. ### **Setting the Threshold Voltage for Compulsory Short-Circuit Detection** Users can set the threshold voltage (V<sub>SD.TH</sub>) for compulsory short-circuit detection by bit [9:8] of configuration register as summarized below: 2'b00: Disable the short-circuit detection (default) 2'b01: 0.4xV<sub>DD</sub>±0.1(V) 2'b10: 0.5xV<sub>DD</sub>±0.1(V) 2'b11: 0.73xV<sub>DD</sub>±0.1(V) MBI5040 provides settable $V_{SD,TH}$ for different LED configuration. If the detected voltage is larger than $V_{SD,TH}$ , the MBI5040 identifies the LED as short-circuit. For example, if each output channel of MBI5040 drives one red LED, the $V_{SD,TH}$ should be set smaller. If each output channel of MBI5040 drives several white LEDs, the $V_{SD,TH}$ should be set larger. The system should consider the accumulated $V_F$ of the LEDs to set a suitable $V_{SD,TH}$ . #### **Thermal Protection** Users can set the thermal protection by bit 'B' of configuration register. To enable the thermal shutdown function, the bit 'B' is set to '1' (default). To disable the thermal shutdown function, the bit 'B' is set to '0'. MBI5040 provides two thermal flags: Thermal flag 1 is over-temperature alarm, and thermal flag 2 is thermal shutdown. When the IC junction temperature is over 140°C, thermal flag 1 will report '0'. When the IC junction temperature is under 120°C, thermal flag 1 will recover to '1'. When the IC junction temperature is over 160°C, the thermal flag 2 will become '0' and MBI5040 will turn off the output current of all channels automatically. MBI5040 will turn on the output channels when receiving one LE pulse containing 3 DCLKs. ### **Adjust the Switching Speed of the Output Channels** Users can select the switching speed of output channels by bit "7" of configuration register. For low switching speed, the bit "7" is set to "0" (default). For high switching speed, the bit "7" is set to "1". Low switching speed helps to reduce the EMI and overshoot of the output channels. On the other hand, high switching speed is suitable for high GCLK frequency and high refresh rate applications. ### **Adjust the Output Current Gain** Users can adjust output current gain by bit [6:0] of configuration register. The default current gain value is 7b 1111111. The output current; $I=I_0x$ Current Gain [6:0]/127, where $I_0=(V_{R-EXT}/R_{ext})x23$ The current gain value is proportional to the output current. In other words, current gain value versus output current is linear. This function helps users to tune the output current by software in stead of by hardware for daily operation. ### **Setting Output Current** The output current ( $I_{OUT}$ ) is set by an external resistor, $R_{ext}$ . The default relationship between $I_{OUT}$ and $R_{ext}$ is shown in the following figure. Also, the output current can be calculated from the equation: $V_{R-EXT}=0.61$ ; $I_{OUT}=(V_{R-EXT}/R_{ext})x23xG/127$ Whereas $R_{ext}$ is the resistance of the external resistor connected to R-EXT terminal and $V_{R\text{-EXT}}$ is its voltage. G is the digital current gain, which is set by the bit[6:0] of the configuration register. The default value of G is 127. For your information, the output current is about 25mA when $R_{ext}$ =560 $\Omega$ and 45mA when $R_{ext}$ =310 $\Omega$ if G is set to default value 127. The formula and setting for G are described in further section. ### **Constant Current** In LED display application, MBI5040 provides nearly no variation in current from channel to channel and from IC to IC. This can be achieved by: - 1) The typical current variation between channels is less than 1.5%, and that between ICs is less than ±3%. - 2) In addition, the current characteristic of output stage is flat and users can refer to the figure as shown below. The output current can be kept constant regardless of the variations of LED forward voltages (V<sub>F</sub>). This guarantees LED to be performed on the same brightness as user's specification. ### Staggered Delay of Output MBI5040 has a built-in staggered circuit to perform delay mechanism. Among output ports exist a graduated 5ns delay time among $\overline{\text{OUT4n}}$ , $\overline{\text{OUT4n}}$ , $\overline{\text{OUT4n}}$ , and $\overline{\text{OUT4n}}$ , by which the output ports will be divided to four groups at a different time so that the instant current from the power line will be lowered. ### Package Power Dissipation (PD) The maximum allowable package power dissipation is determined as $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ . When 16 output channels are turned on simultaneously, the actual package power dissipation is $P_D(act)=(I_{DD}xV_{DD})+(I_{OUT}xDutyxV_{DS}x16)$ . Therefore, to keep $P_D$ (act) $\leq P_D$ (max), the allowable maximum output current as a function of duty cycle is: $I_{OUT} \! = \! \{ \! [(Tj\!-Ta)/R_{th(j\!-\!a)}] \! - (I_{DD}xV_{DD}) \} \! / V_{DS} \, / Duty/16, \text{ where } Tj \! = \! 150^{\circ}C.$ The maximum power dissipation, $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ , decreases as the ambient temperature increases. ### Usage of Thermal Pad The PCB area (L2xW2) is 4 times of the IC's area (L1xW1). The thickness of the PCB is 1.6mm, copper foil 1 Oz. The thermal pad on the IC's bottom has to be mounted on the copper foil. ### LED Supply Voltage (V<sub>LED</sub>) MBI5040 are designed to operate with $V_{DS}$ ranging from 0.4V to 1.0V (depending on $I_{OUT}=2\sim60$ mA) considering the package power dissipating limits. $V_{DS}$ may be higher enough to make $P_{D~(act)} > P_{D~(max)}$ when $V_{LED}=5V$ and $V_{DS}=V_{LED}-V_F$ , in which $V_{LED}$ is the load supply voltage. In this case, it is recommended to use the lowest possible supply voltage or to set an external voltage reducer, $V_{DROP}$ . A voltage reducer lets $V_{DS}=(V_{LED}-V_F)-V_{DROP}$ . Resistors or Zener diode can be used in the applications as shown in the following figures. ### **Switching Noise Reduction** LED drivers are frequently used in switch-mode applications which always behave with switching noise due to the parasitic inductance on PCB. To eliminate switching noise, refer to "Application Note for 8-bit and 16-bit LED Drivers-Overshoot". ### Soldering Process of "Pb-free & Green" Package Plating\* Macroblock has defined "Pb-Free" to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with both the current industry-standard SnPb-based soldering processes and higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it is backward compatible to reflow processes which adopt tin/lead (SnPb) solder paste. Please refer to JEDEC J-STD-020C for temperature setting. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require from 245 °C to 260°C for proper soldering on boards, referring to JEDEC J-STD-020C as shown below. | Package Thickness | Volume mm³<br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm³<br>≥2000 | |-------------------|--------------------|------------------------------------|---------------------| | <1.6mm | 260 +0 °C | 260 +0 °C | 260 +0 °C | | 1.6mm – 2.5mm | 260 +0 °C | 250 +0 °C | 245 +0 °C | | ≧2.5mm | 250 +0 °C | 245 +0°C | 245 +0 °C | <sup>\*</sup>Note: For details, please refer to Macroblock's 'Policy on Pb-free & Green Package'. ## **Package Outline** MBI5040GF Outline Drawing Note: The unit for the outline drawing is mm. MBI5040 GTS Outline Drawing Remark: The thermal pad size may exist a tolerance due to the manufacturing process, please use the maximum dimensions-D1(max.) x E2(max.) for the thermal pad layout. In addition, to avoid the short circuit risk, the vias or circuit traces shall not pass through the maximum area of thermal pad. Note: The unit for the outline drawing is mm. MBI5040 GFN Outline Drawing Remark: The thermal pad size may exist a tolerance due to the manufacturing process, please use the maximum dimensions-D2(max. 2.50mm) x E2(max. 2.50mm) for the thermal pad layout. In addition, to avoid the short circuit risk, the vias or circuit traces shall not pass through the maximum area of thermal pad. Note: The unit of the outline drawing is millimeter (mm). ## **Product Top Mark Information** ## **Product Revision History** | Datasheet version | Device Version Code | |-------------------|---------------------| | VA.00 | A | | VA.01 | A | | <del>VA.02</del> | A | ## **Product Ordering Information** | Part Number | RoHS Compliant | Weight (g) | |--------------|--------------------|------------| | | Package Type | | | MBI5040GF-A | SOP24L-300-1.00 | 0.282 | | MBI5040GTS-A | TSSOP24L-173 -0.65 | 0.0967 | | MBI5040GFN-A | QFN24L-4*4- 0.5 | 0.0379 | <sup>\*</sup>Please place your order with the "product ordering number" information on your purchase order (PO). ## With 16-Bit PWM Control and Dot-Correction Disclaimer Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service without notice. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the Managing Director of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications. Related technologies applied to the product are protected by patents. All text, images, logos and information contained on this document is the intellectual property of Macroblock. Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.