



Buy









Texas INSTRUMENTS

## TPS53318, TPS53319

SLUSAY8E -JUNE 2012-REVISED NOVEMBER 2016

# TPS5331x High-Efficiency, 8-A or 14-A, Synchronous Buck Converter with Eco-mode Control

#### Features 1

- Conversion Input Voltage Range: 1.5 V to 22 V
- VDD Input Voltage Range: 4.5 V to 25 V
- 91% Efficiency from 12 V to 1.5 V at 14 A
- Output Voltage Range: 0.6 V to 5.5 V
- 5-V LDO Output
- Supports Single-Rail Input
- Integrated Power MOSFETs with 8 A (TPS53318) or 14 A (TPS53319) of Continuous Output Current
- Auto-Skip Eco-mode<sup>™</sup> for Light-Load Efficiency
- < 110 µA Shut Down Current
- D-CAP™ Mode with Fast Transient Response
- Selectable Switching Frequency from 250 kHz to 1 MHz with External Resistor
- Selectable Auto-Skip or PWM-Only Operation
- Built-in 1% 0.6-V Reference.
- 0.7-ms, 1.4-ms, 2.8-ms and 5.6-ms Selectable Internal Voltage Servo Soft-Start
- Integrated Boost Switch
- Pre-Charged Start-Up Capability
- Adjustable Overcurrent Limit with Thermal Compensation
- Overvoltage, Undervoltage, UVLO and Over-**Temperature Protection**
- Supports All Ceramic Output Capacitors
- **Open-Drain Power Good Indication**
- Incorporates NexFET<sup>™</sup> Power Block Technology
- 22-Pin QFN (DQP) Package with PowerPAD™

## 2 Applications

- Server/Storage •
- Workstations and Desktops
- **Telecommunications Infrastructure**

#### Description 3

The TPS53318 and TPS53319 devices are D-CAP mode, 8-A or 14-A synchronous switchers with integrated MOSFETs. They are designed for ease of use, low external component count, and spaceconscious power systems.

These devices feature accurate 1%, 0.6-V reference, and integrated boost switch. A sample of competitive features include: 1.5-V to 22-V wide conversion input voltage range, very low external component count, D-CAP<sup>™</sup> mode control for super fast transient, autoskip mode operation, internal soft-start control, selectable frequency, and no need for compensation.

The conversion input voltage ranges from 1.5 V to 22 V, the supply voltage range is from 4.5 V to 25 V, and the output voltage range is from 0.6 V to 5.5 V.

These devices are available in 5 mm x 6 mm, 22-pin QFN package and is specified from -40°C to 85°C.

Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE        | BODY SIZE (NOM)   |  |  |
|-------------|----------------|-------------------|--|--|
| TPS53318    |                | 6 00 mm v 5 00 mm |  |  |
| TPS53319    | LSON-CLIP (22) | 6.00 mm x 5.00 mm |  |  |
|             |                | •                 |  |  |

(1) For all available packages, see the Package Option Addendum section at the end of the datasheet.

### Simplified Application





## **Table of Contents**

| 1<br>2 | Feat<br>App | tures 1<br>lications 1              |
|--------|-------------|-------------------------------------|
| 3      | Des         | cription 1                          |
| 4      | Rev         | ision History2                      |
| 5      | Dev         | ice Comparison Table3               |
| 6      | Pin         | Configuration and Functions         |
| 7      | Spe         | cifications                         |
|        | 7.1         | Absolute Maximum Ratings 4          |
|        | 7.2         | ESD Ratings 4                       |
|        | 7.3         | Recommended Operating Conditions5   |
|        | 7.4         | Thermal Information 5               |
|        | 7.5         | Electrical Characteristics5         |
|        | 7.6         | Typical Characteristics 8           |
|        | 7.7         | TPS53319 Typical Characteristics 11 |
|        | 7.8         | TPS53318 Typical Characteristics 12 |
| 8      | Deta        | ailed Description 13                |
|        | 8.1         | Overview 13                         |
|        | 8.2         | Functional Block Diagram 13         |
|        |             |                                     |

|    | 8.3  | Feature Description                             | 14 |
|----|------|-------------------------------------------------|----|
|    | 8.4  | Device Functional Modes                         | 19 |
| 9  | App  | lication and Implementation                     | 21 |
|    | 9.1  | Application Information                         | 21 |
|    | 9.2  | Typical Applications                            | 21 |
| 10 | Pow  | ver Supply Recommendations                      | 27 |
| 11 | Lay  | out                                             | 27 |
|    | 11.1 | Layout Guidelines                               | 27 |
|    | 11.2 | Layout Example                                  | 28 |
| 12 | Dev  | ice and Documentation Support                   | 29 |
|    | 12.1 | Device Support                                  | 29 |
|    | 12.2 | Related Links                                   | 29 |
|    | 12.3 | Receiving Notification of Documentation Updates | 29 |
|    | 12.4 | Community Resources                             | 29 |
|    | 12.5 | Trademarks                                      | 29 |
|    | 12.6 | Electrostatic Discharge Caution                 | 29 |
|    | 12.7 | Glossary                                        | 29 |
| 13 | Mec  | hanical, Packaging, and Orderable               |    |
|    | Info | mation                                          | 30 |
|    |      |                                                 |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision D (February 2015) to Revision E              |    |  |  |  |
|----|-------------------------------------------------------------------|----|--|--|--|
| •  | Changed Pin 19 From: ground To: V <sub>IN</sub> 12 V in Figure 34 | 21 |  |  |  |

#### Changes from Revision C (December 2014) to Revision D

Corrected typographical error. Changed "when the VDD voltage rises above 1 V" to "when the VDD voltage rises

above 2 V" in the 5-V LDO and VREG Start-Up section. ..... 14 

#### Changes from Revision B (May 2013) to Revision C

| • | Added Pin Configuration and Functions section, ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • | Added clarity to Current Sense, Overcurrent and Short Circuit Protection section                                                                                                                                                                                                                                            | 3 |
| • | Added Table 2 17                                                                                                                                                                                                                                                                                                            | 7 |

#### Changes from Revision A (JUNE 2012) to Revision B

| • | Added clarity to Overvoltage and Undervoltage Protection section | 17 |
|---|------------------------------------------------------------------|----|
| • | Updated Figure 50                                                | 28 |

| Changes from Original (J | UNE 2012) to Revision A |
|--------------------------|-------------------------|
|--------------------------|-------------------------|

2

Changed "< 100 µA Shut Down Current" to "< 110 µA Shut Down Current" in Features...... 1

Copyright © 2012-2016, Texas Instruments Incorporated

STRUMENTS

XAS

Page

Page

#### Page



## 5 Device Comparison Table

| ORDER NUMBER <sup>(1)</sup> | OUTPUT CURRENT (A) |
|-----------------------------|--------------------|
| TPS53318DQP                 | 8                  |
| TPS53319DQP                 | 14                 |

(1) For detailed ordering information see the *Package Option Addendum* section at the end of this data sheet.

## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN   |     |          | DESCRIPTION                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|-------|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME  | NO. | I/O/P*** | DESCRIPTION                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| EN    | 2   | I        | Enable pin. Typical turn-on threshold voltage is 1.3 V. Typical turn-off threshold voltage is 1.0 V.                                                                                                                                                                                                          |  |  |  |  |
| GND   |     | G        | Ground and thermal pad of the device. Use proper number of vias to connect to ground plane.                                                                                                                                                                                                                   |  |  |  |  |
|       | 6   |          |                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|       | 7   |          |                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|       | 8   | Б        | Output of converted power. Connect this pin to the output inductor.                                                                                                                                                                                                                                           |  |  |  |  |
| LL    | 9   | Б        |                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|       | 10  |          |                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|       | 11  | -        |                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| MODE  | 20  | I        | Soft-start and mode selection. Connect a resistor to select soft-start time using Table 3. The soft-start time is detected and stored into internal register during start-up.                                                                                                                                 |  |  |  |  |
| PGOOD | 3   | 0        | Open drain power good flag. Provides 1-ms start-up delay after VFB falls in specified limits. When VFB goes out of the specified limits PGOOD goes low after a 2-µs delay                                                                                                                                     |  |  |  |  |
| ROVP  | 5   | I        | Redundant overvoltage protection (OVP) input. Use a resistor divider to connect this pin to $V_{OUT}$ .<br>Internally pulled down to GND with 1.5-M $\Omega$ resistor. If redundant OVP is not needed, connect this pin to GND or make it float. (See <i>Redundant Overvoltage Protection (OVP</i> ) section) |  |  |  |  |
| RF    | 22  | I        | Switching frequency selection. Connect a resistor to GND or VREG to select switching frequency using Table 1. The switching frequency is detected and stored during the startup.                                                                                                                              |  |  |  |  |
| TRIP  | 21  | I        | OCL detection threshold setting pin. $I_{TRIP} = 10 \ \mu A$ at room temperature, 3000 ppm/°C current is sourced and set the OCL trip voltage as follows.                                                                                                                                                     |  |  |  |  |
|       |     |          | $V_{OCL} = V_{TRIP}/32$ $(V_{TRIP} \le 2.4 \text{ V}, V_{OCL} \le 75 \text{ mV})$                                                                                                                                                                                                                             |  |  |  |  |

(1) I = Input, O = Output, B = Bidirectional, P = Supply, G = Ground

#### TPS53318, TPS53319 SLUSAY8E – JUNE 2012 – REVISED NOVEMBER 2016

www.ti.com

STRUMENTS

XAS

#### Pin Functions (continued)

| PIN         |     |          | DESCRIPTION                                                                                                                                                        |  |  |
|-------------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME        | NO. | 1/0/P``' | DESCRIPTION                                                                                                                                                        |  |  |
| VBST        | 4   | Ρ        | Supply input for high-side FET gate driver (boost terminal). Connect capacitor from this pin to LL node. Internally connected to VREG via bootstrap MOSFET switch. |  |  |
| VDD         | 19  | Р        | Controller power supply input. VDD input voltage range is from 4.5 V to 25 V.                                                                                      |  |  |
| VFB         | 1   | I        | Output feedback input. Connect this pin to V <sub>OUT</sub> through a resistor divider.                                                                            |  |  |
|             | 12  | - P      |                                                                                                                                                                    |  |  |
|             | 13  |          |                                                                                                                                                                    |  |  |
| VINI        | 14  |          | Conversion newsripput. The conversion input veltage range is from 1.5 V/to 22 V                                                                                    |  |  |
| VIIN        | 15  |          | Conversion power input. The conversion input voltage range is from 1.5 v to 22 v.                                                                                  |  |  |
|             | 16  |          |                                                                                                                                                                    |  |  |
|             | 17  |          |                                                                                                                                                                    |  |  |
| VREG        | 18  | Р        | 5-V low drop out (LDO) output. Supplies the internal analog circuitry and driver circuitry.                                                                        |  |  |
| Thermal Pad |     | G        | Ground and thermal pad of the device. Use proper number of vias to connect to ground plane.                                                                        |  |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

|                                                              |                   |                              |      | VALU | E   |      |
|--------------------------------------------------------------|-------------------|------------------------------|------|------|-----|------|
|                                                              |                   |                              |      | MIN  | MAX | UNIT |
|                                                              | VIN (main supply) |                              | -0.3 | 30   |     |      |
|                                                              | VDD               |                              |      | -0.3 | 28  |      |
| Input voltage range                                          | VBST              |                              |      | -0.3 | 32  | V    |
|                                                              | VBST (wit         | n respect to LL)             |      | -0.3 | 7   |      |
|                                                              | EN, MODE          | N, MODE, TRIP, RF, ROVP, VFB |      | -0.3 | 7   |      |
|                                                              |                   | DC                           |      | -2   | 30  | V    |
|                                                              | LL                | Pulse < 20ns, E = 5 $\mu$ J  |      | -7   | 32  |      |
| Output voltage lange                                         | PGOOD,            | /REG                         |      | -0.3 | 7   |      |
|                                                              | GND               |                              |      | -0.3 | 0.3 |      |
| Source/Sink current                                          | VBST              |                              |      | 50   |     | mA   |
| Operating free-air temperature, $T_A$                        |                   |                              |      | -40  | 85  |      |
| Junction temperature range, $T_J$                            |                   |                              | -40  | 150  | °C  |      |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                   |                              |      | 300  |     |      |
| Storage temperature, T <sub>stg</sub>                        |                   | -55                          | 150  |      |     |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                        |               |                                                                                | VALUE | UNIT |
|------------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Ele | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | N/   |
|                        | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±500 V may actually have higher performance.



### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                   |                               | MIN  | MAX | UNIT |
|---------------------------------------------------|-------------------------------|------|-----|------|
|                                                   | VIN (main supply)             | 1.5  | 22  |      |
|                                                   | VDD                           | 4.5  | 25  | V    |
| Input voltage range                               | VBST                          | 4.5  | 28  |      |
| VBST (with respect to LL)                         | 4.5                           | 6.5  |     |      |
|                                                   | EN, MODE, TRIP, RF, ROVP, VFB | -0.1 | 6.5 |      |
| Output voltage range                              | LL                            | -1   | 27  | V    |
|                                                   | PGOOD, VREG                   | -0.1 | 6.5 | v    |
| Junction temperature range, T <sub>J</sub> –40 12 |                               | 125  | °C  |      |

## 7.4 Thermal Information

|                       |                                              | TPS53318<br>TPS53319 |      |
|-----------------------|----------------------------------------------|----------------------|------|
|                       |                                              | DQP                  | UNIT |
|                       |                                              | 22 PINS              |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 27.2                 |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 17.1                 |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 5.9                  | 8CAN |
| ΨJT                   | Junction-to-top characterization parameter   | 0.8                  | C/W  |
| ΨJB                   | Junction-to-board characterization parameter | 5.8                  |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.2                  |      |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Electrical Characteristics

Over recommended free-air temperature range,  $V_{VDD} = 12 V$  (unless otherwise noted)

|                        | PARAMETER                              | CONDITIONS                                                        | MIN    | TYP   | MAX    | UNIT |
|------------------------|----------------------------------------|-------------------------------------------------------------------|--------|-------|--------|------|
| SUPPLY CUP             | RENT                                   |                                                                   |        |       |        |      |
| V <sub>VIN</sub>       | VIN pin power conversion input voltage |                                                                   | 1.5    |       | 22     | V    |
| V <sub>VDD</sub>       | Supply input voltage                   |                                                                   | 4.5    |       | 25.0   | V    |
| I <sub>VIN(leak)</sub> | VIN pin leakage current                | $V_{EN} = 0 V$                                                    |        |       | 1      | μA   |
| I <sub>VDD</sub>       | VDD supply current                     | $T_{A}$ = 25°C, No load, V_{EN} = 5 V, V <sub>VFB</sub> = 0.630 V |        | 420   | 590    | μΑ   |
| I <sub>VDDSDN</sub>    | VDD shutdown current                   | $T_A = 25^{\circ}C$ , No load, $V_{EN} = 0$ V                     |        |       | 110    | μA   |
| INTERNAL R             | EFERENCE VOLTAGE                       |                                                                   |        |       |        |      |
| V <sub>VFB</sub>       | VFB regulation voltage                 | CCM condition <sup>(1)</sup>                                      |        | 0.600 |        | V    |
|                        |                                        | $T_A = 25^{\circ}C$                                               | 0.597  | 0.600 | 0.603  |      |
| V <sub>VFB</sub>       | VFB regulation voltage                 | $0^{\circ}C \le T_{A} \le 85^{\circ}C$                            | 0.5952 | 0.600 | 0.6048 | V    |
|                        |                                        | $-40^{\circ}C \le T_A \le 85^{\circ}C$                            | 0.594  | 0.600 | 0.606  |      |
| I <sub>VFB</sub>       | VFB input current                      | $V_{VFB} = 0.630 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$   |        | 0.01  | 0.20   | μA   |
| LDO OUTPU              | r                                      |                                                                   |        |       |        |      |
| V <sub>VREG</sub>      | LDO output voltage                     | $0 \text{ mA} \le I_{VREG} \le 30 \text{ mA}$                     | 4.77   | 5.00  | 5.36   | V    |
| I <sub>VREG</sub>      | LDO output current <sup>(1)</sup>      | Maximum current allowed from LDO                                  |        |       | 30     | mA   |
| V <sub>DO</sub>        | Low drop out voltage                   | $V_{VDD}$ = 4.5 V, $I_{VREG}$ = 30 mA                             |        |       | 250    | mV   |
| BOOT STRA              | P SWITCH                               |                                                                   |        |       |        |      |
| V <sub>FBST</sub>      | Forward voltage                        | $V_{VREG-VBST}$ , $I_F = 10$ mA, $T_A = 25^{\circ}C$              |        | 0.1   | 0.2    | V    |
| IVBSTLK                | VBST leakage current                   | $V_{VBST} = 23 V, V_{SW} = 17 V, T_A = 25^{\circ}C$               |        | 0.01  | 1.50   | μA   |

(1) Ensured by design. Not production tested.

Copyright © 2012–2016, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

## **Electrical Characteristics (continued)**

Over recommended free-air temperature range, V<sub>VDD</sub> = 12 V (unless otherwise noted)

|                            | PARAMETER                           |               | CONDITIONS                                                                             | MIN    | TYP    | MAX    | UNIT   |  |  |  |  |
|----------------------------|-------------------------------------|---------------|----------------------------------------------------------------------------------------|--------|--------|--------|--------|--|--|--|--|
| DUTY AND F                 | REQUENCY CONTROL                    |               | · ·                                                                                    |        |        |        |        |  |  |  |  |
| t <sub>OFF(min)</sub>      | Minimum off-time                    |               | T <sub>A</sub> = 25°C                                                                  | 150    | 260    | 400    | ns     |  |  |  |  |
| t <sub>ON(min)</sub>       | Minimum on-time                     |               |                                                                                        |        | 35     |        | ns     |  |  |  |  |
| SOFT-START                 | TIMING                              |               | ·                                                                                      |        |        |        |        |  |  |  |  |
|                            |                                     |               | R <sub>MODE</sub> = 39 kΩ                                                              | 0.7    |        |        |        |  |  |  |  |
| t                          | Internal soft-start time from       |               | $R_{MODE} = 100 \text{ k}\Omega$                                                       |        | 1.4    |        | me     |  |  |  |  |
| ISS                        | $V_{OUT} = 0 V$ to 95% of $V_{OUT}$ |               | R <sub>MODE</sub> = 200 kΩ                                                             |        | 2.8    |        | 1115   |  |  |  |  |
|                            |                                     |               | R <sub>MODE</sub> = 470 kΩ                                                             |        | 5.6    |        |        |  |  |  |  |
| OUTPUT VOL                 | TAGE DISCHARGE                      |               |                                                                                        |        |        |        |        |  |  |  |  |
| I <sub>DSCHG</sub>         | Output voltage discharge cur        | rent          | $V_{EN} = 0 \text{ V}, V_{SW} = 0.5 \text{ V}$                                         | 5.0    | 6.6    | 9.0    | mA     |  |  |  |  |
| POWERGOO                   | D                                   |               |                                                                                        |        |        |        |        |  |  |  |  |
| V <sub>THPG</sub>          | PG threshold                        |               | PG in from lower                                                                       | 92.5%  | 95.0%  | 98.5%  |        |  |  |  |  |
|                            |                                     |               | PG in from higher                                                                      | 107.5% | 110.0% | 112.5% |        |  |  |  |  |
|                            |                                     | PG hysteresis | 2.5%                                                                                   | 5.0%   | 7.5%   |        |        |  |  |  |  |
| R <sub>PG</sub>            | PG transistor on-resistance         |               |                                                                                        | 15     | 30     | 60     | Ω      |  |  |  |  |
| t <sub>PGDEL</sub>         | PG delay                            |               | Delay for PG in                                                                        | 0.8    | 1      | 1.2    | .2 ms  |  |  |  |  |
| LOGIC THRE                 | SHOLD AND SETTING CONE              | ITIONS        |                                                                                        |        |        |        |        |  |  |  |  |
| V <sub>EN</sub> EN Voltage |                                     | Enable        | 1.0                                                                                    | 1.3    | 1.6    | ; v    |        |  |  |  |  |
|                            |                                     | Disable       | 0.8                                                                                    | 1.0    | 1.2    | v.     |        |  |  |  |  |
| I <sub>EN</sub>            | EN Input current                    |               | $V_{EN} = 5 V$                                                                         |        |        | 1.0    | μA     |  |  |  |  |
|                            |                                     |               | ${\sf R}_{\sf RF}$ = 0 $\Omega$ to GND, ${\sf T}_{\sf A}$ = 25°C $^{(2)}$              | 200    | 250    | 300    |        |  |  |  |  |
|                            |                                     |               | $R_{RF}$ = 187 k $\Omega$ to GND, $T_A$ = 25°C $^{(2)}$                                | 250    | 300    | 350    |        |  |  |  |  |
|                            |                                     |               | $R_{RF}$ = 619 kΩ, to GND, $T_{A}$ = 25°C $^{(2)}$                                     | 350    | 400    | 450    | 60     |  |  |  |  |
| £                          | Switching fraguation                |               | $R_{RF}$ = Open, $T_A$ = 25°C <sup>(2)</sup>                                           | 450    | 500    | 550    | ki la  |  |  |  |  |
| ISW                        | Switching frequency                 |               | $R_{RF}$ = 866 k $\Omega$ to VREG, $T_{A}$ = 25°C $^{(2)}$                             | 540    | 600    | 660    | KIIZ   |  |  |  |  |
|                            |                                     |               | $R_{RF}$ = 309 k $\Omega$ to VREG, $T_{A}$ = 25°C $^{(2)}$                             | 670    | 750    | 820    |        |  |  |  |  |
|                            |                                     |               | $R_{RF}$ = 124 k $\Omega$ to VREG, $T_{A}$ = 25°C $^{(2)}$                             | 770    | 850    | 930    |        |  |  |  |  |
|                            |                                     |               | ${\sf R}_{\sf RF}$ = 0 $\Omega$ to VREG, ${\sf T}_{\sf A}$ = 25°C $^{(2)}$             | 880    | 970    | 1070   |        |  |  |  |  |
| PROTECTION                 | N: CURRENT SENSE                    |               |                                                                                        |        |        |        |        |  |  |  |  |
| I <sub>TRIP</sub>          | TRIP source current                 |               | $V_{TRIP} = 1 V, T_A = 25^{\circ}C$                                                    |        | 10     |        | μA     |  |  |  |  |
| TCITRIP                    | TRIP current temperature co         | efficient     | On the basis of 25°C <sup>(2)</sup>                                                    |        | 3000   |        | ppm/°C |  |  |  |  |
| V                          | Current limit threshold             | TPS53318      | N/                                                                                     | 0.4    |        | 1.5    | V      |  |  |  |  |
| VTRIP                      | setting range                       | TPS53319      | V TRIP-GND                                                                             |        |        | 2.4    | v      |  |  |  |  |
| N/                         | Current limit threehold             |               | V <sub>TRIP</sub> = 1.2 V                                                              | 37.5   |        |        | m)/    |  |  |  |  |
| VOCL                       | Current limit threshold             |               | V <sub>TRIP</sub> = 0.4                                                                |        | 12.5   |        | mv     |  |  |  |  |
| N/                         | Negetice expection it threads       |               | $V_{TRIP} = 1.2 V$                                                                     |        | -37.5  |        |        |  |  |  |  |
| VOCLN                      | Negative current limit thresho      | na            | $V_{TRIP} = 0.4 V$                                                                     |        | -12.5  |        | — mV   |  |  |  |  |
|                            | Vallow ourrant limit thrack and     |               | $R_{TRIP} = 66.5 \text{ k}\Omega, 0^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ | 4.6    | 5.4    | 6.3    | ٨      |  |  |  |  |
| OCP                        |                                     |               | $R_{TRIP} = 66.5 \ k\Omega, \ -40^\circC \le T_A \le 125^\circC$                       | 4.4    | 5.4    | 6.3    | A      |  |  |  |  |
| V                          |                                     |               | Positive                                                                               | 3      | 15     |        |        |  |  |  |  |
| VAZCADJ                    | Auto zero cross adjustable ra       | inge          | Negative                                                                               |        | -15    | -3     | mV     |  |  |  |  |

(2) Not production tested. Test condition is  $V_{IN} = 12 V$ ,  $V_{OUT} = 1.2 V$ ,  $I_{OUT} = 5 A$  using application circuit shown in Figure 45.



## **Electrical Characteristics (continued)**

| Over recommended free-air temperature | range, $V_{\text{VDD}}$ | $_{0}$ = 12 V (unless otherwise noted) |
|---------------------------------------|-------------------------|----------------------------------------|
|                                       |                         |                                        |

|                     | PARAMETER                             | CONDITIONS                          | MIN  | TYP  | MAX  | UNIT |
|---------------------|---------------------------------------|-------------------------------------|------|------|------|------|
| PROTECTION          | N: UVP and OVP                        |                                     |      |      |      |      |
| V <sub>OVP</sub>    | OVP trip threshold                    | OVP detect                          | 115% | 120% | 125% |      |
| t <sub>OVPDEL</sub> | OVP propagation delay                 | VFB delay with 50-mV overdrive      |      | 1    |      | μs   |
| V <sub>UVP</sub>    | Output UVP trip threshold             | UVP detect                          | 65%  | 70%  | 75%  |      |
| t <sub>UVPDEL</sub> | Output UVP propagation delay          |                                     | 0.8  | 1.0  | 1.2  | ms   |
| t <sub>UVPEN</sub>  | Output UVP enable delay               | From enable to UVP workable         | 1.5  | 2.3  | 3.0  | ms   |
| UVLO                |                                       |                                     |      |      |      |      |
| V <sub>UVVREG</sub> |                                       | Wake up                             | 4.00 | 4.20 | 4.33 | N/   |
|                     | VREG UVLO threshold                   | Hysteresis                          |      | 0.25 |      | v    |
| PROTECTION          | N: UVP and OVP                        |                                     |      |      |      |      |
| V <sub>OVP</sub>    | OVP trip threshold                    | OVP detect                          | 115% | 120% | 125% |      |
| t <sub>OVPDEL</sub> | OVP propagation delay                 | VFB delay with 50-mV overdrive      |      | 1    |      | μs   |
| V <sub>UVP</sub>    | Output UVP trip threshold             | UVP detect                          | 65%  | 70%  | 75%  |      |
| t <sub>UVPDEL</sub> | Output UVP proprogation delay         |                                     | 0.8  | 1.0  | 1.2  | ms   |
| t <sub>UVPEN</sub>  | Output UVP enable delay               | From enable to UVP workable         | 1.5  | 2.3  | 3.0  | ms   |
| UVLO                |                                       |                                     |      |      |      |      |
| N/                  |                                       | Wake up                             | 4.00 | 4.20 | 4.33 | N/   |
| VUVVREG             | VREG UVLO threshold                   | Hysteresis                          | 0.25 |      |      | v    |
| THERMAL SH          | HUTDOWN                               |                                     |      |      |      |      |
| -                   | The second should also a three should | Shutdown temperature <sup>(2)</sup> |      | 145  |      |      |
| SDN                 | i nermai snutdown threshold           | Hysteresis <sup>(2)</sup>           |      | 10   |      | Ĵ    |

TPS53318, TPS53319 SLUSAY8E – JUNE 2012 – REVISED NOVEMBER 2016

www.ti.com

**NSTRUMENTS** 

EXAS

## 7.6 Typical Characteristics





#### **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**





## 7.7 TPS53319 Typical Characteristics





## 7.8 TPS53318 Typical Characteristics





## 8 Detailed Description

## 8.1 Overview

The TPS53318 and TPS53319 devices are high-efficiency, single channel, synchronous buck converters suitable for low output voltage point-of-load applications in computing and similar digital consumer applications. The device features proprietary D-CAP<sup>TM</sup> mode control combined with an adaptive on-time architecture. This combination is ideal for building modern low duty ratio, ultra-fast load step response DC-DC converters. The output voltage ranges from 0.6 V to 5.5 V. The conversion input voltage range is from 1.5 V to 22 V and the VDD bias voltage is from 4.5 V to 25 V. The D-CAP<sup>TM</sup> mode uses the equivalent series resistance (ESR) of the output capacitor(s) to sense the device current. One advantage of this control scheme is that it does not require an external phase compensation network. This allows a simple design with a low external component count. Eight preset switching frequency values can be chosen using a resistor connected from the RF pin to ground or VREG. Adaptive on-time control tracks the preset switching frequency over a wide input and output voltage range while allowing the switching frequency to increase at the step-up of the load.

These devices have a MODE pin to select between auto-skip mode and forced continuous conduction mode (FCCM) for light load conditions. The MODE pin also sets the selectable soft-start time ranging from 0.7 ms to 5.6 ms as shown in Table 3.



## 8.2 Functional Block Diagram

(1) The thresholds shown in the *Functional Block Diagram* are typical values. Refer to the *Electrical Characteristics* table for threshold tolerance specifications.

TPS53318, TPS53319 SLUSAY8E – JUNE 2012–REVISED NOVEMBER 2016



www.ti.com

#### 8.3 Feature Description

## 8.3.1 5-V LDO and VREG Start-Up

Both the TPS53318 and TPS53319 devices provide an internal 5-V LDO function using input from VDD and output to VREG. When the VDD voltage rises above 2 V, the internal LDO is enabled and outputs voltage to the VREG pin. The VREG voltage provides the bias voltage for the internal analog circuitry and also provides the supply voltage for the gate drives.



Figure 30. Power-Up Sequence Voltage Waveforms

#### NOTE

The 5-V LDO is not controlled by the EN pin. The LDO starts-up any time VDD rises to approximately 2 V. (see Figure 30).

#### 8.3.2 Adaptive On-Time D-CAP™ Control and Frequency Selection

Neither the TPS53318 nor the TPS53319 device has a dedicated oscillator to determine switching frequency. However, the device operates with pseudo-constant frequency by feed-forwarding the input and output voltages into the on-time one-shot timer. The adaptive on-time control adjusts the on-time to be inversely proportional to the input voltage as shown in Equation 1.

$$t_{ON} \propto \frac{V_{OUT}}{V_{IN}}$$
(1)

This makes the switching frequency fairly constant in steady state conditions over a wide input voltage range. The switching frequency is selectable from eight preset values by a resistor connected between the RF pin and GND or between the RF pin and the VREG pin as shown in Table 1. Maintaining open resistance sets the switching frequency to 500 kHz.

| RE:<br>CC  | SISTOR (R <sub>RF</sub> )<br>INNECTIONS | SWITCHING<br>FREQUENCY      |
|------------|-----------------------------------------|-----------------------------|
| VALUE (kΩ) | CONNECT TO                              | (f <sub>SW</sub> )<br>(kHz) |
| 0          | GND                                     | 250                         |
| 187        | GND                                     | 300                         |
| 619        | GND                                     | 400                         |
| OPEN       | n/a                                     | 500                         |
| 866        | VREG                                    | 600                         |
| 309        | VREG                                    | 750                         |
| 124        | VREG                                    | 850                         |
| 0          | VREG                                    | 970                         |

#### Table 1. Resistor and Switching Frequency

The off-time is modulated by a PWM comparator. The VFB node voltage (the mid-point of resistor divider) is compared to the internal 0.6-V reference voltage added with a ramp signal. When both signals match, the PWM comparator asserts a set signal to terminate the off time (turn off the low-side MOSFET and turn on high-side MOSFET). The set signal is valid if the inductor current level is below the OCP threshold, otherwise the off time is extended until the current level falls below the threshold.

The waveforms shown in Figure 31 show on-time control without ramp compensation. The waveforms shown in Figure 32 show on-time control without ramp compensation.







Figure 32. On-Time Control With Ramp Compensation

#### 8.3.3 Ramp Signal

The TPS53318 and TPS53319 devices add a ramp signal to the 0.6-V reference in order to improve jitter performance. As described in the previous section, the feedback voltage is compared with the reference information to keep the output voltage in regulation. By adding a small ramp signal to the reference, the signal-to-noise ratio at the onset of a new switching cycle is improved. Therefore the operation becomes less jittery and more stable. The ramp signal is controlled to start with –7 mV at the beginning of an on-cycle and becomes 0 mV at the end of an off-cycle in steady state.

During skip mode operation, under discontinuous conduction mode (DCM), the switching frequency is lower than the nominal frequency and the off-time is longer than the off-time in CCM. Because of the longer off-time, the ramp signal extends after crossing 0 mV. However, it is clamped at 3 mV to minimize the DC offset.

#### 8.3.4 Adaptive Zero Crossing

The TPS53318 and TPS53319 devices have an adaptive zero crossing circuit which performs optimization of the zero inductor current detection at skip mode operation. This function pursues ideal low-side MOSFET turning off timing and compensates inherent offset voltage of the Z-C comparator and delay time of the Z-C detection circuit. It prevents SW-node swing-up caused by too late detection and minimizes diode conduction period caused by too early detection. As a result, better light load efficiency is delivered.

Copyright © 2012–2016, Texas Instruments Incorporated

#### TPS53318, TPS53319 SLUSAY8E – JUNE 2012 – REVISED NOVEMBER 2016

8.3.5 Output Discharge Control

#### 8.3.6 Power-Good

The TPS53318 and TPS53319 devices have power-good output that indicates high when switcher output is within the target. The power-good function is activated after soft-start has finished. If the output voltage becomes within +10% and -5% of the target value, internal comparators detect power-good state and the power-good signal becomes high after a 1-ms internal delay. If the output voltage goes outside of +15% or -10% of the target value, the power-good signal becomes low after two microsecond (2- $\mu$ s) internal delay. The power-good output is an open drain output and must be pulled up externally.

The power-good MOSFET is powered through the VDD pin.  $V_{VDD}$  must be >1 V in order to have a valid power-good logic. It is recommended to pull PGOOD up to VREG (or a voltage divided from VREG).

## 8.3.7 Current Sense, Overcurrent and Short Circuit Protection

The TPS53318 and TPS53319 device offer cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the *OFF* state and the controller maintains the *OFF* state during the period in that the inductor current is larger than the overcurrent trip level. In order to provide both good accuracy and cost effective solution, TPS53319 device supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. The TRIP pin should be connected to GND through the trip voltage setting resistor,  $R_{TRIP}$ . The TRIP terminal sources current ( $I_{TRIP}$ ) which is 10  $\mu$ A typically at room temperature, and the trip level is set to the OCL trip voltage V<sub>TRIP</sub> as shown in Equation 2.

$$V_{\text{TRIP}}(mV) = R_{\text{TRIP}}(k\Omega) \times I_{\text{TRIP}}(\mu A)$$
<sup>(2)</sup>

The inductor current is monitored by the LL pin. The GND pin is used as the positive current sensing node and the LL pin is used as the negative current sense node. The trip current,  $I_{TRIP}$  has a 3000ppm/°C temperature slope to compensate the temperature dependency of the  $R_{DS(on)}$ . For each device,  $I_{TRIP}$  is also adjusted based on the device-specific on-resistance measurement in production tests to eliminate the any OCP variation from device to device. Duty-cycle should not be over 45% in order to provide the most accurate OCP.

As the comparison is made during the *OFF* state,  $V_{TRIP}$  sets the valley level of the inductor current. Thus, the load current at the overcurrent threshold,  $I_{OCP}$ , can be calculated as shown in Equation 3.

$$I_{OCP} = \frac{V_{TRIP}}{\left(32 \times R_{DS(on)}\right)} + \frac{I_{IND(ripple)}}{2} = \frac{R_{TRIP}}{12.3 \times 10^3} + \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$

where

$$R_{TRIP}$$
 is in  $k\Omega$ 

In an overcurrent or short-circuit condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to decrease. Eventually, it crosses the undervoltage protection threshold and shuts down. After a hiccup delay (16 ms plus 0.7 ms soft-start period), the controller restarts. If the overcurrent condition remains, the procedure is repeated and the device enters hiccup mode.

$$t_{HIC(wait)} = (2^n + 257) \times 4 \, \mu s$$

where

• n = 8, 9, 10, or 11 depending on soft-start time selection (4)

$$t_{\text{HIC}(\text{dly})} = 7 \times \left(2^{n} + 257\right) \times 4 \,\mu\text{s}$$
(5)

(3)



|                                                    | 1 5                                               |                                                     |
|----------------------------------------------------|---------------------------------------------------|-----------------------------------------------------|
| SELECTED SOFT-START TIME<br>(t <sub>SS</sub> )(ms) | HICCUP WAIT TIME<br>(t <sub>HIC(wait)</sub> )(ms) | HICCUP DELAY TIME<br>(t <sub>HIC(delay)</sub> )(ms) |
| 0.7                                                | 2.052                                             | 14.364                                              |
| 1.4                                                | 3.076                                             | 21.532                                              |
| 2.8                                                | 5.124                                             | 35.868                                              |
| 5.6                                                | 9.220                                             | 64.540                                              |

#### Table 2. Hiccup Timing

For the TPS53318 device, the OCP threshold is internally clamped to 10.5 A. The recommended  $R_{TRIP}$  value for the TPS53318 device is less than 150 k $\Omega$ .

#### 8.3.8 Overvoltage and Undervoltage Protection

The TPS53318 and TPS53319 devices monitor the resistor divided feedback voltage to detect over and under voltage. When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1 ms, the device latches OFF both high-side and low-side MOSFETs drivers. The controller restarts after a hiccup delay (refer to Table 2). This function is enabled 1.5-ms after the soft-start is completed.

When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches OFF the high-side MOSFET driver and latches ON the low-side MOSFET driver. The output voltage decreases. Before the latch-off action for both the high-side and low-side drivers, the output voltage must be pulled down below the UVP threshold voltage for a period of 1 ms. After the 1 ms period, the drivers are latched off.

#### 8.3.9 Redundant Overvoltage Protection (OVP)

The TPS53318 and TPS53319 devices have a redundant input for OVP protection. The ROVP pin senses the voltage divided from output voltage and sends it to the OVP comparator. If this voltage is higher than 120% of the target voltage, the overvoltage protection engages and the low-side FET is turned on. When the output voltage is lower than the UVP threshold then the device latches off.

This redundant OVP function typically protects against a situation where the feedback loop is open or where a VFB pin short to GND exists. The ROVP pin has an internal 1.5-M $\Omega$  pull-down resistor.

#### **ROVP PIN DESIGN NOTE**

For an application that does not require a redundant OVP feature, the highly preferred design ties the ROVP pin to GND. If the application cannot allow an ROVP pin connection to GND, ensure that the design minimizes any potential noise injection to the ROVP pin at all cost.

#### 8.3.10 UVLO Protection

The TPS53318 and TPS53319 devices use VREG undervoltage lockout protection (UVLO). When the VREG voltage is lower than 3.95 V, the device shuts off. When the VREG voltage is higher than 4.2 V, the device restarts. This is a non-latch protection.

#### 8.3.11 Thermal Shutdown

The TPS53318 and TPS53319 devices monitor the internal die temperature. If the temperature exceeds the threshold value (typically 145°C), the device shuts down. When the temperature falls about 10°C below the threshold value, the device will turn back on. This is a non-latch protection.

#### **TPS53318, TPS53319**

SLUSAY8E - JUNE 2012-REVISED NOVEMBER 2016

NSTRUMENTS

FXAS

#### 8.3.12 Small Signal Model

From small-signal loop analysis, a buck converter using D-CAP<sup>™</sup> mode can be simplified as shown in Figure 33.



Figure 33. Simplified Modulator Model

The output voltage is compared with the internal reference voltage (ramp signal is ignored here for simplicity). The PWM comparator determines the timing to turn on the high-side MOSFET. The gain and speed of the comparator can be assumed high enough to keep the voltage at the beginning of each on cycle substantially constant.

$$H(s) = \frac{1}{s \times ESR \times C_{OUT}}$$
(6)

For loop stability, the 0-dB frequency,  $f_0$ , defined below need to be lower than 1/4 of the switching frequency.

$$f_0 = \frac{1}{2\pi \times \text{ESR} \times \text{C}_{\text{OUT}}} \le \frac{\text{t}_{\text{SW}}}{4}$$
(7)

According to the equation above, the loop stability of D-CAP<sup>TM</sup> mode modulator is mainly determined by the capacitor's chemistry. For example, specialty polymer capacitors (SP-CAP) have an output capacitance in the order of several 100  $\mu$ F and ESR in range of 10 m $\Omega$ . These makes  $f_0$  on the order of 100 kHz or less, creating a stable loop. However, ceramic capacitors have an  $f_0$  at more than 700 kHz, and need special care when used with this modulator. An application circuit for ceramic capacitor is described in the *External Component Selection Using All Ceramic Output Capacitors* section.

#### 8.3.13 External Component Selection Using All Ceramic Output Capacitors

When a ceramic output capacitor is used, the stability criteria in Equation 7 cannot be satisfied. The ripple injection approach as shown in Figure 34 is implemented to increase the ripple on the VFB pin and make the system stable. In addition to the selections made using steps 1 through step 6 in the *Detailed Design Procedure* section, the ripple injection components must be selected. The C2 value can be fixed at 1 nF. The value of C1 can be selected between 10 nF to 200 nF.

$$\frac{L \times C_{OUT}}{R7 \times C1} > N \times \frac{t_{ON}}{2}$$

where

N is the coefficient to account for L and C<sub>OUT</sub> variation

(8)



N is also used to provide enough margin for stability. It is recommended N = 2 for  $V_{OUT} \le 1.8$  V and N = 4 for  $V_{OUT} \ge 3.3$  V or when L  $\le 250$  nH. The higher  $V_{OUT}$  needs a higher N value because the effective output capacitance is reduced significantly with higher DC bias. For example, a 6.3-V, 22-µF ceramic capacitor may have only 8 µF of effective capacitance when biased at 5 V.

Because the VFB pin voltage is regulated at the valley, the increased ripple on the VFB pin causes the increase of the VFB DC value. The AC ripple coupled to the VFB pin has two components, one coupled from SW node and the other coupled from the VOUT pin and they can be calculated using Equation 9 and Equation 10 when neglecting the output voltage ripple caused by equivalent series inductance (ESL).

$$V_{INJ\_SW} = \frac{V_{IN} - V_{OUT}}{R7 \times C1} \times \frac{D}{f_{SW}}$$

$$V_{INJ\_OUT} = ESR \times I_{IND(ripple)} + \frac{I_{IND(ripple)}}{R7 \times C1}$$
(9)

$$V_{\text{INJ}_{\text{OUT}}} = \text{ESR} \times I_{\text{IND}(\text{ripple})}^{+} \frac{1}{8 \times C_{\text{OUT}} \times f_{\text{SW}}}$$
(10)

It is recommended that  $V_{INJ_SW}$  to be less than 50 mV. If the calculated  $V_{INJ_SW}$  is higher than 50 mV, then other parameters need to be adjusted to reduce it. For example,  $C_{OUT}$  can be increased to satisfy Equation 8 with a higher R7 value, thereby reducing  $V_{INJ_SW}$ .

The DC voltage at the VFB pin can be calculated by Equation 11:

$$V_{VFB} = 0.6 + \frac{V_{INJ}_{SW} + V_{INJ}_{OUT}}{2}$$
(11)

And the resistor divider value can be determined by Equation 12:

$$R1 = \frac{V_{OUT} - V_{VFB}}{V_{VFB}} \times R2$$
(12)

#### 8.4 Device Functional Modes

#### 8.4.1 Enable, Soft Start, and Mode Selection

When the EN pin voltage rises above the enable threshold voltage (typically 1.3 V), the controller enters its startup sequence. The internal LDO regulator starts immediately and regulates to 5 V at the VREG pin. The controller calibrates the switching frequency setting resistance attached to the RF pin during the first 250  $\mu$ s. It then stores the switching frequency code in the internal registers. During this period, the MODE pin also senses the resistance attached to this pin and determines the soft-start time. Switching is inhibited during this phase. In the second phase, an internal DAC starts ramping up the reference voltage from 0 V to 0.6 V. Depending on the MODE pin setting, the ramping up time varies from 0.7 ms to 5.6 ms. Smooth and constant ramp-up of the output voltage is maintained during start-up regardless of load current.

#### NOTE

Enable voltage should not higher then VREG for 0.8 V.

| Table 3. Soft-Start and MODE Settings |                  |                                            |                        |  |  |  |  |  |
|---------------------------------------|------------------|--------------------------------------------|------------------------|--|--|--|--|--|
| MODE SELECTION                        | ACTION           | SOFT-START TIME<br>(t <sub>SS</sub> ) (ms) | R <sub>MODE</sub> (kΩ) |  |  |  |  |  |
| Auto Skip                             |                  | 0.7                                        | 39                     |  |  |  |  |  |
|                                       | Bull down to CND | 1.4                                        | 100                    |  |  |  |  |  |
|                                       |                  | 2.8                                        | 200                    |  |  |  |  |  |
|                                       |                  | 5.6                                        | 475                    |  |  |  |  |  |
|                                       |                  | 0.7                                        | 39                     |  |  |  |  |  |
| Forced CCM <sup>(1)</sup>             |                  | 1.4                                        | 100                    |  |  |  |  |  |
|                                       | Connect to FGOOD | 2.8                                        | 200                    |  |  |  |  |  |
|                                       |                  | 5.6                                        | 475                    |  |  |  |  |  |

 Device enters FCCM after the PGOOD pin goes high when MODE is connected to PGOOD through the resistor R<sub>MODE</sub>.

Copyright © 2012–2016, Texas Instruments Incorporated

#### TPS53318, TPS53319 SLUSAY8E – JUNE 2012 – REVISED NOVEMBER 2016



After the soft-start period begins, the MODE pin becomes the input of an internal comparator which determines auto skip or FCCM mode operation. If MODE voltage is higher than 1.3 V, the converter enters into FCCM mode. Otherwise it operates in auto skip mode at light-load condition. Typically, when FCCM mode is selected, the MODE pin connects to the PGOOD pin via the R<sub>MODE</sub> resistor, so that before PGOOD goes high, the converter remains in auto skip mode.

#### 8.4.2 Auto-Skip Eco-mode<sup>™</sup> Light Load Operation

While  $R_{MODE}$  pulls the MODE pin low , the controller automatically reduces the switching frequency at light-load conditions to maintain high efficiency. More specifically, as the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The synchronous MOSFET is turned off when this zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode (DCM). The on-time is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the light-load operation  $I_{OUT(LL)}$  (i.e., the threshold between continuous and discontinuous conduction mode) can be calculated as shown in Equation 13.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$

where

 $f_{SW}$  is the PWM switching frequency

(13)

Switching frequency versus output current in the light-load condition is a function of L,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportionally to the output current from the  $I_{OUT(LL)}$  given in Equation 13. For example, it is 60 kHz at  $I_{OUT(LL)}/5$  if the frequency setting is 300 kHz.

#### 8.4.3 Forced Continuous Conduction Mode

When the MODE pin is tied to PGOOD through a resistor, the controller keeps continuous conduction mode (CCM) in light load condition. In this mode, switching frequency is kept almost constant over the entire load range which is suitable for applications need tight control of the switching frequency at a cost of lower efficiency.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TPS53318 and TPS53319 devices are high-efficiency, single channel, synchronous buck converters suitable for low output voltage point-of-load applications in computing and similar digital consumer applications. The device features proprietary D-CAP<sup>TM</sup> mode control combined with an adaptive on-time architecture. This combination is ideal for building modern low duty ratio, ultra-fast load step response DC-DC converters. The output voltage ranges from 0.6 V to 5.5 V. The conversion input voltage range is from 1.5 V to 22 V and the VDD bias voltage is from 4.5 V to 25 V. The D-CAP<sup>TM</sup> mode uses the equivalent series resistance (ESR) of the output capacitor(s) to sense the device current. One advantage of this control scheme is that it does not require an external phase compensation network allowing for a simple design with a low external component count. Eight preset switching frequency values can be chosen using a resistor connected from the RF pin to ground or VREG. Adaptive on-time control tracks the preset switching frequency over a wide input and output voltage range while allowing the switching frequency to increase at the step-up of the load.

#### 9.2 Typical Applications

#### 9.2.1 Application Using Bulk Output Capacitors, Redundant Overvoltage Protection Function (OVP) Disabled





SLUSAY8E - JUNE 2012 - REVISED NOVEMBER 2016

www.ti.com

## Typical Applications (continued)

## 9.2.1.1 Design Requirements

This design uses the parameters listed in Table 4.

|                     |                           |                                                                          |      | -     |      |                  |
|---------------------|---------------------------|--------------------------------------------------------------------------|------|-------|------|------------------|
|                     | PARAMETER                 | TEST CONDITIONS                                                          | MIN  | IYP   | MAX  | UNIT             |
| INPUT C             | HARACTERISTICS            |                                                                          |      |       |      |                  |
| V <sub>IN</sub>     | Voltage range             |                                                                          | 5    | 12    | 18   | V                |
|                     | Maximum input current     | $V_{IN} = 5 V, I_{OUT} = 8 A$                                            |      | 2.5   |      | А                |
| I <sub>MAX</sub>    | No load input current     | $V_{IN}$ = 12 V, $I_{OUT}$ = 0 A with auto-skip mode                     |      | 1     |      | mA               |
| OUTPUT              | CHARACTERISTICS           |                                                                          |      |       |      |                  |
|                     | Output voltage            |                                                                          |      | 1.2   |      |                  |
| V <sub>OUT</sub>    |                           | Line regulation, 5 V $\leq$ V <sub>IN</sub> $\leq$ 14 V with FCCM        | 0.2% |       |      | V                |
|                     | Output voltage regulation | Load regulation, $V_{IN}$ = 12 V, 0 A ≤ $I_{OUT}$ ≤ 8 A with FCCM        | 0.5% |       |      |                  |
| V <sub>RIPPLE</sub> | Output voltage ripple     | $V_{IN}$ = 12 V, $I_{OUT}$ = 8 A with FCCM                               |      | 10    |      | mV <sub>PP</sub> |
| I <sub>LOAD</sub>   | Output load current       |                                                                          | 0    |       | 8    | ^                |
| I <sub>OVER</sub>   | Output overcurrent        |                                                                          |      | 11    |      | A                |
| t <sub>SS</sub>     | Soft-start time           |                                                                          |      | 1     |      | ms               |
| SYSTEM              | S CHARACTERISTICS         |                                                                          |      |       |      | *                |
| f <sub>SW</sub>     | Switching frequency       |                                                                          |      | 500   | 1000 | kHz              |
|                     | Peak efficiency           | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 4 A |      | 91%   |      |                  |
| η                   | Full load efficiency      | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 8 A |      | 91.5% |      |                  |
| T <sub>A</sub>      | Operating temperature     |                                                                          |      | 25    |      | °C               |

## Table 4. Design Specifications

### 9.2.1.2 Detailed Design Procedure

The external components selection is a simple process when using organic semiconductors or special polymer output capacitors.

#### 9.2.1.2.1 Step One: Select Operation Mode and Soft-Start Time

Select operation mode and soft-start time using Table 3.

### 9.2.1.2.2 Step Two: Select Switching Frequency

Select the switching frequency from 250 kHz to 1 MHz using Table 1.

#### 9.2.1.2.3 Step Three: Choose the Inductor

The inductance value should be determined to give the ripple current of approximately 1/4 to 1/2 of maximum output current. Larger ripple current increases output ripple voltage and improves signal-to-noise ratio and helps ensure stable operation, but increases inductor core loss. Using 1/3 ripple current to maximum output current ratio, the inductance can be determined by Equation 14.

$$L = \frac{1}{I_{IND(ripple)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}} = \frac{3}{I_{OUT(max)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(14)

The inductor requires a low DCR to achieve good efficiency. It also requires enough room above peak inductor current before saturation. The peak inductor current can be estimated in Equation 15.

$$I_{\text{IND(peak)}} = \frac{V_{\text{TRIP}}}{32 \times R_{\text{DS(on)}}} + \frac{1}{L \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN}(\text{max})} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN}(\text{max})}}$$
(15)



#### 9.2.1.2.4 Step Four: Choose the Output Capacitor(s)

When organic semiconductor capacitor(s) or specialty polymer capacitor(s) are used, for loop stability, capacitance and ESR should satisfy Equation 7. For jitter performance, Equation 16 is a good starting point to determine ESR.

$$\mathsf{ESR} = \frac{\mathsf{V}_{\mathsf{OUT}} \times 10\,\mathsf{mV} \times (1-\mathsf{D})}{0.6\,\mathsf{V} \times \mathsf{I}_{\mathsf{IND}(\mathsf{ripple})}} = \frac{10\,\mathsf{mV} \times \mathsf{L} \times \mathsf{f}_{\mathsf{SW}}}{0.6\,\mathsf{V}} = \frac{\mathsf{L} \times \mathsf{f}_{\mathsf{SW}}}{60}(\Omega)$$

where

- D is the duty factor.
- The required output ripple slope is approximately 10 mV per t<sub>SW</sub> (switching period) in terms of VFB terminal voltage.

#### 9.2.1.2.5 Step Five: Determine the Value of R1 and R2

The output voltage is programmed by the voltage-divider resistor, R1 and R2 shown in Figure 33. R1 is connected between VFB pin and the output, and R2 is connected between the VFB pin and GND. Recommended R2 value is from 10 k $\Omega$  to 20 k $\Omega$ . Determine R1 using Equation 17.

$$R1 = \frac{V_{OUT} - \frac{I_{IND(ripple)} \times ESR}{2} - 0.6}{0.6} \times R2$$
(17)

#### 9.2.1.2.6 Step Six: Choose the Overcurrent Setting Resistor

The overcurrent setting resistor, R<sub>TRIP</sub>, can be determined by Equation 18.

$$R_{TRIP} = \left(I_{OCP} - \left(\frac{1}{2 \times L \times f_{SW}}\right) \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}\right) \times 12.3$$

where

•  $R_{TRIP}$  is in k $\Omega$ 

#### 9.2.1.3 Application Curves



(18)



#### TPS53318, TPS53319

SLUSAY8E - JUNE 2012-REVISED NOVEMBER 2016



Copyright © 2012-2016, Texas Instruments Incorporated



#### TPS53318, TPS53319

SLUSAY8E -JUNE 2012-REVISED NOVEMBER 2016



#### 9.2.2 Application Using Ceramic Output Capacitors, Redundant Overvoltage Protection Function (OVP) Enabled



Figure 45. Typical Application Circuit, Redundent OVP Enabled

#### 9.2.2.1 Design Requirements

This design uses the parameters listed in Table 4.

#### 9.2.2.2 Detailed Design Procedure

The detailed design procedure for this design example is similar to the procedure for the previous design example. The differences are discussed in the following two sections.

#### 9.2.2.2.1 External Component Selection Using All Ceramic Output Capacitors

Refer to *External Component Selection Using All Ceramic Output Capacitors* for guidelines for this design with all ceramic output capacitors.

#### 9.2.2.2.2 Redundant Overvoltage Protection

The redundant overvoltage level is programmed according to the output voltage setting, it is controlled by resistors R11 and R12 as shown in Figure 45. Connect resistor R11 between the ROVP pin and the output, and connect resistor R12 between the ROVP pin and GND. This design recommends that the value of resistor R11 match the value of resistor R1 (or slightly higher), and that the value of resistor R2 match the value of resistor R12.



#### 9.2.2.3 Application Curves



## **10 Power Supply Recommendations**

The devices are designed to operate from an input voltage supply range between 1.5 V and 22 V (4.5 V to 25 V biased). This input supply must be well regulated. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in the *Layout* section.

## 11 Layout

## 11.1 Layout Guidelines

- The power components (including input/output capacitors, inductor and TPS53318 device or TPS53319 device) should be placed on one side of the PCB (solder side). At least one inner plane should be inserted, connected to ground, in order to shield and isolate the small signal traces from noisy power lines.
- All sensitive analog traces and components such as VFB, PGOOD, TRIP, MODE and RF should be placed away from high-voltage switching nodes such as LL, VBST to avoid coupling. Use internal layer(s) as ground

Copyright © 2012-2016, Texas Instruments Incorporated

#### **TPS53318, TPS53319** SLUSAY8E – JUNE 2012 – REVISED NOVEMBER 2016

TEXAS INSTRUMENTS

www.ti.com

#### Layout Guidelines (continued)

plane(s) and shield feedback trace from power traces and components.

- Place the VIN decoupling capacitors as close to the VIN and PGND pins as possible to minimize the input AC current loop.
- Because the TPS53319 device controls output voltage referring to voltage across VOUT capacitor, the topside resistor of the voltage divider should be connected to the positive node of the VOUT capacitor. The GND of the bottom side resistor should be connected to the GND pad of the device. The trace from these resistors to the VFB pin should be short and thin.
- Place the frequency setting resistor (R<sub>F</sub>), OCP setting resistor (R<sub>TRIP</sub>) and mode setting resistor (R<sub>MODE</sub>) as close to the device as possible. Use the common GND via to connect them to GND plane if applicable.
- Place the VDD and VREG decoupling capacitors as close to the device as possible. Ensure to provide GND vias for each decoupling capacitor and make the loop as small as possible.
- For better noise filtering on VDD, a dedicated and localized decoupling support is strongly recommended.
- The PCB trace defined as switch node, which connects the LL pins and high-voltage side of the inductor, should be as short and wide as possible.
- Connect the ripple injection V<sub>OUT</sub> signal (V<sub>OUT</sub> side of the C1 capacitor in Figure 45) from the terminal of ceramic output capacitor. The AC coupling capacitor (C2 in Figure 45) should be placed near the device, and R7 and C1 can be placed near the power stage.
- Use separated vias or trace to connect LL node to snubber, boot strap capacitor and ripple injection resistor. Do not combine these connections.



#### Figure 50. Layout Recommendation

## 11.2 Layout Example



## **12 Device and Documentation Support**

### 12.1 Device Support

#### 12.1.1 Development Support

Reference Design: 7-V to 12-V Input, 1.2-V Output, 8-A Step-Down Converter for Powering Rails in Altera Arria V FPGA, PMP8824

Evaluation Module: Synchronous Switcher with Integrated MOSFETs, TPS53319EVM-136

TPS53318 TINA-TI Transient Spice Model, SLUM381

### 12.2 Related Links

Table 5 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| DEVICES  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|------------------------|---------------------|---------------------|
| TPS53318 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TPS53319 | Click here     | Click here   | Click here             | Click here          | Click here          |

#### Table 5. Related Links

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.5 Trademarks

Eco-mode, D-CAP, NexFET, PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



1-Nov-2016

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                 | Lead/Ball Finish  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------------------|-------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                      | (6)               | (3)                 |              | (4/5)          |         |
| TPS53318DQPR     | ACTIVE | LSON-CLIP    | DQP     | 22   | 2500    | Pb-Free (RoHS<br>Exempt) | CU NIPDAU   CU SN | Level-2-260C-1 YEAR | -40 to 85    | 53318DQP       | Samples |
| TPS53318DQPT     | ACTIVE | LSON-CLIP    | DQP     | 22   | 250     | Pb-Free (RoHS<br>Exempt) | CU NIPDAU   CU SN | Level-2-260C-1 YEAR | -40 to 85    | 53318DQP       | Samples |
| TPS53319DQPR     | ACTIVE | LSON-CLIP    | DQP     | 22   | 2500    | Pb-Free (RoHS<br>Exempt) | CU NIPDAU   CU SN | Level-2-260C-1 YEAR | -40 to 85    | 53319DQP       | Samples |
| TPS53319DQPT     | ACTIVE | LSON-CLIP    | DQP     | 22   | 250     | Pb-Free (RoHS<br>Exempt) | CU NIPDAU   CU SN | Level-2-260C-1 YEAR | -40 to 85    | 53319DQP       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



1-Nov-2016

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS53318DQPR                | LSON-<br>CLIP   | DQP                | 22   | 2500 | 330.0                    | 12.4                     | 5.3        | 6.3        | 1.8        | 8.0        | 12.0      | Q1               |
| TPS53318DQPT                | LSON-<br>CLIP   | DQP                | 22   | 250  | 180.0                    | 12.4                     | 5.3        | 6.3        | 1.8        | 8.0        | 12.0      | Q1               |
| TPS53319DQPR                | LSON-<br>CLIP   | DQP                | 22   | 2500 | 330.0                    | 12.4                     | 5.3        | 6.3        | 1.8        | 8.0        | 12.0      | Q1               |
| TPS53319DQPT                | LSON-<br>CLIP   | DQP                | 22   | 250  | 180.0                    | 12.4                     | 5.3        | 6.3        | 1.8        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

1-Jul-2018



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53318DQPR | LSON-CLIP    | DQP             | 22   | 2500 | 367.0       | 367.0      | 35.0        |
| TPS53318DQPT | LSON-CLIP    | DQP             | 22   | 250  | 210.0       | 185.0      | 35.0        |
| TPS53319DQPR | LSON-CLIP    | DQP             | 22   | 2500 | 367.0       | 367.0      | 35.0        |
| TPS53319DQPT | LSON-CLIP    | DQP             | 22   | 250  | 210.0       | 185.0      | 35.0        |

## **MECHANICAL DATA**



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. A.

- B. This drawing is subject to change without notice.
- Small Outline No-Lead (SON) package configuration. C.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- $\not E$  Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.
  - The Pin 1 identifiers are either a molded, marked, or metal feature.



## DQP (R-PSON-N22) PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters





NOTES: A.

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated