

Sample &

Buy



TPS28225-Q1

### SLUSAR9C-DECEMBER 2011-REVISED OCTOBER 2016

# **TPS28225-Q1 High-Frequency 4-A Sink Synchronous MOSFET Drivers**

Technical

Documents

### 1 Features

- Qualified for Automotive Applications
- Drives Two N-Channel MOSFETs With 14-ns Adaptive Dead Time
- Wide Gate Drive Voltage: 4.5 V Up to 8.8 V With Best Efficiency at 7 V to 8 V
- Wide Power System Train Input Voltage: 3 V Up to 27 V
- Wide Input PWM Signals: 2 V Up to 13.2-V Amplitude
- Capable of Driving MOSFETs With ≥40-A Current per Phase
- High Frequency Operation: 14-ns Propagation Delay and 10-ns Rise or Fall Time Allows F<sub>SW</sub> up to 2 MHz
- Capable of Propagating <30-ns Input PWM Pulses
- Low-Side Driver Sink On-Resistance (0.4 Ω) Prevents dV/dT Related Shoot-Through Current
- 3-State PWM Input for Power Stage Shutdown
- Space Saving Enable (input) and Power Good (output) Signals on Same Pin
- Thermal Shutdown
- UVLO Protection
- Internal Bootstrap Diode
- Economical SOIC-8 and Thermally Enhanced 3-mm × 3-mm VSON-8 Packages
- High Performance Replacement for Popular
   3-State Input Drivers

### 2 Applications

- Multi-Phase DC-to-DC Converters With Analog or Digital Control
- Synchronous Rectification for Isolated Point of Load
- Wireless Charging Transmitter

### 3 Description

Tools &

Software

The TPS28225-Q1 is a high-speed driver for Nchannel complementary driven power MOSFETs with adaptive dead-time control. This driver is optimized for use in variety of high-current, single and multiphase DC-to-DC converters. The TPS28225-Q1 is highly efficient, has a small solution size and low-EMI emissions.

Support &

Community

20

The TPS28225-Q1 device offers high performance features such as a 8.8-V gate drive voltage, 14-ns adaptive dead-time control, 14-ns propagation delays and high-current 2-A source and 4-A sink drive capabilities. The  $0.4-\Omega$  impedance for the lower gate driver holds the gate of power MOSFET below its threshold and ensures no shoot-through current at high dV/dt phase node transitions. The bootstrap capacitor is charged by an internal diode which allows the use of an N-channel MOSFETs in a half-bridge configuration.

The TPS28225-Q1 is offered in an economical SOIC-8 package and in a thermally enhanced small sized VSON package. The driver is specified to operate in the temperature range of  $-40^{\circ}$ C to  $105^{\circ}$ C with the absolute maximum junction temperature of  $150^{\circ}$ C.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TPS28225-Q1 | SOIC (8) | 5.00 mm × 6.20 mm |
| 1F320223-Q1 | VSON (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 4      |
| 6 | Spe  | cifications5                       |
|   | 6.1  | Absolute Maximum Ratings 5         |
|   | 6.2  | ESD Ratings 5                      |
|   | 6.3  | Recommended Operating Conditions 5 |
|   | 6.4  | Thermal Information 6              |
|   | 6.5  | Electrical Characteristics 6       |
|   | 6.6  | Switching Characteristics 8        |
|   | 6.7  | Typical Characteristics 9          |
| 7 | Deta | ailed Description 12               |
|   | 7.1  | Overview 12                        |
|   | 7.2  | Functional Block Diagram 12        |
|   | 7.3  | Feature Description 12             |
|   |      |                                    |

|    | 7.4  | Device Functional Modes                         | 17 |
|----|------|-------------------------------------------------|----|
| 8  | Арр  | lication and Implementation                     | 18 |
|    | 8.1  | Application Information                         | 18 |
|    | 8.2  | Typical Application                             | 18 |
| 9  | Pow  | er Supply Recommendations                       | 25 |
| 10 | Lay  | out                                             | 26 |
|    | 10.1 | Layout Guidelines                               | 26 |
|    | 10.2 | Layout Example                                  | 26 |
| 11 | Dev  | ice and Documentation Support                   | 27 |
|    | 11.1 | Documentation Support                           | 27 |
|    | 11.2 | Receiving Notification of Documentation Updates | 27 |
|    | 11.3 | Community Resources                             | 27 |
|    | 11.4 | Trademarks                                      | 27 |
|    | 11.5 | Electrostatic Discharge Caution                 | 27 |
|    | 11.6 | Glossary                                        | 27 |
| 12 |      | hanical, Packaging, and Orderable               |    |
|    | Info | rmation                                         | 27 |
|    |      |                                                 |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision B (April 2015) to Revision C

| • | Deleted remaining references to the TPS25226-Q1 device 1                                                                                                                                                          |   |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • | Deleted the AEC-Q100 qualified features (device temperature grade and HBM and CDM ESD classification) from the <i>Features</i> section                                                                            |   |
| • | Changed DFN-8 to VSON-8 in the Features list 1                                                                                                                                                                    |   |
| • | Added ESD Ratings table, Overview section, Device Functional Modes section, Application Information section,<br>Power Supply Recommendations section, and Receiving Notification of Documentation Updates section |   |
| • | Updated the Description section 1                                                                                                                                                                                 |   |
| • | Added the 8-pin VSON (DRB) package to the data sheet 1                                                                                                                                                            |   |
| • | Deleted the lead temperature parameter from the Absolute Maximum Ratings table                                                                                                                                    | • |
| • | Deleted the input supply voltage parameter for the TPS28226-Q1 device in the <i>Recommended Operating Conditions</i> table                                                                                        | ; |
| • | Added resistors between UGATE and PHASE, and LGATE and GND in the Functional Block Diagram                                                                                                                        | ! |
| • | Deleted the TPS28225-Q1 3-State Exit Mode section                                                                                                                                                                 |   |
| • | Added document reference to Figure 28 and Related Documentation section                                                                                                                                           |   |
| • | Deleted the List of Materials table                                                                                                                                                                               |   |
| • | Deleted references to Q8, Q9, and Q10 MOSFETs, and the rising and falling edge switching waveforms                                                                                                                |   |
| • | Changed Layout Example figure                                                                                                                                                                                     | ; |
|   |                                                                                                                                                                                                                   |   |

### Changes from Revision A (May, 2012) to Revision B

| • | Deleted all references to the TPS28226-Q1 device. | 1 |
|---|---------------------------------------------------|---|
| • | Deleted Ordering info table.                      | 1 |
| • | Changed Description details.                      | 1 |

# XAS STRUMENTS

www.ti.com

Page

Page

2



Page

### Changes from Original (December, 2011) to Revision A

Added AEC-Q100 info to Features.....
1

NSTRUMENTS

EXAS

# 5 Pin Configuration and Functions





### **Pin Functions**

|             |          | PIN             |      |                                                                                                                                                                                                                                                                                                                                         |  |
|-------------|----------|-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|             | NAME NO. |                 | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |  |
| NAME        | SOIC-8   | VSON-8          |      |                                                                                                                                                                                                                                                                                                                                         |  |
| BOOT        | 2        | 2               | I    | Floating bootstrap supply pin for the upper gate drive. Connect the bootstrap capacitor between this pin and the PHASE pin. The bootstrap capacitor provides the charge to turn on the upper MOSFET.                                                                                                                                    |  |
| EN/PG       | 7        | 7               | I    | Enable and Power Good input-output pin with $1-M\Omega$ impedance. Connect this pin HIGH to enable and LOW to disable the device. When disabled, the device draws less than $350-\mu A$ bias current. If the V <sub>DD</sub> voltage is below the UVLO threshold or overtemperature shutdown occurs, this pin is internally pulled low. |  |
| GND         | 4        | 4               | GND  | round pin. All signals are referenced to this node.                                                                                                                                                                                                                                                                                     |  |
| LGATE       | 5        | 5               | I    | Lower gate-drive sink and source output. Connect to the gate of the low-side power N-<br>Channel MOSFET.                                                                                                                                                                                                                                |  |
| PHASE       | 8        | 8               | I    | Connect this pin to the source of the upper MOSFET and the drain of the lower MOSFET. This pin provides a return path for the upper gate driver.                                                                                                                                                                                        |  |
| PWM         | 3        | 3               | _    | The PWM signal is the control input for the driver. The PWM signal can enter three distinct states during operation, see the <i>3-State Input</i> section for more details. Connect this pin to the PWM output of the controller.                                                                                                       |  |
| UGATE       | 1        | 1               | I/O  | Upper gate-drive sink and source output. Connect to gate of high-side power N-Channel MOSFET.                                                                                                                                                                                                                                           |  |
| VDD         | 6        | 6               | PWR  | onnect this pin to a 5-V bias supply. Place a high quality bypass capacitor from this pin GND.                                                                                                                                                                                                                                          |  |
| Thermal pad |          | Exposed die pad | 0    | Connect directly to GND for better thermal performance and EMI.                                                                                                                                                                                                                                                                         |  |



### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)  $^{(1)(2)}$ 

|                  |                            |                                                                          | MIN                      | MAX                                                                          | UNIT |
|------------------|----------------------------|--------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------|------|
|                  | Input supply voltage       | V <sub>DD</sub>                                                          | -0.3                     | 8.8                                                                          | V    |
|                  | Boot voltage               | V <sub>BOOT</sub>                                                        | -0.3                     | 33                                                                           | V    |
|                  |                            | V <sub>PHASE</sub> , DC                                                  | -2                       | 32 or V <sub>BOOT</sub> +<br>0.3 – V <sub>DD</sub><br>whichever is<br>less   | V    |
|                  | Phase voltage              | $V_{PHASE}$ , pulse < 400 ns, E = 20 $\mu$ J                             | -7                       | 33.1 or V <sub>BOOT</sub> +<br>0.3 – V <sub>DD</sub><br>whichever is<br>less | V    |
|                  | Input voltage              | V <sub>PWM</sub> , V <sub>EN/PG</sub>                                    | -0.3                     | 13.2                                                                         | V    |
|                  |                            | $V_{UGATE}$ , ( $V_{BOOT} - V_{PHASE} < 8.8$ )                           | V <sub>PHASE</sub> – 0.3 | V <sub>BOOT</sub> + 0.3                                                      | V    |
|                  | Output voltage             | $V_{UGATE},$ Pulse < 100 ns, E = 2 $\mu J,$ (V_{BOOT} - V_{PHASE} < 8.8) | V <sub>PHASE</sub> – 2   | V <sub>BOOT</sub> + 0.3                                                      | V    |
|                  |                            | V <sub>LGATE</sub>                                                       | -0.3                     | V <sub>DD</sub> + 0.3                                                        | V    |
|                  |                            | $V_{LGATE}$ , Pulse < 100 ns, E = 2 $\mu$ J                              | -2                       | V <sub>DD</sub> + 0.3                                                        | V    |
| TJ               | Operating virtual junction | temperature                                                              | -40                      | 150                                                                          | °C   |
| T <sub>A</sub>   | Operating ambient temp     | erature                                                                  | -40                      | 105                                                                          | °C   |
| T <sub>stg</sub> | Storage temperature        |                                                                          | -65                      | 150                                                                          | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND unless otherwise noted. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the Data book for thermal limitations and considerations of packages.

### 6.2 ESD Ratings

|        |                         |                                                         | VALUE | UNIT |
|--------|-------------------------|---------------------------------------------------------|-------|------|
| V      | Electrostatio discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V(ESD) | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±750  | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | NOM | MAX           | UNIT |
|-----------------|--------------------------------|-----|-----|---------------|------|
| V <sub>DD</sub> | Input supply voltage           | 4.5 | 7.2 | 8             | V    |
| V <sub>IN</sub> | Power input voltage            | 3   |     | $32 - V_{DD}$ | V    |
| TJ              | Operating junction temperature | -40 |     | 125           | °C   |

### TPS28225-Q1

SLUSAR9C - DECEMBER 2011 - REVISED OCTOBER 2016

www.ti.com

### 6.4 Thermal Information

|                       |                                              | TPS282     | 25-Q1    |      |
|-----------------------|----------------------------------------------|------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRB (VSON) | D (SOIC) | UNIT |
|                       |                                              | 8 PINS     | 8 PINS   |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 50.2       | 123.2    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 57.5       | 77       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 25.9       | 63.5     | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1.5        | 27.7     | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 26         | 63       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 9.5        | N/A      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

 $V_{DD}$  = 7.2 V, EN/PG pulled up to  $V_{DD}$  by 100-k $\Omega$  resistor,  $T_A$  = -40°C to 105°C (unless otherwise noted)

|                      | PARAMETER                                          | TEST CONDITIONS                                                  | MIN  | TYP  | MAX | UNIT |
|----------------------|----------------------------------------------------|------------------------------------------------------------------|------|------|-----|------|
|                      | OLTAGE LOCKOUT                                     |                                                                  |      |      |     |      |
|                      | Diaing throughold                                  | $V_{PWM} = 0 V$                                                  | 3.2  | 3.5  | 3.8 | V    |
|                      | Rising threshold                                   | $V_{PWM} = 0 V, T_A = 25^{\circ}C$                               |      | 3.5  |     | V    |
|                      |                                                    | V <sub>PWM</sub> = 0 V                                           | 2.7  |      |     | N    |
|                      | Falling threshold                                  | $V_{PWM} = 0 V, T_A = 25^{\circ}C$                               |      | 3    |     | V    |
|                      | Hysteresis                                         | $T_A = 25^{\circ}C$                                              |      | 0.5  |     | V    |
| BIAS CU              | RRENTS                                             | •                                                                |      |      |     |      |
| I <sub>DD(off)</sub> | Bias supply current                                | $V_{EN/PG}$ = low, PWM pin floating,<br>T <sub>A</sub> = 25°C    |      | 350  |     | μA   |
| I <sub>DD</sub>      | Bias supply current                                | $V_{EN/PG}$ = high, PWM pin floating,<br>T <sub>A</sub> = 25°C   |      | 500  |     | μΑ   |
| INPUT (P             | WM)                                                |                                                                  |      |      | 1   |      |
|                      |                                                    | V <sub>PWM</sub> = 5 V, T <sub>A</sub> = 25°C                    |      | 185  |     | μA   |
| PWM                  | Input current                                      | $V_{PWM} = 0 V, T_A = 25^{\circ}C$                               |      | -200 |     | μA   |
|                      | PWM 3-state rising threshold <sup>(1)</sup>        | T <sub>A</sub> = 25°C                                            |      | 1    |     | V    |
|                      | PWM 3-state falling threshold                      | V <sub>PWM</sub> PEAK = 5 V                                      | 3.4  |      | 4   |      |
|                      |                                                    | $V_{PWM}$ PEAK = 5 V, $T_A$ = 25°C                               |      | 3.8  |     | V    |
| t <sub>HLD_R</sub>   | 3-state shutdown hold-off time                     | $T_A = 25^{\circ}C$                                              |      | 250  |     | ns   |
| T <sub>MIN</sub>     | PWM minimum pulse to force U <sub>GATE</sub> pulse | $C_L = 3 \text{ nF} \text{ at } U_{GATE}, V_{PWM} = 5 \text{ V}$ |      | 30   |     | ns   |
| ENABLE               | /POWER GOOD (EN/PG)                                |                                                                  |      |      | 1   |      |
|                      |                                                    | PG FET OFF                                                       |      |      | 2.1 | .,   |
|                      | Enable high rising threshold                       | PG FET OFF, T <sub>A</sub> = 25°C                                |      | 1.7  |     | V    |
|                      | Eachdol Jacob Collins and there are add            | PG FET OFF                                                       | 0.8  |      |     |      |
|                      | Enable low falling threshold                       | PG FET OFF, T <sub>A</sub> = 25°C                                |      | 1    |     | V    |
|                      | Like temeste                                       | $T_A = 25^{\circ}C$                                              | 0.35 |      |     |      |
|                      | Hysteresis                                         |                                                                  |      | 0.7  |     | V    |
|                      | Power good output                                  | V <sub>DD</sub> = 2.5 V                                          |      |      | 0.2 | V    |
| UPPER C              | GATE DRIVER OUTPUT (UGATE)                         |                                                                  |      |      |     |      |
|                      |                                                    | 500-mA source current                                            |      |      | 2   | 0    |
|                      | Source resistance                                  | 500-mA source current, $T_A = 25^{\circ}C$                       |      | 1    |     | Ω    |
|                      | Source current <sup>(1)</sup>                      | $V_{UGATE-PHASE} = 2.5 V, T_A = 25^{\circ}C$                     |      | 2    |     | А    |
| t <sub>RU</sub>      | Rise time                                          | C <sub>L</sub> = 3 nF, T <sub>A</sub> = 25°C                     |      | 10   |     | ns   |

(1) Not production tested.

6 Submit Documentation Feedback

### **Electrical Characteristics (continued)**

 $V_{DD}$  = 7.2 V, EN/PG pulled up to  $V_{DD}$  by 100-k $\Omega$  resistor,  $T_A$  = -40°C to 105°C (unless otherwise noted)

|                 | PARAMETER                        | TEST CONDITIONS                                                       | MIN TYP | MAX | UNIT           |
|-----------------|----------------------------------|-----------------------------------------------------------------------|---------|-----|----------------|
|                 | Cial and internet                | 500-mA sink current                                                   |         | 2   | 0              |
|                 | Sink resistance                  | 500-mA sink current, $T_A = 25^{\circ}C$                              | 1       |     | Ω              |
|                 | Sink current <sup>(1)</sup>      | $V_{UGATE-PHASE} = 2.5 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$ | 2       |     | А              |
| t <sub>FU</sub> | Fall time                        | $C_{L} = 3 \text{ nF}, T_{A} = 25^{\circ}C$                           | 10      |     | ns             |
| LOWER           | GATE DRIVER OUTPUT (LGAT         | Έ)                                                                    |         |     |                |
|                 | 0                                | 500-mA source current                                                 |         | 2   | 0              |
|                 | Source resistance                | 500-mA source current, $T_A = 25^{\circ}C$                            | 1       |     | - Ω<br>A<br>ns |
|                 | Source current <sup>(1)</sup>    | V <sub>LGATE</sub> = 2.5 V, T <sub>A</sub> = 25°C                     | 2       |     | А              |
| t <sub>RL</sub> | Rise time <sup>(1)</sup>         | $C_{L} = 3 \text{ nF}, T_{A} = 25^{\circ}C$                           | 10      |     | ns             |
| Sinl            | 0.1                              | 500-mA sink current                                                   |         | 1   | 0              |
|                 | Sink resistance                  | 500-mA sink current, $T_A = 25^{\circ}C$                              | 0.4     |     | Ω              |
|                 | Sink current <sup>(1)</sup>      | V <sub>LGATE</sub> = 2.5 V, T <sub>A</sub> = 25°C                     | 4       |     | А              |
|                 | Fall time <sup>(1)</sup>         | $C_{L} = 3 \text{ nF}, T_{A} = 25^{\circ}C$                           | 5       |     | ns             |
| BOOTS           | TRAP DIODE                       | · · · ·                                                               |         |     |                |
| V <sub>F</sub>  | Forward voltage                  | Forward bias current 100 mA,<br>$T_A = 25^{\circ}C$                   | 1       |     | V              |
| THERM           | AL SHUTDOWN                      |                                                                       |         |     |                |
|                 |                                  |                                                                       | 150     | 170 | °C             |
|                 | Rising threshold <sup>(1)</sup>  | $T_A = 25^{\circ}C$                                                   | 160     |     |                |
|                 | <b>Falling thread ald</b> (1)    |                                                                       | 130     | 150 | °C             |
|                 | Falling threshold <sup>(1)</sup> | $T_A = 25^{\circ}C$                                                   | 140     |     | Ĵ              |
|                 | Hysteresis                       | T <sub>A</sub> = 25°C                                                 | 20      |     | °C             |

### TPS28225-Q1

SLUSAR9C-DECEMBER 2011-REVISED OCTOBER 2016

www.ti.com

### 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  | ······································  |                       |     |     |     |      |  |  |  |  |  |
|------------------|-----------------------------------------|-----------------------|-----|-----|-----|------|--|--|--|--|--|
|                  | PARAMETER                               | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |  |  |  |  |  |
| SWITCH           | ING TIME                                |                       |     |     |     |      |  |  |  |  |  |
| t <sub>DLU</sub> | UGATE turn-off propagation delay        | C <sub>L</sub> = 3 nF |     | 14  |     | ns   |  |  |  |  |  |
| t <sub>DLL</sub> | LGATE turn-off propagation delay        | $C_L = 3 \text{ nF}$  |     | 14  |     | ns   |  |  |  |  |  |
| t <sub>DTU</sub> | Dead time LGATE turnoff to UGATE turnon | C <sub>L</sub> = 3 nF |     | 14  |     | ns   |  |  |  |  |  |
| t <sub>DTL</sub> | Dead time UGATE turnoff to LGATE turnon | C <sub>L</sub> = 3 nF |     | 14  |     | ns   |  |  |  |  |  |



Figure 1. Timing Diagram



### 6.7 Typical Characteristics





### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





### 7 Detailed Description

### 7.1 Overview

The TPS28225-Q1 device features a 3-state PWM input compatible with all multi-phase controllers employing 3state output feature. As long as the input stays within 3-state window for the 250-ns hold-off time, the driver switches both outputs low. This shutdown mode protects a load from the reversed output-voltage.

The other features include undervoltage lockout, thermal shutdown, and two-way enable/power good signal. Systems without 3-state featured controllers can use enable/power good input/output to hold both outputs low during shutting down.

### 7.2 Functional Block Diagram



(1) See the *Output Active Low* section.

### 7.3 Feature Description

### 7.3.1 Undervoltage Lockout (UVLO)

The TPS28225-Q1 device incorporates an undervoltage lockout circuit that keeps the driver disabled and external power FETs in an OFF state when the input supply voltage  $V_{DD}$  is insufficient to drive external power FETs reliably. During power up, both gate drive outputs remain low until voltage  $V_{DD}$  reaches UVLO threshold, typically 3.5 V. When the UVLO threshold is reached, the condition of gate drive outputs is defined by the input PWM and EN/PG signals. During power down the UVLO threshold is set lower, typically 3 V. The 0.5-V hysteresis is selected to prevent the driver from turning ON and OFF while the input voltage crosses UVLO thresholds, especially with low slew rate. The TPS28225-Q1 has the ability to send a signal back to the system controller that the input supply voltage  $V_{DD}$  is insufficient by internally pulling down the EN/PG pin. The TPS28225-Q1 releases EN/PG pin immediately after the  $V_{DD}$  has risen above the UVLO threshold.



### Feature Description (continued)

### 7.3.2 Output Active Low

The output active low circuit effectively keeps the gate outputs low even if the driver is not powered up. This prevents open gate conditions on the external power FETs and accidental turn ON when the main power stage supply voltage is applied before the driver is powered up. For the simplicity, the output active low circuit is shown in the *Functional Block Diagram* as the resistor connected between LGATE and GND pins with another one connected between UGATE and PHASE pins.

### 7.3.3 Enable/Power Good

The Enable/Power Good circuit allows the TPS28225-Q1 to follow the PWM input signal when the voltage at EN/PG pin is above 2.1 V maximum. This circuit has a unique two-way communication capability. This is illustrated by Figure 20.



Copyright © 2016, Texas Instruments Incorporated

Figure 20. Enable/Power Good Circuit

The EN/PG pin has approximately 1-k $\Omega$  internal series resistor. Pulling EN/PG high by an external  $\ge 20$ -k $\Omega$  resistor allows two-way communication between controller and driver. If the input voltage V<sub>DD</sub> is below UVLO threshold or thermal shut down occurs, the internal MOSFET pulls EN/PG pin to GND through 1-k $\Omega$  resistor. The voltage across the EN/PG pin is now defined by the resistor divider comprised by the external pull up resistor, 1-k $\Omega$  internal resistor and the internal FET having 1-k $\Omega$  R<sub>DS(on)</sub>. Even if the system controller allows the driver to start by setting its own enable output transistor OFF, the driver keeps the voltage at EN/PG low. Low EN/PG signal indicates that the driver is not ready yet because the supply voltage V<sub>DD</sub> is low or that the driver is in thermal shutdown mode. The system controller can arrange the delay of PWM input signals coming to the driver until the driver releases EN/PG pin. If the input voltage V<sub>DD</sub> is back to normal, or the driver is cooled down below its lower thermal shutdown threshold, then the internal MOSFET releases the EN/PG pin and normal operation resumes under the external Enable signal applied to EN/PG input. Another feature includes an internal 1-M $\Omega$  resistor that pulls EN/PG pin low and disables the driver in case the system controller accidentally loses connection with the driver. This could happen if, for example, the system controller is located on a separate PCB daughter board.

### TPS28225-Q1

SLUSAR9C-DECEMBER 2011-REVISED OCTOBER 2016



www.ti.com

### Feature Description (continued)

The EN/PG pin can serve as the second pulse input of the driver additionally to PWM input. The delay between EN/PG and the UGATE going high, provided that PWM input is also high, is only about 30ns. If the PWM input pulses are synchronized with EN/PG input, then when PWM and EN/PG are high, the UGATE is high and LGATE is low. If both PWM and EN/PG are low, then UGATE and LGATE are both low as well. This means the driver allows operation of a synchronous buck regulator as a convertional buck regulator using the body diode of the low side power MOSFET as the freewheeling diode. This feature can be useful in some specific applications to allow startup with a pre-biased output or, to improve the efficiency of buck regulator when in power saving mode with low output current.

### 7.3.4 3-State Input

As soon as the EN/PG pin is set high and input PWM pulses are initiated (see Note below). The dead-time control circuit ensures that there is no overlapping between UGATE and LGATE drive outputs to eliminate shoot through current through the external power FETs. Additionally to operate under periodical pulse sequencing, the TPS28225-Q1 has a self-adjustable PWM 3-state input circuit. The 3-state circuit sets both gate drive outputs low, and thus turns the external power FETs OFF if the input signal is in a high impedance state for at least 250 ns typical. At this condition, the PWM input voltage level is defined by the internal  $27 \cdot k\Omega$  to  $13 \cdot k\Omega$  resistor divider shown in the block diagram. This resistor divider forces the input voltage to move into the 3-state window. Initially the 3-state window is set between 1.0-V and 2.0-V thresholds. The lower threshold of the 3-state window is always fixed at about 1.0 V. The higher threshold is adjusted to about 75% of the input signal amplitude. The self-adjustable upper threshold allows shorter delay if the input signal enters the 3-state window while the input signal was high, thus keeping the high-side power FET in ON state just slightly longer than 250 ns time constant set by an internal 3-state timer. Both modes of operation, PWM input pulse sequencing and the 3-state condition, are illustrated in the timing diagrams shown in Figure 1. The self-adjustable upper threshold allows operation in wide range amplitude of input PWM pulse signals. The waveforms in Figure 21 and Figure 22 illustrates the TPS28225-Q1 operation at normal and 3-state mode with the input pulse amplitudes 6 V and 2.5 V accordingly. After entering into the 3-state window and staying within the window for the hold-off time, the PWM input signal level is defined by the internal resistor divider and, depending on the input pulse amplitude, can be pulled up above the normal PWM pulse amplitude (Figure 22) or down below the normal input PWM pulse (Figure 21).



### NOTE

The driver sets UGATE low and LGATE high when PWM is low. When the PWM goes high, UGATE goes high and LGATE goes low.

Copyright © 2011–2016, Texas Instruments Incorporated



### Feature Description (continued)

### **IMPORTANT NOTE**

Any external resistor between PWM input and GND with the value lower than 40 k $\Omega$  can interfere with the 3-state thresholds. If the driver is intended to operate in the 3-state mode, any resistor below 40 k $\Omega$  at the PWM and GND should be avoided. A resistor lower than 3.5 k $\Omega$  connected between the PWM and GND completely disables the 3-state function. In such case, the 3-state window shrinks to zero and the lower 3-state threshold becomes the boundary between the UGATE staying low and LGATE being high and vice versa depending on the PWM input signal applied. It is not necessary to use a resistor <3.5 k $\Omega$  to avoid the 3-state condition while using a controller that is 3-state capable. If the rise and fall time of the input PWM signal is shorter than 250 ns, then the driver never enter into the 3-state mode.

In the case where the low-side MOSFET of a buck converter stays on during shutdown, the 3-state feature can be fused to avoid negative resonant voltage across the output capacitor. This feature also can be used during start up with a pre-biased output in the case where pulling the output low during the startup is not allowed due to system requirements. If the system controller does not have the 3-state feature and never goes into the high-impedance state, then setting the EN/PG signal low will keep both gate drive outputs low and turn both low- and high-side MOSFETs OFF during the shut down and start up with the pre-biased output.

The self-adjustable input circuit accepts wide range of input pulse amplitudes (2 V up to 13.2 V) allowing use of a variety of controllers with different outputs including logic level. The wide PWM input voltage allows some flexibility if the driver is used in secondary side synchronous rectifier circuit. The operation of the TPS28225-Q1 with a 12-V input PWM pulse amplitude, and with  $V_{DD} = 7.2$  V and  $V_{DD} = 5$  V respectively is shown in Figure 23 and Figure 24.





### Feature Description (continued)

### 7.3.5 Bootstrap Diode

The bootstrap diode provides the supply voltage for the UGATE driver by charging the bootstrap capacitor connected between BOOT and PHASE pins from the input voltage VDD when the low-side FET is in ON state. At the very initial stage when both power FETs are OFF, the bootstrap capacitor is pre-charged through this path including the PHASE pin, output inductor and large output capacitor down to GND. The forward voltage drop across the diode is only 1.0 V at bias current 100 mA. This allows quick charge restore of the bootstrap capacitor during the high-frequency operation.

### 7.3.6 Upper and Lower Gate Drivers

The upper and lower gate drivers charge and discharge the input capacitance of the power MOSFETs to allow operation at switching frequencies up to 2 MHz. The output stage consists of a P-channel MOSFET providing source output current and an N-channel MOSFET providing sink current through the output stage. The ON state resistances of these MOSFETs are optimized for the synchronous buck converter configuration working with low duty cycle at the nominal steady state condition. The UGATE output driver is capable of propagating PWM input pulses of less than 30-ns while still maintaining proper dead time to avoid any shoot through current conditions. The waveforms related to the narrow input PWM pulse operation are shown in Figure 24.

### 7.3.7 Dead-Time Control

The dead-time control circuit is critical for highest efficiency and no shoot through current operation throughout the whole duty cycle range with the different power MOSFETs. By sensing the output of driver going low, this circuit does not allow the gate drive output of another driver to go high until the first driver output falls below the specified threshold. This approach to control the dead time is called adaptive dead time. The overall dead time also includes the fixed portion to ensure that overlapping never exists. The typical dead time is around 14 ns, although it varies over the driver internal tolerances, layout and external MOSFET parasitic inductances. The proper dead time is maintained whenever the current through the output inductor of the power stage flows in the forward or reverse direction. Reverse current could happen in a buck configuration during the transients or while dynamically changing the output voltage on the fly, as some microprocessors require. Because the dead time does not depend on inductor current direction, this driver can be used both in buck and boost regulators or in any bridge configuration where the power MOSFETs are switching in a complementary manner. Keeping the dead time at short optimal level boosts efficiency by 1% to 2% depending on the switching frequency.

Large non-optimal dead time can cause duty cycle modulation of the dc-to-dc converter during the operation point where the output inductor current changes its direction right before the turn ON of the high-side MOSFET. This modulation can interfere with the controller operation and it impacts the power stage frequency response transfer function. As the result, some output ripple increase can be observed. The TPS28225-Q1 driver is designed with the short adaptive dead time having fixed delay portion that eliminates risk of the effective duty cycle modulation at the described boundary condition.



### Feature Description (continued)

### 7.3.8 Thermal Shutdown

If the junction temperature exceeds 160°C, the thermal shutdown circuit will pull both gate driver outputs low and thus turning both, low-side and high-side power FETs OFF. When the junction temperature of the driver cools down below 140°C after a thermal shutdown, then it resumes its normal operation and follows the PWM input and EN/PG signals from the external control circuit. While in thermal shutdown state, the internal MOSFET pulls the EN/PG pin low, thus setting a flag indicating the driver is not ready to continue normal operation. Normally the driver is located close to the MOSFETs, and this is usually the hottest spots on the PCB. Thus, the thermal shutdown feature of TPS28225-Q1 can be used as an additional protection for the whole system from overheating.

### 7.4 Device Functional Modes

Table 1 lists the conditions under which the LGATE and UGATE pins are asserted high or low with respect to the voltage level present at VDD, EN/PG, and PWM pins.

|       |                                |              | V                     | DD FALLING > 3 V AND 1                                           | 「 <sub>J</sub> < 150°C                                                     |  |  |  |
|-------|--------------------------------|--------------|-----------------------|------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|
| PIN   | V <sub>DD</sub> RISING < 3.5 V | EN/PG RISING | EN/PG FALLING > 1.0 V |                                                                  |                                                                            |  |  |  |
|       | OR T <sub>J</sub> > 160°C      | < 1.7 V      | PWM < 1 V             | PWM > 1.5 V AND<br>T <sub>RISE</sub> /T <sub>FALL</sub> < 200 ns | PWM SIGNAL SOURCE IMPEDANCE<br>>40 kΩ FOR > 250ns (3-State) <sup>(1)</sup> |  |  |  |
| LGATE | Low                            | Low          | High                  | Low                                                              | Low                                                                        |  |  |  |
| UGATE | Low                            | Low          | Low                   | High                                                             | Low                                                                        |  |  |  |
| EN/PG | Low                            |              |                       |                                                                  |                                                                            |  |  |  |

### Table 1. Device State Table

(1) To exit the 3-state condition, the PWM signal should go low. One Low PWM input signal followed by one High PWM input signal is required before re-entering the 3-state condition.

TEXAS INSTRUMENTS

www.ti.com

### 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

To effect fast switching of power devices and reduce associated switching power losses, a powerful MOSFET driver is employed between the PWM output of controllers and the gates of the power semiconductor devices. Also, MOSFET drivers are indispensable when it is impossible for the PWM controller to directly drive the MOSFETs of the switching devices. With the advent of digital power, this situation will be often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level shifting circuitry is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) in order to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar transistors in totem-pole arrangement, being emitter follower configurations, prove inadequate with digital power because they lack level-shifting capability. MOSFET drivers effectively combine both the level-shifting and buffer-drive functions.

MOSFET drivers also find other needs such as minimizing the effect of high-frequency switching noise by locating the high-current driver physically close to the power switch, driving gate-drive transformers and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver.

### 8.2 Typical Application

Figure 25, Figure 26, and Figure 27 illustrate typical implementations of the TPS28225-Q1 in step-down power supplies.



Figure 25. One-Phase POL Regulator



### **Typical Application (continued)**



Copyright © 2016, Texas Instruments Incorporated

Figure 26. Multi-Phase Synchronous Buck Converter

### Typical Application (continued)



### Figure 27. Driver for Synchronous Rectification with Complementary Driven MOSFETs

### 8.2.1 Design Requirements

The DC-DC converter in Figure 28 displays the schematic of the TPS28225 in a multiphase high-current stepdown power supply (only one phase is shown). This example schematic uses a single high-side MOSFET and two low-side MOSFETs the latter connected in parallel. The TPS28225 is controlled by multiphase buck DC/DC controller like TPS40090-Q1. As TPS28225 has internal shoot-through protection, only one PWM control signal is required for each channel.

The VRM example schematic is capable of driving 35 A per phase. In this example it has a nominal input voltage of 12 V within a tolerance range of  $\pm$ 5%. The switching frequency is 500 kHz. The nominal duty cycle is 10%, therefore the low-side MOSFETs are conducting 90% of the time. By choosing lower R<sub>DS(on</sub>) the conduction losses of the switching elements are minimized. The TPS28225 is controlled by multiphase buck DC/DC controller like TPS40090-Q1.

|                                                   | -               |
|---------------------------------------------------|-----------------|
| DESIGN PARAMETER                                  | VALUE           |
| Supply Voltage                                    | 12 V ± 5%       |
| Output Voltage                                    | 0.83 V to 1.6 V |
| Frequency                                         | 500 kHz         |
| Efficiency                                        | 87%             |
| Peak-to-peak voltage on load current (0 A –90 A ) | <160 mV         |

| Table | 2. D | esign | Param | neters |
|-------|------|-------|-------|--------|
|-------|------|-------|-------|--------|



### VIN + 12VC48 C65 C47 C66 C49 C71 1uF 4.7uF 4.7uF 4.7uF 1uF GND C50 C51 Q8 09 Q10 4 1000pF . 1000pF C41 C42 i. i. 1.2V/35A L3 10uF 10uF R51 R52 0.12 uH ≶ 2.2 2.2 1 \_\_\_\_\_ VO+R32 VDR 7.5V $\sim$ 0 C23 U7 -0.22uF TPS28225DRB 8 UGATE PHSE 2 BOOT EN/PO ENDR 3 6 PWM PWM VDD 4 5 GND LGATE C25 PwP 1uF C Copyright © 2016, Texas Instruments Incorporated

Additional information is available in What MOSFET Driver Can Do to Boost the Performance of VRM Design

# Figure 28. One of Four Phases Driven by TPS28225 Driver in 4-phase VRM Example Schematic for Efficiency Measurement

### 8.2.2 Detailed Design Procedure

The output component selection considers the requirement of a fast transient response. For output capacitors small capacitance values are chosen because of rapid changes of the output voltage. These changes also require an inductor with low inductance. Due to the small duty cycle the low-side MOSFETs conduct a long time. Two low-side MOSFETs are selected to increase both thermal performance and efficiency.

### 8.2.2.1 Switching The MOSFETs

Driving the MOSFETs efficiently at high switching frequencies requires special attention to layout and the reduction of parasitic inductances. Efforts must occur at the PCB layout level to keep the parasitic inductances as low as possible. Figure 29 shows the main parasitic inductances and current flow during turning ON and OFF of the MOSFET by charging its  $C_{GS}$  gate capacitance.

TEXAS INSTRUMENTS

www.ti.com



Figure 29. MOSFET Drive Paths and Main Circuit Parasitics

The  $I_{SOURCE}$  current charges the gate capacitor and the  $I_{SINK}$  current discharges it. The rise and fall time of voltage across the gate defines how quickly the MOSFET can be switched. The timing parameters specified in datasheet for both upper and lower driver are shown in Figure 30 and Figure 31 where 3-nF load capacitor has been used for the characterization data. Based on these actual measurements, the analytical curves in Figure 30 and Figure 31 show the output voltage and current of upper and low side drivers during the discharging of load capacitor. The left waveforms show the voltage and current as a function of time, while the right waveforms show the relation between the voltage and current during fast switching. These waveforms show the actual switching process and its limitations because of parasitic inductances. The static  $V_{OUT}/I_{OUT}$  curves shown in many datasheets and specifications for the MOSFET drivers do not replicate actual switching condition and provide limited information for the user.



Figure 30. LGATE Turning Off Voltage and Sink Current vs Time (Related Switching Diagram (right))



Turning Off of the MOSFET needs to be done as fast as possible to reduce switching losses. For this reason the TPS28225-Q1 driver has very low output impedance specified as 0.4  $\Omega$  typ for lower driver and 1  $\Omega$  typ for upper driver at dc current. Assuming 8-V drive voltage and no parasitic inductances, one can expect an initial sink current amplitude of 20 A and 8 A respectively for the lower and upper drivers. With pure R-C discharge circuit for the gate capacitor, the voltage and current waveforms are expected to be exponential. However, because of parasitic inductances, the actual waveforms have some ringing and the peak current for the lower driver is about 4 A and about 2.5 A for the upper driver (Figure 30 and Figure 31). The overall parasitic inductance for the lower drive path is estimated as 4 nH and for the upper drive path as 6 nH. The internal parasitic inductance of the driver, which includes inductances of bonded wires and package leads, can be estimated for SOIC-8 package as 2 nH for lower gate and 4 nH for the upper gate. Use of VSON-8 package reduces the internal parasitic inductances by approximately 50%.



Figure 31. UGATE Turning Off Voltage and Sink Current vs Time (Related Switching Diagram (right))

SLUSAR9C – DECEMBER 2011 – REVISED OCTOBER 2016

# TPS28225-Q1

8.2.3 Application Curves

Example is the same for the TPS28225-Q1. The efficiency in this example was achieved using TPS28225 driver with 8-V drive at different switching frequencies as in Figure 28 is shown in Figure 32, Figure 33, Figure 34, Figure 35, and Figure 36.



www.ti.com



When using the same powerpower stage in Figure 28, the driver with the optimal drive voltage and optimal dead time can boost efficiency up to 5%. The optimal 8-V drive voltage versus 5-V drive contributes 2% to 3% efficiency increase and the remaining 1% to 2% can be attributed to the reduced dead time. The 7-V to 8-V drive voltage is optimal for operation at switching frequency range above 400kHz and can be illustrated by observing typical R<sub>DS(on)</sub> curves of modern FETs as a function of their gate drive voltage. This is shown in Figure 37.



Figure 37 and Figure 38 show that the  $R_{DS(on)}$  at 5-V drive is substantially larger than at 7 V and above that the  $R_{DS(on)}$  curve is almost flat. This means that moving from 5-V drive to an 8-V drive boosts the efficiency because of lower  $R_{DS(on)}$  of the MOSFETs at 8 V. Further increase of drive voltage from 8 V to 12 V only slightly decreases the conduction losses but the power dissipated inside the driver increases dramatically (by 125%). The power dissipated by the driver with 5V, 8V and 12 V drive as a function of switching frequency from 400 kHz to 800 kHz. It should be noted that the 12-V driver exceeds the maximum dissipated power allowed for an SOIC-8 package even at 400-kHz switching frequency.

### 9 Power Supply Recommendations

The supply voltage range for operation is 4.5 to 8 V. The lower end of this range is governed by the undervoltage lockout thresholds. The UVLO disables the driver and keeps the power FETs OFF when  $V_{DD}$  is too low. A lows ESR ceramic decoupling capacitor in the range of 0.22  $\mu$ F to 4.7  $\mu$ F between  $V_{DD}$  and GND is recommended. TPS28225-Q1 SLUSAR9C - DECEMBER 2011 - REVISED OCTOBER 2016



### 10 Layout

### 10.1 Layout Guidelines

To improve the switching characteristics and efficiency of a design, the following layout rules need to be followed.

- Place the driver as close as possible to the MOSFETs.
- Place the V<sub>DD</sub> and bootstrap capacitors as close as possible to the driver.
- Pay special attention to the GND trace. Use the thermal pad of the DFN-8 package as the GND by connecting it to the GND pin. The GND trace or pad from the driver goes directly to the source of the MOSFET but should not include the high current path of the main current flowing through the drain and source of the MOSFET.
- Use a similar rule for the PHASE node as for the GND.
- Use wide traces for UGATE and LGATE closely following the related PHASE and GND traces. Eighty to 100 mils width is preferable where possible.
- Use at least 2 or more vias if the MOSFET driving trace needs to be routed from one layer to another. For the GND the number of vias are determined not only by the parasitic inductance but also by the requirements for the thermal pad.
- Avoid PWM and enable traces going close to the PHASE node and pad where high dV/dT voltage can induce significant noise into the relatively high impedance leads.

It should be taken into account that poor layout can cause 3% to 5% less efficiency versus a good layout design and can even decrease the reliability of the whole system.

# OND Image: Control of Contro of Control of Contro of Control of Control of

### 10.2 Layout Example





### **11** Device and Documentation Support

### **11.1 Documentation Support**

### 11.1.1 Related Documentation

For related documentation see the following:

- High-Frequency Multiphase Controller (SLUS578)
- What MOSFET Driver Can Do to Boost the Performance of VRM Design, Power Electronics Technology Exhibition and Conference, (Miftakhutdinov 2006)

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. section

### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



14-May-2015

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| TPS28225TDRBRQ1  | ACTIVE | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | PXND                    | Samples |
| TPS28225TDRQ1    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 28225T                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

14-May-2015

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TPS28225-Q1 :

Catalog: TPS28225

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 1 | All dimensions are nominal |     |                    |   |      |                          |                          |            |            |            |            |           |                  |
|---|----------------------------|-----|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                     | •   | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | TPS28225TDRBRQ1            | SON | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

6-May-2015



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS28225TDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |

# **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



# DRB0008A



# **PACKAGE OUTLINE**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **DRB0008A**

# **EXAMPLE BOARD LAYOUT**

### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **DRB0008A**

# **EXAMPLE STENCIL DESIGN**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated