# Pulse Dialer #### **Features** - Direct telephone line operation - 4 x 3 matrix single contact keyboard - Supply voltage range 2.5V to 5V - Inexpensive RC oscillator - Low power standby mode for redial - 22 digit capacity for redial - 18 lead dual-in-line package. - Redial with either \* or # key - Dialer reset for line power break > 200 msec. - Pin selectable inter-digital pause (IDP) - Pin selectable make/break (M/B) - High speed test capability ## **General Description** The UM9151 pulse dialer is a monolithic CMOS integrated circuit which converts pushbutton inputs to a series of pulses suitable for telephone dialing. It is intended to replace mechanical telephone dialers and can operate directly from the telephone lines. The pulse dialer function is implemented using two outputs; one pulses the line; the other mutes the receiver. CMOS technology used to produce this device results in very low power consumption and enables easy interfacing with a variety of telephones with high noise immunity and few external components. # Absolute Maximum Ratings\* | DC Supply Voltage0.3V to 6V | |--------------------------------------------------------------------| | Operating Temperature $\ \ldots \ -20^{\circ} C$ to $60^{\circ} C$ | | Storage Temperature | ### \*Comments Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # **Electrical Characteristics** $(V_{SS} = 0V, V_{DD} = 3.5V, T_{OD} = 25^{\circ}C$ unless otherwise specified) | Symbol | Parameter | Min. | Тур. | Max. | Units | Conditions | | |------------------|-----------------------------|------|------------|------|----------|-----------------------------------------------------------|--| | V <sub>DD</sub> | DC Supply Voltage | 2.5 | _ | 5 | ٧ | - | | | | Supply Current | | | | | | | | Is | Standby | _ | _ | 1 | μΑ | V <sub>DD</sub> = 2.5V With pins 1, 10, and 11 connected. | | | ID | Operating | _ | - | 150 | μА | $V_{DD} = 5V$ Pin 9 is open. | | | <del>"</del> | Keyboard Contact | | | | | | | | R | Resistance | - | | -1 | KΩ | - | | | С | Capacitance | - | - | 30 | pF | | | | Т <sub>DВ</sub> | Key Input Debounce Time | 6.7 | - | _ | ms | - | | | l <sub>MS</sub> | Mask Sink Current | 500 | _ | _ | μΑ | V <sub>DD</sub> = 2.5V V <sub>O</sub> = 0.5V | | | I <sub>MD</sub> | Mask Driving Current | 500 | _ | _ | μΑ | V <sub>DD</sub> = 2.5V V <sub>O</sub> = 2V | | | l <sub>LS</sub> | Line Sink Current | 500 | - | _ | μΑ | V <sub>DD</sub> = 2.5V V <sub>O</sub> = 0.5V | | | ILL | Line Leakage Current | | _ | 1 | μΑ | V <sub>DD</sub> = 5V V <sub>O</sub> = 5V | | | I <sub>TD</sub> | Tone Driving Current | 250 | · – | _ | μΑ | V <sub>DD</sub> = 2.5V V <sub>O</sub> = 2V | | | Fosc | Oscillation Frequency | - | 18 | _ | KHz | Per typical application, V <sub>DD</sub> = 3.5V | | | ΔF/F | Frequency Variation | 0 | | +4 | % | $V_{DD} = 2.5 \sim 3.5 V$ , $(F_{3.5} - F_{2.5})/F_{3.5}$ | | | ΔF/F | vs Voltage | 0 | 1 | +4 | % | $V_{DD} = 3.5 \sim 5V$ , $(F_5 - F_{3.5})/F_5$ | | | ΔF/F | Frequency Variation per Lot | -4 | _ | +4 | % | Per typical application V <sub>DD</sub> = 3.5V | | | T <sub>IDP</sub> | Inter-digital Pause | - | 500<br>800 | - | ms<br>ms | F <sub>OSC</sub> = 18KHz. | | # **Timing Diagram** # Pin Description | Pin | Consignation | Description | | | | |-------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | TEST | Dialing rate = 10pps when connected to $V_{DD}$ . (normal) Dialing rate = 600pps when connected to $V_{SS}$ . (high speed test) | | | | | 18, 2, 3, 4 | R <sub>1</sub> , R <sub>2</sub> , R <sub>3</sub> , R <sub>4</sub> | Keyboard inputs. | | | | | 5 | V <sub>DD</sub> | Positive power supply. | | | | | 6, 7, 8 | скі, ск, <del>ск</del> | These pins are connected to an RC oscillator. (clock frequency control) | | | | | 9 | DΡ | Dialing pulse output. The output stage is an N-channel open drain device. | | | | | 10 | M/B | M/B = $33^{1}/_{3}/66^{2}/_{3}$ if connected to $V_{DD}$ .<br>M/B = $40/60$ if connected to $V_{SS}$ . | | | | | 11 | IDP | IDP = 500ms if connected to $V_{DD}$ . IDP = 800ms if connected to $V_{SS}$ . | | | | | 12 | ĦК | On-hook/Off-hook input. | | | | | 13 | MUTE | MUTE out to mute telephone speech circuit. | | | | | 14 | V <sub>SS</sub> | Negative power supply. | | | | | 15, 16, 17 | C <sub>1</sub> , C <sub>2</sub> , C <sub>3</sub> | Keyboard outputs. | | | | #### **Functional Description** #### Oscillator The oscillator consists of two inverters and external components which control the oscillation frequency. The circuit is sufficiently versatile to allow a variety of component combinations. The oscillation circuit detailed below, has an oscillation frequency of 18KHz for 10 pps dialing rate. #### 4 x 3 Matrix Mode A pulse to logic low is sequentially switched around the three keyboard scan outputs and requires 5 ms for a complete scan cycle. When a key is depressed, the pulse (logic low) appears on one of the four keyboard inputs (provided with on-chip pull up resistors to logic high). Following key depression and 6.7 ms antibounce period, the data is entered to RAM. Before a second key depression can be recognized, the first key must be released and a full antibounce period completed without a pulse appearing on any input. If two or more keys are depressed during the same scan cycle, the data will be rejected and another full antibounce period must be completed without a pulse appearing on any of the inputs before the next key depression is recognized. #### HK External circuitry connected to $\overline{HK}$ input is used to indicate whether the telephone handset is on-hook or off-hook, these two states being represented by logic HIGH, logic LOW respectively. If power is present on the dialer, this input should normally be held at logic LOW. If the $\overline{HK}$ input is taken to logic HIGH for a period of less than 200 msec and then returned to logic LOW, no action is taken and the dialer will continue to function. If it is taken to logic HIGH for a period greater than 200 msec., oscillator and any dialing sequence will cease. All internal counters will be reset, though the contents of the RAM will be unaffected. Taking the input back to logic LOW will restart the keyboard scan and dialing sequence and the dialer will wait for a data entry. #### ĎΡ The loop-disconnect dial pulses appear at the $\overline{DP}$ output. The output stage consists of an N-channel open drain device sinking current to $V_{SS}$ . During a dial pulse break period the output device is switched on and during the make period and IDP the output device is switched off. The output drives an external bipolar transistor that sequentially opens the telephone loop a number of times equal to the input digit selected. For example, key 7 will generate 7 loop current breaks. #### MUTE The MUTE output is used to control the muting of the telephone network during out dialing. A logic HIGH indicates that the telephone is to be muted, the transition to logic HIGH occurring immediately on recognition of a key depression. #### Redialing The keyboard inputs are accepted at an asynchronous rate, load into a first-in-first-out RAM. If the call is not successful, it can be redialed at a later time by pressing the redial key \* or #, and the correct number of pulses begins to read out. For example, dialing 0 1 2 3 4 5 6 and on-hook a period of valid redialing, when off-hook again, pressing the redial key \* or #, RAM will read out 0 1 2 3 4 5 6. Since UM9151 allows only one key to be entered before pressing the redial key, it is suitable for use in a PABX system. For example, dialing 0 1 2 3 4 5 6 and on-hook a period of valid redialing, when off-hook again, pressing any key "N" (N = 0, 1, 2, ..., 9) except \* or #, then pressing the redial key, RAM will read out 1 2 3 4 5 6. # **Typical Application** An example of loop disconnect UM9151 interface | Circuit Description | Parts List | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | <ol> <li>Loop Disconnect Interface: Q<sub>1</sub>, Q<sub>2</sub>, R<sub>3</sub>, R<sub>4</sub>, R<sub>5</sub> and DP Q<sub>1</sub> and Q<sub>2</sub> act as switching transistors, DP is the dial pulse output which drives Q<sub>2</sub> transistor on and off as make and break, R<sub>4</sub> pulls up the DP output, R<sub>3</sub> protects the Q<sub>1</sub> transistor during break period and R<sub>5</sub> limits the base current of Q<sub>1</sub>.</li> <li>Power supply: R<sub>1</sub>, R<sub>2</sub>, R<sub>6</sub>, R<sub>7</sub>, Q<sub>3</sub>, Q<sub>4</sub>, D<sub>1</sub>, D<sub>2</sub> and C<sub>1</sub> A current source is constructed by R<sub>6</sub>, R<sub>7</sub>, Q<sub>3</sub> and Q<sub>4</sub>. It can supply a 600 μA constant current to UM9151 which is indpendent from the line power variation. D<sub>2</sub> can protect this chip under 5.6V. R<sub>2</sub>, the power initial loop, supplies the initial power at off-hook instant. R<sub>1</sub>, the data retention loop, retains the memory during on-hook.</li> </ol> | BG1: IN4001x4 Q1: 2N5401 Q2: 2N5551 Q3: 2N5401 Q4: 2N5401 R1: 22M R2: 220K R3: 220K R4: 220K R4: 220K R5: 3K3 R6: 1K R7: 100K R8: 220K R9: 270K R10: 150K | | 3. Oscillator: CKI, CK, CK, R <sub>9</sub> , R <sub>10</sub> and C <sub>2</sub> The oscillation frequency is 18 KHz for 10 pps dialing. | C <sub>1</sub> : 47µF/10WV<br>C <sub>2</sub> : 150pF<br>D <sub>1</sub> : 1N4148<br>D <sub>2</sub> : 5V6/0.5W ZD |