SN74AUP1G32 SCES580J - JUNE 2004 - REVISED SEPTEMBER 2019 ## SN74AUP1G32 Low-Power Single 2-Input Positive-OR Gate #### **Features** - Available in the ultra-small 0.64 mm<sup>2</sup> package (DPW) with 0.5-mm pitch - Low static-power consumption $(I_{CC} = 0.9 \, \mu A \, Max)$ - Low dynamic-power consumption $(C_{pd} = 4.3 \text{ pF Typ at } 3.3 \text{ V})$ - Low input capacitance ( $C_1 = 1.5 \text{ pF Typ}$ ) - Low noise overshoot and undershoot <10% of $V_{CC}$ - I<sub>off</sub> Supports live insertion, partial-power-down mode, and back drive protection - Input hysteresis allows slow input transition and better switching noise immunity at the input ( $V_{hys} = 250 \text{ mV typ at } 3.3 \text{ V}$ ) - Wide operating V<sub>CC</sub> range of 0.8 V to 3.6 V - Optimized for 3.3-V operation - 3.6-V I/O Tolerant to support mixed-mode signal operation - $t_{pd} = 4.6 \text{ ns Max at } 3.3 \text{ V}$ - Suitable for point-to-point applications - Latch-up performance exceeds 100 mA Per JESD 78, Class II - ESD performance tested Per JESD 22 - 2000-V Human-body model (A114-B, Class II) - 1000-V Charged-device model (C101) ## **Applications** - ATCA solutions - Active noise cancellation (ANC) - Barcode scanner the end of the datasheet. - Blood pressure monitor - **CPAP** machine - Cable solutions - DLP 3D machine vision, hyperspectral imaging, optical networking, and spectroscopy - E-Book - Embedded PC - Field transmitter: temperature or pressure sensor - Fingerprint biometrics - HVAC: heating, ventilating, and air conditioning - Network-attached storage (NAS) - Server motherboard and PSU - Software defined radio (SDR) - TV: high-definition (HDTV), LCD, and Digital - Video communications system - Wireless data access card, headset, keyboard, mouse, and LAN card - X-ray: baggage scanner, medical, and dental #### 3 Description This single 2-input positive-OR gate performs the Boolean function $Y = A \cdot B$ or $Y = \overline{A} + \overline{B}$ in positive logic. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | | SOT (5) | 1.60 mm × 1.20 mm | | | USON (6) | 1.45 mm × 1.00 mm | | SN74AUP1G32 | X2SON (4) | 0.80 mm × 0.80 mm | | | DSBGA (6) | 1.19 mm × 0.79 mm | | | DSBGA (5) | 1.41 mm × 0.91 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### **Simplified Schematic** ## **Table of Contents** | 1 | Features 1 | 8 | Detailed Description 1 | |---|---------------------------------------------------------------|----|--------------------------------------------------------| | 2 | Applications 1 | | 8.1 Overview 1 | | 3 | Description 1 | | 8.2 Functional Block Diagram 1 | | 4 | Revision History2 | | 8.3 Feature Description 1 | | 5 | Pin Configuration and Functions 3 | | 8.4 Device Functional Modes 1 | | 6 | Specifications4 | 9 | Application and Implementation 1 | | • | 6.1 Absolute Maximum Ratings 4 | | 9.1 Application Information 1 | | | 6.2 Handling Ratings | | 9.2 Typical Application 1 | | | 6.3 Recommended Operating Conditions | 10 | Power Supply Recommendations 1 | | | 6.4 Thermal Information | 11 | Layout 1 | | | 6.5 Electrical Characteristics | | 11.1 Layout Guidelines 1 | | | 6.6 Switching Characteristics, C <sub>1</sub> = 5 pF6 | | 11.2 Layout Example 1 | | | 6.7 Switching Characteristics, $C_1 = 10 \text{ pF} \dots 7$ | 12 | Device and Documentation Support 1 | | | 6.8 Switching Characteristics, C <sub>1</sub> = 15 pF | | 12.1 Receiving Notification of Documentation Updates 1 | | | 6.9 Switching Characteristics, C <sub>L</sub> = 30 pF | | 12.2 Support Resources 1 | | | 6.10 Operating Characteristics | | 12.3 Trademarks 1 | | | 6.11 Typical Characteristics 8 | | 12.4 Electrostatic Discharge Caution 1 | | 7 | Parameter Measurement Information 9 | | 12.5 Glossary 1 | | | 7.1 Propagation Delays, Setup and Hold Times, and Pulse Width | 13 | Mechanical, Packaging, and Orderable Information | | | 7.2 Enable and Disable Times | | | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision I (June 2014) to Revision J | Page | |----|------------------------------------------------------------------------------|------| | • | Changed format of Pin Configuration images to allow for HTML search function | 3 | | • | Corrected YFP package pin descriptors in the Pin Functions table | 3 | | • | Added Thermal Information for the DPW package | 5 | | CI | hanges from Revision H (August 2012) to Revision I | Page | | • | Updated document to new TI data sheet format. | 1 | | • | Removed Ordering Information table. | 1 | | • | Added Applications | 1 | | • | Added Handling Ratings table. | 4 | | • | Added Thermal Information table. | 5 | | • | Added Typical Characteristics. | 8 | ===== ## 5 Pin Configuration and Functions DSF Package SON 6-pin (Transparent Top View) DCK Package SC70 5-pin (Top View) DPW Package X2SON 5-pins (Bottom View) See mechanical drawings at the end of the data sheet for all package dimensions DRY Package SON 6-pin (Transparent Top View) N.C. - No internal connection YZP Package DSBGA 5-balls (Transparent Top View) YFP Package DSBGA 6-balls (Transparent Top View) DNU - Do Not Use #### **Pin Functions** | | | PIN | | | | | | |-----------------|---------------------|-----|----------|-----|-----|-----|-------------| | NAME | DRL,<br>DCK,<br>DBV | DPW | DRY, DSF | YZP | YFP | I/O | DESCRIPTION | | Α | 1 | 2 | 1 | A1 | A1 | I | Input A | | В | 2 | 1 | 2 | B1 | B1 | I | Input B | | GND | 3 | 3 | 3 | C1 | C1 | _ | Ground | | Υ | 4 | 4 | 4 | C2 | C2 | 0 | Output Y | | V <sub>CC</sub> | 5 | 5 | 6 | A2 | A2 | - | Power Pin | ## **Specifications** #### 6.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------|---------------------------------------------------|------------------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 4.6 | V | | VI | Input voltage range <sup>(2)</sup> | | -0.5 | 4.6 | V | | Vo | Voltage range applied to any output in the hig | h-impedance or power-off state (2) | -0.5 | 4.6 | V | | Vo | Voltage range applied to any output in the hig | nh or low state <sup>(2)</sup> | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | <b>-</b> 50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | Io | Continuous output current | | | ±20 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------------------|-------------------------------------------------------------------------------|-----------------|------|------| | T <sub>stg</sub> | Storage temperature rang | e | <del>-</del> 65 | 125 | °C | | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | 0 | 2000 | \/ | | V <sub>(ESD)</sub> | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0 | 1000 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions(1) | | | | MIN | MAX | UNIT | | |-----------------|---------------------------|---------------------------------------------|------------------------|------------------------|------|--| | $V_{CC}$ | Supply voltage | | 0.8 | 3.6 | ٧ | | | | | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> | | | | | V | High lovel input veltage | $V_{CC} = 1.1 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> | | V | | | V <sub>IH</sub> | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.6 | | V | | | | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | | $V_{CC} = 0.8 \text{ V}$ | | 0 | | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 1.1 V to 1.95 V | | 0.35 × V <sub>CC</sub> | V | | | | | $V_{CC}$ = 2.3 V to 2.7 V | | 0.7 | v | | | | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | 0.9 | | | | VI | Input voltage | | 0 | 3.6 | ٧ | | | Vo | Output voltage | | 0 | $V_{CC}$ | ٧ | | | | | V <sub>CC</sub> = 0.8 V | | -20 | μΑ | | | | | $V_{CC} = 1.1 V$ | | -1.1 | | | | | High lovel output ourrent | $V_{CC} = 1.4 \text{ V}$ | | -1.7 | | | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 1.65 V | | -1.9 | mA | | | | | $V_{CC} = 2.3 \text{ V}$ | | -3.1 | | | | | | V <sub>CC</sub> = 3 V | | -4 | | | The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## Recommended Operating Conditions<sup>(1)</sup> (continued) | | | | MIN M | ΙAΧ | UNIT | |-----------------|-------------------------------------|-----------------------------------|-------|-----|------| | | | V <sub>CC</sub> = 0.8 V | | 20 | μΑ | | | | V <sub>CC</sub> = 1.1 V | | 1.1 | | | L | Low lovel output ourrant | V <sub>CC</sub> = 1.4 V | | 1.7 | | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 1.65 V | | 1.9 | mA | | | | V <sub>CC</sub> = 2.3 V | | 3.1 | | | | | V <sub>CC</sub> = 3 V | | 4 | | | Δt/Δν | Input transition rise and fall rate | V <sub>CC</sub> = 0.8 V to 1.95 V | | 200 | ns/V | | T <sub>A</sub> | Operating free-air temperature | • | -40 | 85 | °C | #### 6.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | DBV | DCK | DRL | DSF | DRY | DPW | LINUT | |----------------------|--------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|-------| | | THERMAL METRIC | 5 PINS | 5 PINS | 5 PINS | 6 PINS | 6 PINS | 5 PINS | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (standard data sheet value) | 271.4 | 338.4 | 349.7 | 407.1 | 554.9 | 492.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance (standard data sheet value) | 213.5 | 110.6 | 120.5 | 232.0 | 385.4 | 232.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance (standard data sheet value) | 108.2 | 118.8 | 171.4 | 306.9 | 388.2 | 355.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter (standard data sheet value) | 89.3 | 3.0 | 10.8 | 40.3 | 159.0 | 37.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter (standard data sheet value) | 107.6 | 117.8 | 169.4 | 306.0 | 384.1 | 353.9 | °C/W | | ΨJC(bot) | Junction-to-case (bottom) thermal resistance (standard data sheet value) | _ | _ | _ | _ | _ | 147.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEGT COMPITIONS | | TA | = 25°C | | T <sub>A</sub> = -40°C | LINUT | | | |--------------------------------------------------------------------------------------------------|-----------------------------------------|----------------|------------------------|--------|-----------------------|------------------------|---------------------------------------------------------------|------|--| | PARAMETER | TEST CONDITIONS | Vcc | MIN | TYP | MAX | MIN | 0.1 0.3 × V <sub>CC</sub> 0.37 0.35 0.33 0.45 0.5 0.6 0.6 0.9 | UNIT | | | <b>PARAMETER</b> V <sub>OH</sub> | I <sub>OH</sub> = -20 μA | 0.8 V to 3.6 V | V <sub>CC</sub> - 0.1 | | | V <sub>CC</sub> - 0.1 | | | | | | I <sub>OH</sub> = -1.1 mA | 1.1 V | 0.75 × V <sub>CC</sub> | | | 0.7 × V <sub>CC</sub> | | | | | $V_{OH} \begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | $I_{OH} = -1.7 \text{ mA}$ | 1.4 V | 1.11 | | | 1.03 | | | | | | $I_{OH} = -1.9 \text{ mA}$ | 1.65 V | 1.32 | | | 1.3 | | V | | | | $I_{OH} = -2.3 \text{ mA}$ | 221/ | 2.05 | | | 1.97 | | V | | | | $I_{OH} = -3.1 \text{ mA}$ | 2.3 V | 1.9 | | | 1.85 | | | | | | | 2.67 | | ı | | | | | | | | I <sub>OH</sub> = -4 mA | 3 V | 2.6 | | | 2.55 | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 0.1 | | | | | | | | | | | I <sub>OL</sub> = 1.1 mA | 1.1 V | | | 0.3 × V <sub>CC</sub> | | 0.3 × V <sub>CC</sub> | | | | $V_{OL}$ $I_{I} A \text{ or B input}$ $I_{Off} \Delta I_{Off}$ $I_{CC} \Delta I_{CC}$ $C_{i}$ | I <sub>OL</sub> = 1.7 mA | 1.4 V | | | 0.31 | | 0.37 | | | | | I <sub>OL</sub> = 1.9 mA | 1.65 V | | 0.31 | | | 0.35 | V | | | | I <sub>OL</sub> = 2.3 mA | 0.01/ | | | 0.31 | | 0.33 | v | | | | I <sub>OL</sub> = 3.1 mA | 2.3 V | | | 0.44 | | 0.45 | | | | | I <sub>OL</sub> = 2.7 mA | 2.1/ | | | 0.31 | | 0.33 | | | | | I <sub>OL</sub> = 4 mA | 3 V | | | 0.44 | | 0.45 | | | | I <sub>I</sub> A or B input | V <sub>I</sub> = GND to 3.6 V | 0 V to 3.6 V | | | 0.1 | | 0.5 | μΑ | | | I <sub>off</sub> | $V_I$ or $V_O = 0$ V to 3.6 V | 0 V | | | 0.2 | | 0.6 | μΑ | | | $\Delta I_{ m off}$ | $V_I$ or $V_O = 0$ V to 3.6 V | 0 V to 0.2 V | | | 0.2 | | 0.6 | μA | | | I <sub>CC</sub> | | 0.8 V to 3.6 V | | | 0.5 | | 0.9 | μΑ | | | Δl <sub>CC</sub> | $V_I = V_{CC} - 0.6 V^{(1)},$ $I_O = 0$ | 3.3 V | | | 40 | | 50 | μΑ | | | 0 | V V as CND | 0 V | | 1.5 | | | | | | | Ci | AI = ACC OL GIAD | 3.6 V | | 1.5 | | | | pF | | | C <sub>o</sub> | V <sub>O</sub> = GND | 0 V | | 3 | | | | pF | | <sup>(1)</sup> One input at $V_{CC}$ – 0.6 V, other input at $V_{CC}$ or GND. ## 6.6 Switching Characteristics, $C_L = 5 pF$ over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3 and Figure 4) | PARAMETER | FROM<br>(INPUT) (OL | TO Vcc | | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -40°C<br>to 85°C | | UNIT | |-----------------|---------------------|----------|----------------|-----------------------|-----|------|-----------------------------------|------|------| | | | (OUTPUT) | | MIN | TYP | MAX | MIN | MAX | | | | | | 0.8 V | | 18 | | | | | | | A or B | Υ | 1.2 V ± 0.1 V | 2.6 | 7.3 | 13.5 | 2.1 | 16.8 | | | 4 | | | 1.5 V ± 0.1 V | 1.4 | 5.2 | 9.1 | 0.9 | 11 | | | t <sub>pd</sub> | | | 1.8 V ± 0.15 V | 1 | 4.2 | 7 | 0.5 | 8.8 | ns | | | | | 2.5 V ± 0.2 V | 1 | 3 | 4.7 | 0.5 | 6 | | | | | | 3.3 V ± 0.3 V | 1 | 2.4 | 3.7 | 0.5 | 4.6 | | Submit Documentation Feedback ## 6.7 Switching Characteristics, $C_L = 10 pF$ over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3 and Figure 4) | PARAMETER | FROM TO | | V <sub>cc</sub> | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -40<br>to 85° | UNIT | | |-----------------|---------|----------|-----------------|-----------------------|-----|------|--------------------------------|------|----| | | (INPUT) | (OUTPUT) | | MIN | TYP | MAX | MIN | MAX | | | | A or B | Y | 0.8 V | | 21 | | | | | | | | | 1.2 V ± 0.1 V | 1.5 | 8.5 | 15.4 | 1 | 18.4 | | | | | | 1.5 V ± 0.1 V | 1 | 6.2 | 10.4 | 0.5 | 12 | | | t <sub>pd</sub> | | | 1.8 V ± 0.15 V | 1 | 5 | 8.1 | 0.5 | 9.6 | ns | | | | | 2.5 V ± 0.2 V | 1 | 3.6 | 5.5 | 0.5 | 6.6 | | | | | | 3.3 V ± 0.3 V | 1 | 2.9 | 4.4 | 0.5 | 5 | | ## 6.8 Switching Characteristics, C<sub>L</sub> = 15 pF over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3 and Figure 4) | PARAMETER | FROM | TO<br>(OUTPUT) | v <sub>cc</sub> | | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -40°C<br>to 85°C | | | |-----------------|---------|----------------|-----------------|-----|-----------------------|------|-----|-----------------------------------|----|--| | | (INPUT) | (001701) | | MIN | TYP | MAX | MIN | MAX | | | | | | | 0.8 V | | 24 | | | | | | | | A or B | Y | 1.2 V ± 0.1 V | 3.6 | 9.9 | 17 | 3.1 | 21.1 | ns | | | | | | 1.5 V ± 0.1 V | 2.3 | 7.2 | 11.5 | 1.8 | 13.9 | | | | t <sub>pd</sub> | | | 1.8 V ± 0.15 V | 1.6 | 5.8 | 9.1 | 1.1 | 11.2 | | | | | | | 2.5 V ± 0.2 V | 1 | 4.3 | 6.2 | 0.5 | 7.8 | | | | | | | 3.3 V ± 0.3 V | 1 | 3.4 | 5 | 0.5 | 6.2 | | | ## 6.9 Switching Characteristics, $C_L = 30 pF$ over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3 and Figure 4) | FROM | TO (OUTPUT) | V | | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -40°C<br>to 85°C | | | |------------------|-------------|------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--| | (INFOT) (COTFOT) | | MIN | TYP | MAX | MIN | MAX | | | | | A or B | Y | 0.8 V | | 32.8 | | | | | | | | | 1.2 V ± 0.1 V | 4.9 | 13.1 | 21.6 | 4.4 | 26.7 | | | | | | 1.5 V ± 0.1 V | 3.4 | 9.5 | 14.6 | 2.9 | 17.6 | | | | | | 1.8 V ± 0.15 V | 2.5 | 7.7 | 11.4 | 2 | 14.1 | ns | | | | | 2.5 V ± 0.2 V | 1.8 | 5.7 | 7.9 | 1.3 | 9.9 | | | | | | 3.3 V ± 0.3 V | 1.5 | 4.7 | 6.4 | 1 | 7.8 | | | | | (INPUT) | (INPUT) (OUTPUT) | (INPUT) (OUTPUT) VCC 0.8 V 1.2 V ± 0.1 V 1.5 V ± 0.1 V 1.8 V ± 0.15 V 2.5 V ± 0.2 V | (INPUT) (OUTPUT) Vcc MIN 0.8 V 1.2 V ± 0.1 V 4.9 1.5 V ± 0.1 V 3.4 1.8 V ± 0.15 V 2.5 2.5 V ± 0.2 V 1.8 | (INPUT) (OUTPUT) $V_{CC}$ MIN TYP $0.8 \text{ V}$ 32.8 $1.2 \text{ V} \pm 0.1 \text{ V}$ 4.9 13.1 $1.5 \text{ V} \pm 0.1 \text{ V}$ 3.4 9.5 $1.8 \text{ V} \pm 0.15 \text{ V}$ 2.5 7.7 $2.5 \text{ V} \pm 0.2 \text{ V}$ 1.8 5.7 | (INPUT) (OUTPUT) $V_{CC}$ MIN TYP MAX $0.8 \text{ V}$ 32.8 $1.2 \text{ V} \pm 0.1 \text{ V}$ 4.9 13.1 21.6 $1.5 \text{ V} \pm 0.1 \text{ V}$ 3.4 9.5 14.6 $1.8 \text{ V} \pm 0.15 \text{ V}$ 2.5 7.7 11.4 $2.5 \text{ V} \pm 0.2 \text{ V}$ 1.8 5.7 7.9 | FROM (INPUT) V <sub>CC</sub> $\frac{1A = 2.5 \text{ to } 85^{\circ}}{\text{MIN}} \frac{179}{\text{MAX}} \frac{\text{MIN}}{\text{MIN}} $ A or B Y $\frac{0.8 \text{ V}}{1.2 \text{ V} \pm 0.1 \text{ V}} \frac{32.8}{4.9.5} \frac{1.2 \text{ V} \pm 0.1 \text{ V}}{1.5 \text{ V} \pm 0.15 \text{ V}} \frac{3.4}{2.5} \frac{9.5}{7.7} \frac{11.4}{1.4} \frac{2}{2.5 \text{ V} \pm 0.2 \text{ V}} \frac{2.5 \text{ V} \pm 0.2 \text{ V}}{1.8 + 5.7 + 7.9} \frac{1.3}{1.3} $ | TO | | ## 6.10 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT | | |-----------------|-------------------------------|----------------------------------------------------------------------|-----------------|-----|------|--| | | | | 0.8 V | 4.1 | | | | | | | 1.2 V ± 0.1 V | 4.1 | | | | _ | Dower dissinction conscitones | f 40 MH = | 1.5 V ± 0.1 V | 4.1 | ~F | | | C <sub>pd</sub> | Power dissipation capacitance | r dissipation capacitance $f = 10 \text{ MHz}$ $1.8 \text{ V} \pm 0$ | 1.8 V ± 0.15 V | 4.1 | pF | | | | | | 2.5 V ± 0.2 V | 4.2 | | | | | | | 3.3 V ± 0.3 V | 4.3 | | | ## 6.11 Typical Characteristics #### 7 Parameter Measurement Information #### 7.1 Propagation Delays, Setup and Hold Times, and Pulse Width LOAD CIRCUIT | | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = 1.2 V<br>± 0.1 V | V <sub>CC</sub> = 1.5 V<br>± 0.1 V | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | |----------------|-------------------------|------------------------------------|------------------------------------|-------------------------------------|------------------------------------|------------------------------------| | C <sub>L</sub> | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | | V <sub>M</sub> | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | V <sub>I</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | - A. C<sub>1</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f$ and $t_f = 3$ ns. - C. The outputs are measured one at a time, with one transition per measurement. - D. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - E. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms Product Folder Links: SN74AUP1G32 Submit Documentation Feedback #### 7.2 Enable and Disable Times | TEST | S1 | |------------------------------------|---------------------| | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CC</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | LOAD CIRCUIT | | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = 1.2 V<br>± 0.1 V | V <sub>CC</sub> = 1.5 V<br>± 0.1 V | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | |----------------|-------------------------|------------------------------------|------------------------------------|-------------------------------------|------------------------------------|------------------------------------| | C <sub>L</sub> | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | | V <sub>M</sub> | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | V <sub>I</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | V <sub>D</sub> | 0.1 V | 0.1 V | 0.1 V | 0.15 V | 0.15 V | 0.3 V | - A. $C_L$ includes probe and jig capacitance. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r$ and $t_f = 3$ ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. All parameters and waveforms are not applicable to all devices. Figure 4. Load Circuit and Voltage Waveforms Submit Documentation Feedback Copyright © 2004–2019, Texas Instruments Incorporated B. #### 8 Detailed Description #### 8.1 Overview This single 2-input positive-OR gate that operates from 0.8 V to 3.6 V and performs the Boolean function $Y = A \bullet B$ or $Y = \overline{A + B}$ in positive logic. The AUP family of devices has quiescent power consumption less than 1 $\mu$ A and comes in the ultra small DPW package. The DPW package technology is a major breakthrough in IC packaging. Its tiny 0.64 mm square footprint saves significant board space over other package options while still retaining the traditional manufacturing friendly lead pitch of 0.5 mm. #### 8.2 Functional Block Diagram #### 8.3 Feature Description - Wide operating V<sub>CC</sub> range of 0.8 V to 3.6 V - 3.6-V I/O tolerant to support down translation - · Input hysteresis allows slow input transition and better switching noise immunity at the input - $I_{off}$ feature allows voltages on the inputs and outputs when $V_{CC}$ is 0 V - · Low noise due to slower edge rates #### 8.4 Device Functional Modes **Table 1. Function Table** | INP | INPUTS | | | | | | | |-----|--------|---|--|--|--|--|--| | Α | В | Y | | | | | | | L | L | L | | | | | | | L | Н | Н | | | | | | | Н | L | Н | | | | | | | Н | Н | Н | | | | | | ## 9 Application and Implementation #### 9.1 Application Information The AUP family is TI's premier solution to the industry's low-power needs in battery-powered portable applications. This family ensures a very low static and dynamic power consumption across the entire VCC range of 0.8 V to 3.6 V, resulting in an increased battery life. This product also maintains excellent signal integrity. It has a small amount of hysteresis built in allowing for slower or noisy input signals. The lowered drive produces slower edges and prevents overshoot and undershoot on the outputs. The AUP family of single gate logic makes excellent translators for the new lower voltage Micro- processors that typically are powered from 0.8 V to 1.2 V. They can drop the voltage of peripheral drivers and accessories that are still powered by 3.3 V to the new uC power levels. #### 9.2 Typical Application Figure 5. Typical Application Schematic #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. #### 9.2.2 Detailed Design Procedure - 1. Recommended Input conditions - Rise time and fall time specifications. See (Δt/ΔV) in Recommended Operating Conditions table. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in *Recommended Operating Conditions* table. - Inputs are overvoltage tolerant allowing them to go as high as 3.6 V at any valid V<sub>CC</sub> - 2. Recommend output conditions - Load currents should not exceed 20 mA on the output and 50 mA total for the part - Outputs should not be pulled above V<sub>CC</sub> Submit Documentation Feedback Copyright © 2004–2019, Texas Instruments Incorporated #### **Typical Application (continued)** #### 9.2.3 Application Curves #### 10 Power Supply Recommendations The power supply can be any voltage between the Min and Max supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ F is recommended and if there are multiple $V_{CC}$ terminals then .01 $\mu$ F or .022 $\mu$ F is recommended for each power terminal. It is ok to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. #### 11 Layout #### 11.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ whichever make more sense or is more convenient. It is generally OK to float outputs unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the I.O's so they also cannot float when disabled. #### 11.2 Layout Example #### 12 Device and Documentation Support #### 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.2 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 6-Feb-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | | Pins | | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> | Samples | |-------------------|--------|--------------|---------|------|------|----------------------------|-------------------|--------------------|--------------|--------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SN74AUP1G32DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | H32R | Samples | | SN74AUP1G32DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | H32R | Samples | | SN74AUP1G32DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (HG5, HGF, HGK, HG<br>R) | Samples | | SN74AUP1G32DCKRE4 | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (HG5, HGF, HGK, HG<br>R) | Samples | | SN74AUP1G32DCKT | ACTIVE | SC70 | DCK | 5 | 250 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (HG5, HGR) | Samples | | SN74AUP1G32DPWR | ACTIVE | X2SON | DPW | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | F4 | Samples | | SN74AUP1G32DRLR | ACTIVE | SOT-5X3 | DRL | 5 | 4000 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | (HG7, HGR) | Samples | | SN74AUP1G32DRY2 | ACTIVE | SON | DRY | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HG | Samples | | SN74AUP1G32DRYR | ACTIVE | SON | DRY | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HG | Samples | | SN74AUP1G32DSF2 | ACTIVE | SON | DSF | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HG | Samples | | SN74AUP1G32DSFR | ACTIVE | SON | DSF | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | NIPDAU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | HG | Samples | | SN74AUP1G32YFPR | ACTIVE | DSBGA | YFP | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | | HGN | Samples | | SN74AUP1G32YZPR | ACTIVE | DSBGA | YZP | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | HGN | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. #### PACKAGE OPTION ADDENDUM 6-Feb-2020 (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 2-Feb-2020 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AUP1G32DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 8.4 | 2.47 | 2.3 | 1.25 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DCKT | SC70 | DCK | 5 | 250 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DCKT | SC70 | DCK | 5 | 250 | 180.0 | 8.4 | 2.47 | 2.3 | 1.25 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DPWR | X2SON | DPW | 5 | 3000 | 178.0 | 8.4 | 0.91 | 0.91 | 0.5 | 2.0 | 8.0 | Q3 | | SN74AUP1G32DRLR | SOT-5X3 | DRL | 5 | 4000 | 180.0 | 9.5 | 1.78 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DRLR | SOT-5X3 | DRL | 5 | 4000 | 180.0 | 8.4 | 1.98 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DRY2 | SON | DRY | 6 | 5000 | 180.0 | 9.5 | 1.6 | 1.15 | 0.75 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DRYR | SON | DRY | 6 | 5000 | 180.0 | 9.5 | 1.15 | 1.6 | 0.75 | 4.0 | 8.0 | Q1 | | SN74AUP1G32DSF2 | SON | DSF | 6 | 5000 | 180.0 | 9.5 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q3 | | SN74AUP1G32DSFR | SON | DSF | 6 | 5000 | 180.0 | 8.4 | 1.16 | 1.16 | 0.63 | 4.0 | 8.0 | Q2 | | SN74AUP1G32DSFR | SON | DSF | 6 | 5000 | 180.0 | 9.5 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q2 | | SN74AUP1G32YFPR | DSBGA | YFP | 6 | 3000 | 178.0 | 9.2 | 0.89 | 1.29 | 0.62 | 4.0 | 8.0 | Q1 | | SN74AUP1G32YZPR | DSBGA | YZP | 5 | 3000 | 178.0 | 9.2 | 1.02 | 1.52 | 0.63 | 4.0 | 8.0 | Q1 | www.ti.com 2-Feb-2020 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74AUP1G32DBVR | SOT-23 | DBV | 5 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AUP1G32DBVT | SOT-23 | DBV | 5 | 250 | 202.0 | 201.0 | 28.0 | | SN74AUP1G32DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AUP1G32DCKR | SC70 | DCK | 5 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AUP1G32DCKT | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74AUP1G32DCKT | SC70 | DCK | 5 | 250 | 202.0 | 201.0 | 28.0 | | SN74AUP1G32DPWR | X2SON | DPW | 5 | 3000 | 205.0 | 200.0 | 33.0 | | SN74AUP1G32DRLR | SOT-5X3 | DRL | 5 | 4000 | 184.0 | 184.0 | 19.0 | | SN74AUP1G32DRLR | SOT-5X3 | DRL | 5 | 4000 | 202.0 | 201.0 | 28.0 | | SN74AUP1G32DRY2 | SON | DRY | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74AUP1G32DRYR | SON | DRY | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74AUP1G32DSF2 | SON | DSF | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74AUP1G32DSFR | SON | DSF | 6 | 5000 | 202.0 | 201.0 | 28.0 | | SN74AUP1G32DSFR | SON | DSF | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74AUP1G32YFPR | DSBGA | YFP | 6 | 3000 | 220.0 | 220.0 | 35.0 | | SN74AUP1G32YZPR | DSBGA | YZP | 5 | 3000 | 220.0 | 220.0 | 35.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) 5. Publication IPC-7351 may have alternate designs. 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4211218-3/D #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The size and shape of this feature may vary. NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271). NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. # DRL (R-PDSO-N5) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side. - D. JEDEC package registration is pending. ## DRL (R-PDSO-N5) ### PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC registration MO-287, variation X2AAF. NOTES: (continued) 4. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # DCK (R-PDSO-G5) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. # DCK (R-PDSO-G5) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. NOTES: (continued) 3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271). NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated