



# 2.7V TO 5.5V LOW-POWER DUAL 10-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN

## FEATURES

- Dual 10-Bit Voltage Output DAC
- Programmable Internal Reference
- Programmable Settling Time:
  - 0.8µs in Fast Mode
  - 2.8µs in Slow Mode
- Compatible With TMS320 and SPI<sup>™</sup> Serial Ports
- Differential Nonlinearity <0.1LSB Typ
- Monotonic Over Temperature

### **APPLICATIONS**

- Digital Servo Control Loops
- Digital Offset and Gain Adjustment
- Industrial Process Control
- Machine and Motion Control Devices
- Mass Storage Devices

## DESCRIPTION

The TLV5637 is a dual 10-bit voltage output DAC with a flexible 3-wire serial interface. The serial interface allows glueless interface to TMS320 and SPI<sup>TM</sup>, QSPI<sup>TM</sup>, and Microwire<sup>TM</sup> serial ports. It is programmed with a 16-bit serial string containing 2 control and 10 data bits.

The resistor string output voltage is buffered by a x2 gain rail-to-rail output buffer. The buffer features a Class AB output stage to improve stability and reduce settling time. The programmable settling time of the DAC allows the designer to optimize speed versus power dissipation. With its on-chip programmable precision voltage reference, the TLV5637 simplifies overall system design.

Because of its ability to source up to 1mA, the reference can also be used as a system reference. Implemented with a CMOS process, the device is designed for single supply operation from 2.7V to 5.5V. It is available in an 8-pin SOIC package to reduce board space in standard commercial and industrial temperature ranges.

#### D PACKAGE (TOP VIEW)

| 4      | 2<br>3 | 6 | V <sub>DD</sub><br>OUTB<br>REF |
|--------|--------|---|--------------------------------|
| OUTA [ | 4      | 5 | ] AGND                         |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI, QSPI are trademarks of Motorola, Inc.

Microwire is a trademark of National Semiconductor Corporation. All other trademarks are the property of their respective owners.

# TLV5637



#### SLAS224C-JUNE 1999-REVISED JUNE 2007

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### FUNCTIONAL BLOCK DIAGRAM



### **Terminal Functions**

| TERM            | IINAL | I/O/P | DESCRIPTION                                                          |  |  |  |  |  |  |  |
|-----------------|-------|-------|----------------------------------------------------------------------|--|--|--|--|--|--|--|
| NAME            | NO.   | 1/0/F | DESCRIPTION                                                          |  |  |  |  |  |  |  |
| AGND            | 5     | Р     | Ground                                                               |  |  |  |  |  |  |  |
| CS              | 3     | I     | Chip select. Digital input active low, used to enable/disable inputs |  |  |  |  |  |  |  |
| DIN             | 1     | I     | Digital serial data input                                            |  |  |  |  |  |  |  |
| OUTA            | 4     | I     | DAC A analog voltage output                                          |  |  |  |  |  |  |  |
| OUTB            | 7     | 0     | DAC B analog voltage output                                          |  |  |  |  |  |  |  |
| REF             | 6     | I/O   | Analog reference voltage input/output                                |  |  |  |  |  |  |  |
| SCLK            | 2     | I     | Digital serial clock input                                           |  |  |  |  |  |  |  |
| V <sub>DD</sub> | 8     | Р     | Positive power supply                                                |  |  |  |  |  |  |  |

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                                             |                     | UNIT                             |
|---------------------------------------------|---------------------|----------------------------------|
| Supply voltage (V <sub>DD</sub> to AGND)    |                     | 7V                               |
| Reference input voltage range               |                     | –0.3 V to V <sub>DD</sub> + 0.3V |
| Digital input voltage range                 |                     | –0.3 V to V <sub>DD</sub> + 0.3V |
| Operating free-air temperature range, $T_A$ | TLV5637C            | 0°C to +70°C                     |
|                                             | TLV5637I            | -40°C to +85°C                   |
| Storage temperature range, T <sub>stg</sub> |                     | -65°C to +150°C                  |
| Lead temperature 1,6mm (1/16 inch) from     | case for 10 seconds | +260°C                           |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### PACKAGE/ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### **RECOMMENDED OPERATING CONDITIONS**

|                                                             |                            | MIN  | NOM   | MAX                  | UNIT |
|-------------------------------------------------------------|----------------------------|------|-------|----------------------|------|
|                                                             | $V_{DD} = 5 V$             | 4.5  | 5     | 5.5                  | V    |
| Supply voltage, V <sub>DD</sub>                             | $V_{DD} = 3 V$             | 2.7  | 3     | 3.3                  | V    |
| Power on threshold voltage, POR                             |                            | 0.55 |       | 2                    | V    |
|                                                             | DV <sub>DD</sub> = 2.7 V   | 2    |       |                      | 14   |
| High-level digital input voltage, V <sub>IH</sub>           | DV <sub>DD</sub> = 5.5 V   | 2.4  |       |                      | V    |
|                                                             | DV <sub>DD</sub> = 2.7 V   |      |       | 0.6                  | V    |
| Low-level digital input voltage, $V_{IL}$ $DV_{DD} = 5.5 V$ |                            |      |       | 1                    | V    |
| Reference voltage, V <sub>ref</sub> to REF terminal         | $V_{DD} = 5 V (see^{(1)})$ | AGND | 2.048 | V <sub>DD</sub> -1.5 | V    |
| Reference voltage, V <sub>ref</sub> to REF terminal         | $V_{DD} = 3 V (see (1))$   | AGND | 1.024 | V <sub>DD</sub> -1.5 | V    |
| Load resistance, R <sub>L</sub>                             |                            | 2    |       |                      | kΩ   |
| Load capacitance, CL                                        |                            |      |       | 100                  | pF   |
| Clock frequency, f <sub>CLK</sub>                           |                            |      |       | 20                   | MHz  |
|                                                             | TLV5637C                   | 0    |       | +70                  | ~    |
| Operating free-air temperature, $T_A$                       | TLV5637I                   | -40  |       | +85                  | °C   |

(1) Due to the x2 output buffer, a reference input voltage  $\geq$  (V<sub>DD</sub> - 0.4V)/2 causes clipping of the transfer function. The output buffer of the internal reference must be disabled, if an external reference is used.

### ELECTRICAL CHARACTERISTICS

Over recommended operating conditions (unless otherwise noted).

### POWER SUPPLY

|                 | PARAMETER                       | TEST CON                      | MIN TY                         | P MAX | UNIT |       |    |  |  |  |
|-----------------|---------------------------------|-------------------------------|--------------------------------|-------|------|-------|----|--|--|--|
|                 |                                 |                               | (-5)/1 by ref                  | Fast  | 4.   | 2 7   | mA |  |  |  |
|                 |                                 |                               | $V_{DD} = 5V$ , Int. ref.      | Slow  |      | 2 3.6 | mA |  |  |  |
|                 |                                 | No load, All inputs = AGND or | 1/2 = 21/2 lot rof             | Fast  | 3.   | 7 6.3 | mA |  |  |  |
| I <sub>DD</sub> | Power supply current            |                               | $V_{DD} = 3V$ , Int. ref.      | Slow  | 1.   | 7 3.0 | mA |  |  |  |
|                 | Tower supply current            | $V_{DD}$ , DAC latch = 0x800  | V EV Ext rot                   | Fast  | 3.   | 3 6.3 | mA |  |  |  |
|                 |                                 |                               | $V_{DD} = 5V$ , Ext. ref.      | Slow  | 1.   | 7 3.0 | mA |  |  |  |
|                 |                                 |                               |                                | Fast  | 3.   | 4 5.7 | mA |  |  |  |
|                 |                                 |                               | $V_{DD} = 3V$ , Ext. ref.      | Slow  | 1.   | 4 2.6 | mA |  |  |  |
|                 | Power-down supply current       |                               |                                |       | 0.0  | 1 10  | μA |  |  |  |
|                 | Downer owner he rejection ratio | Zero scale, See (1)           | 6                              | 5     | dB   |       |    |  |  |  |
| PSRR            | Power supply rejection ratio    | Full scale, See (2)           | Full scale, See <sup>(2)</sup> |       |      |       |    |  |  |  |

Power supply rejection ratio at zero scale is measured by varying  $V_{DD}$  and is given by: PSRR = 20 log [( $E_{ZS}(V_{DD}max) - V_{DD})$ (1) E<sub>ZS</sub>(V<sub>DD</sub>min))/V<sub>DD</sub>max]

Power supply rejection ratio at full scale is measured by varying  $V_{DD}$  and is given by: PSRR = 20 log [(E<sub>G</sub>(V<sub>DD</sub>max) – (2)E<sub>G</sub>(V<sub>DD</sub>min))/V<sub>DD</sub>max]

| STATIO             | C DAC SPECIFICATIONS                          |                                                        |     |      |                      |                   |
|--------------------|-----------------------------------------------|--------------------------------------------------------|-----|------|----------------------|-------------------|
|                    | PARAMETER                                     | TEST CONDITIONS                                        | MIN | TYP  | MAX                  | UNIT              |
|                    | Resolution                                    |                                                        | 10  |      |                      | bits              |
| INL                | Integral nonlinearity, end point adjusted     | See <sup>(1)</sup>                                     |     | ±0.4 | ±1                   | LSB               |
| DNL                | Differential nonlinearity                     | See <sup>(2)</sup>                                     |     | ±0.1 | ±0.5                 | LSB               |
| E <sub>ZS</sub>    | Zero-scale error (offset error at zero scale) | See <sup>(3)</sup>                                     |     |      | ±24                  | mV                |
| E <sub>ZS</sub> TC | Zero-scale-error temperature coefficient      | See <sup>(4)</sup>                                     |     | 10   |                      | ppm/°C            |
| E <sub>G</sub>     | Gain error                                    | See <sup>(5)</sup>                                     |     |      | ±0.6                 | % full<br>scale V |
| $E_{G}T_{C}$       | Gain error temperature coefficient            | See <sup>(6)</sup>                                     |     | 10   |                      | ppm/°C            |
| OUTPL              | JT SPECIFICATIONS                             |                                                        |     |      |                      |                   |
| Vo                 | Output voltage                                | $R_L = 10k\Omega$                                      | 0   |      | V <sub>DD</sub> -0.4 | V                 |
|                    | Output load regulation accuracy               | V <sub>O</sub> = 4.096V, 2.048V, R <sub>L</sub> = 2 kΩ |     |      | ±0.25                | % full<br>scale V |

(1) The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors. Tested from code 32 to 4095.

The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB (2) amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.

(3) Zero-scale error is the deviation from zero voltage output when the digital input code is zero.

(4) Zero-scale-error temperature coefficient is given by:  $E_{ZS} TC = [E_{ZS} (T_{max}) - E_{ZS} (T_{min})]/V_{ref} \times 10^6/(T_{max} - T_{min})$ .

(5) Gain error is the deviation from the ideal output ( $2V_{ref}$ - 1LSB) with an output load of 10 k excluding the effects of the zero-error. (6) Gain temperature coefficient is given by:  $E_G TC = [E_G(T_{max}) - E_G (T_{min})]/V_{ref} \times 10^6/(T_{max} - T_{min})$ .

## ELECTRICAL CHARACTERISTICS (Continued)

over recommended operating conditions (unless otherwise noted)

| REFERENCE PIN CONFIGURED AS OUTPUT (REF) |                              |                         |       |       |       |      |  |  |  |  |
|------------------------------------------|------------------------------|-------------------------|-------|-------|-------|------|--|--|--|--|
|                                          | PARAMETER                    | TEST CONDITIONS         | MIN   | TYP   | MAX   | UNIT |  |  |  |  |
| V <sub>ref(OUTL)</sub>                   | Low reference voltage        |                         | 1.003 | 1.024 | 1.045 | V    |  |  |  |  |
| V <sub>ref(OUTH)</sub>                   | High reference voltage       | V <sub>DD</sub> > 4.75V | 2.027 | 2.048 | 2.069 | V    |  |  |  |  |
| I <sub>ref(source)</sub>                 | Output source current        |                         |       |       | 1     | mA   |  |  |  |  |
| I <sub>ref(sink)</sub>                   | Output sink current          |                         | 1     |       |       | mA   |  |  |  |  |
|                                          | Load capacitance             |                         |       |       | 100   | pF   |  |  |  |  |
| PSRR                                     | Power supply rejection ratio |                         |       | 65    |       | dB   |  |  |  |  |

#### **REFERENCE PIN CONFIGURED AS INPUT (REF)**

|       | PARAMETER                 | TEST CONDITIONS                                 | TEST CONDITIONS                                          |    |                          |     |  |
|-------|---------------------------|-------------------------------------------------|----------------------------------------------------------|----|--------------------------|-----|--|
| VI    | Input voltage             |                                                 |                                                          | 0  | V <sub>DD</sub> -1.<br>5 | V   |  |
| $R_I$ | Input resistance          |                                                 |                                                          | 1  | 0                        | MΩ  |  |
| CI    | Input capacitance         |                                                 |                                                          |    | 5                        | pF  |  |
|       | Deference input hendwidth |                                                 | Fast                                                     | 1  | .3                       | MHz |  |
|       | Reference input bandwidth | $REF = 0.2V_{PP} + 1.024V dc$                   | Slow                                                     | 52 | 25                       | kHz |  |
|       | Reference feedthrough     | REF = 1V <sub>PP</sub> at 1 kHz + 1.024V dc, Se | REF = $1V_{PP}$ at 1 kHz + 1.024V dc, See <sup>(1)</sup> |    |                          |     |  |

(1) Reference feedthrough is measured at the DAC output with an input code = 0x000.

| DIGITAL INPUTS  |                                  |                  |     |     |     |      |
|-----------------|----------------------------------|------------------|-----|-----|-----|------|
|                 | PARAMETER                        | TEST CONDITIONS  | MIN | TYP | MAX | UNIT |
| $I_{\rm H}$     | High-level digital input current | $V_{I} = V_{DD}$ |     |     | 1   | μA   |
| I <sub>IL</sub> | Low-level digital input current  | $V_1 = 0V$       | 1   |     |     | μA   |
| Ci              | Input capacitance                |                  |     | 8   |     | pF   |

### **ELECTRICAL CHARACTAERISTICS (CONTINUED)**

over recommended operating conditions (unless otherwise noted)

| ANALOG             | ANALOG OUTPUT DYNAMIC PERFORMANCE  |                                         |                                               |      |     |      |     |       |  |  |
|--------------------|------------------------------------|-----------------------------------------|-----------------------------------------------|------|-----|------|-----|-------|--|--|
| PARAME             | ſER                                | TEST CONDITIONS                         | MIN                                           | TYP  | MAX | UNIT |     |       |  |  |
|                    | Output actiling time, full apple   | le $R_{I} = 10k\Omega, C_{I} = 100pF,$  |                                               | Fast |     | 0.8  | 2.4 |       |  |  |
| t <sub>s(FS)</sub> | Output settling time, full scale   | $R_L = 10ks_2, C_L = 100pF,$            | See <sup>(1)</sup>                            | Slow | 2   |      | 5.5 | μs    |  |  |
|                    | Output cattling time, and to and   |                                         | See (2)                                       | Fast |     | 0.4  | 1.2 |       |  |  |
| t <sub>s(CC)</sub> | Output settling time, code to code | $R_{L} = 10 k\Omega, \ C_{L} = 100 pF,$ | See (=)                                       | Slow |     | 0.8  | 1.6 | μs    |  |  |
| SR                 | Slew rate                          |                                         | See (3)                                       | Fast |     | 12   |     | 1//// |  |  |
|                    |                                    | $R_{L} = 10 k\Omega, \ C_{L} = 100 pF,$ | See                                           | Slow | 1.8 |      |     | V/µs  |  |  |
|                    | Glitch energy                      | $DIN = 0$ to 1, $f_{CLK} = 100$ kHz,    | $\overline{\text{CS}} = \text{V}_{\text{DD}}$ |      |     | 5    |     | nV-S  |  |  |
| SNR                | Signal-to-noise ratio              |                                         |                                               |      | 53  | 56   |     |       |  |  |
| S/(N+D)            | Signal-to-noise + distortion       |                                         | - 10k0 C - 1                                  |      | 50  | 54   |     | dB    |  |  |
| THD                | Total harmonic distortion          | $f_s = 480kSPS, f_{out} = 1kHz, R_L$    | $= 10K_{2}, C_{L} = 1$                        | юрг  |     | 61   | 50  | uВ    |  |  |
| SFDR               | Spurious free dynamic range        |                                         |                                               |      | 51  | 62   |     |       |  |  |

(1) Settling time is the time for the output signal to remain within ±0.5LSB of the final measured value for a digital input code change of 0x020 to 0xFDF or 0xFDF to 0x020 respectively. Not tested, assured by design.

(2) Settling time is the time for the output signal to remain within ± 0.5LSB of the final measured value for a digital input code change of one count. Not tested, assured by design.

(3) Slew rate determines the time it takes for a change of the DAC output from 10% to 90% full-scale voltage.

### DIGITAL INPUT TIMING REQUIREMENTS

|                         |                                                                                                                | MIN | NOM | MAX | UNIT |
|-------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>su(CS-CK)</sub>  | Setup time, CS low before first negative SCLK edge                                                             | 10  |     |     | ns   |
| t <sub>su(C16-CS)</sub> | Setup time, 16 <sup>th</sup> negative SCLK edge (when D0 is sampled) before $\overline{\text{CS}}$ rising edge | 10  |     |     | ns   |
| t <sub>wH</sub>         | SCLK pulse width high                                                                                          | 25  |     |     | ns   |
| t <sub>wL</sub>         | SCLK pulse width low                                                                                           | 25  |     |     | ns   |
| t <sub>su(D)</sub>      | Setup time, data ready before SCLK falling edge                                                                | 10  |     |     | ns   |
| t <sub>h(D)</sub>       | Hold time, data held valid after SCLK falling edge                                                             | 5   |     |     | ns   |

#### PARAMETER MEASUREMENT INFORMATION



#### Figure 1. Timing Diagram

### TYPICAL CHARACTERISTICS









### **APPLICATION INFORMATION**

#### **GENERAL FUNCTION**

The TLV5637 is a dual 10-bit, single supply DAC, based on a resistor string architecture. It consists of a serial interface, a speed and power-down control logic, a programmable internal reference, a resistor string, and a rail-to-rail output buffer.

The output voltage (full scale determined by reference) is given by:

Where REF is the reference voltage and CODE is the digital input value in the range 0x000 to 0xFFF. Because it is a 10-bit DAC, only D11 to D2 are used. D0 and D1 are ignored. A power-on reset initially puts the internal latches to a defined state (all bits zero).

### SERIAL INTERFACE

A falling edge of  $\overline{CS}$  starts shifting the data bit-per-bit (starting with the MSB) to the internal register on the falling edges of SCLK. After 16 bits have been transferred or  $\overline{CS}$  rises, the content of the shift register is moved to the target latches (DAC A, DAC B, BUFFER, CONTROL), depending on the control bits within the data word.

Figure 13 shows examples of how to connect the TLV5637 to TMS320, SPI, and Microwire.



Figure 13. Three-Wire Interface

Notes on SPI and Microwire: Before the controller starts the data transfer, the software has to generate a falling edge on the I/O pin connected to  $\overline{CS}$ . If the word width is 8 bits (SPI and Microwire), two write operations must be performed to program the TLV5637. After the write operation(s), the holding registers or the control register are updated automatically on the 16th positive clock edge.

### SERIAL CLOCK FREQUENCY AND UPDATE RATE

The maximum serial clock frequency is given by:

$$f_{sclkmax} = \frac{1}{(t_{whmin} + t_{wlmin})} = 20MHz$$

The maximum update rate is:

$$f_{updatemax} = \frac{1}{16 (t_{whmin} + t_{wlmin})} = 1.25 MHz$$

Note that the maximum update rate is just a theoretical value for the serial interface, as the settling time of the TLV5637 has to be considered as well.

# **APPLICATION INFORMATION (continued)**

### DATA FORMAT

The 16-bit data word for the TLV5637 consists of two parts:

- Program bits (D15..D12)
- New data (D11..D0)

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6    | D5      | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|-------|---------|----|----|----|----|----|
| R1  | SPD | PWR | R0  |     |     |    |    |    | 12 Da | ta bits |    |    |    |    |    |

| SPD: Speed control bit | $1 \rightarrow \text{fast mode}$  | $0 \rightarrow \text{slow mode}$ |
|------------------------|-----------------------------------|----------------------------------|
| PWR: Power control bit | $1 \rightarrow \text{power down}$ | $0 \rightarrow normal operation$ |

The following table lists the possible combination of the register select bits:

### **Register Select Bits**

| R1 | R0 | REGISTER                                                 |
|----|----|----------------------------------------------------------|
| 0  | 0  | Write data to DAC B and BUFFER                           |
| 0  | 1  | Write data to BUFFER                                     |
| 1  | 0  | Write data to DAC A and update DAC B with BUFFER content |
| 1  | 1  | Write data to control register                           |

The meaning of the 12 data bits depends on the register. If one of the DAC registers or the BUFFER is selected, then the 12 data bits determine the new DAC value:

### Data Bits: DAC A, DAC B and BUFFER

| D11 | D10 | D9 | D8 | D7     | D6      | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|----|----|--------|---------|----|----|----|----|----|----|
|     |     |    |    | New DA | C Value |    |    |    |    | 0  | 0  |

If control is selected, then D1, D0 of the 12 data bits are used to program the reference voltage:

#### Data Bits: CONTROL

| D11         | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1   | D0   |
|-------------|-----|----|----|----|----|----|----|----|----|------|------|
| Х           | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | REF1 | REF0 |
| X: don't ca | re  |    | •  |    | •  |    |    | •  | •  |      |      |

REF1 and REF0 determine the reference source and, if internal reference is selected, the reference voltage.

### **APPLICATION INFORMATION**

#### **REFERENCE BITS**

| REF1 | REF0 | REFERENCE                             |
|------|------|---------------------------------------|
| 0    | 0    | External                              |
| 0    | 1    | 1.024V                                |
| 1    | 0    | 2.048V                                |
| 1    | 1    | External                              |
|      |      | • • • • • • • • • • • • • • • • • • • |

CAUTION:

If external refeence voltage is applied to the REF pin, external reference MUST be selected.

### **EXAMPLES OF OPERATION:**

1. Set DAC A output, select fast mode, select internal reference at 2.048V:

a. Set reference voltage to 2.048V (CONTROL register)

| D15      | D14     | D13 | D12 | D11    | D1Ò    | D9 | D8 | Ď7       | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----------|---------|-----|-----|--------|--------|----|----|----------|----|----|----|----|----|----|----|
| 1        | 1       | 0   | 1   | 0      | 0      | 0  | 0  | 0        | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| <b>b</b> | Mrita n |     |     | uo ond | undata |    |    | <b>.</b> |    |    |    |    |    |    |    |

| D.  | vville II |     |     | ue anu | upuale |    |     | ι.      |           |      |    |    |    |    |    |
|-----|-----------|-----|-----|--------|--------|----|-----|---------|-----------|------|----|----|----|----|----|
| D15 | D14       | D13 | D12 | D11    | D10    | D9 | D8  | D7      | D6        | D5   | D4 | D3 | D2 | D1 | D0 |
| 1   | 1         | 0   | 0   |        |        |    | Nev | v DAC A | output va | alue |    |    |    | 0  | 0  |

The DAC A output is updated on the rising clock edge after D0 is sampled.

To output data consecutively using the same DAC configuration, it is not necessary to program the CONTROL register again.

2. Set DAC B output, select fast mode, select external reference:

| а  | Select external reference | (CONTROL | register). |
|----|---------------------------|----------|------------|
| а. |                           |          |            |

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 1   | 1   | 0   | 1   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

### b. Write new DAC B value to BUFFER and update DAC B output:

| D15 | D14 | D13 | D12 | D11 | D10 | D9    | D8     | D7        | D6      | D5       | D4    | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|-------|--------|-----------|---------|----------|-------|----|----|----|----|
| 0   | 1   | 0   | 0   |     |     | New E | BUFFER | content a | and DAC | B output | value |    |    | 0  | 0  |

The DAC A output is updated on the rising clock edge after D0 is sampled.

To output data consecutively using the same DAC configuration, it is not necessary to program the CONTROL register again.

1. Set DAC A value, set DAC B value, update both simultaneously, select slow mode, select internal reference at 1.024V:

| a.  | Set refe                                                        | erence  | voltage | to 1.02 | <u>24V (CO</u> | ONTRC | L regis | ster): |           |      |    |    |    |    |    |
|-----|-----------------------------------------------------------------|---------|---------|---------|----------------|-------|---------|--------|-----------|------|----|----|----|----|----|
| D15 | D14                                                             | D13     | D12     | D11     | D1Ò            | D9    | D8      | Ď7     | D6        | D5   | D4 | D3 | D2 | D1 | D0 |
| 1   | 0                                                               | 0       | 1       | 0       | 0              | 0     | 0       | 0      | 0         | 0    | 0  | 0  | 0  | 0  | 1  |
| b.  | Write d                                                         | ata for | DAC B   | to BUF  | FER:           |       |         |        |           |      |    |    |    |    |    |
| D15 | D14                                                             | D13     | D12     | D11     | D10            | D9    | D8      | D7     | D6        | D5   | D4 | D3 | D2 | D1 | D0 |
| 0   | 0                                                               | 0       | 1       |         |                |       |         | New DA | C B value | 9    |    |    |    | 0  | 0  |
| C.  | c. Write new DAC A value and update DAC A and B simultaneously: |         |         |         |                |       |         |        |           |      |    |    |    |    |    |
| D15 | D14                                                             | D13     | D12     | D11     | D10            | D9    | D8      | D7     | D6        | ´ D5 | D4 | D3 | D2 | D1 | D0 |
| 1   | 0                                                               | 0       | 0       |         |                |       |         | New DA | C A value | )    |    |    |    | 0  | 0  |
|     |                                                                 |         |         |         |                |       |         |        |           |      |    |    |    |    |    |

2. Set power down mode:

| D15     | D14     | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------|---------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| Х       | Х       | 1   | Х   | Х   | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  |
| X = Don | 't care |     |     |     |     |    |    |    |    |    |    |    |    |    |    |

### LINEARITY, OFFSET, AND GAIN ERROR USING SINGLE ENDED SUPPLIES

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset, the output voltage may not change with the first code, depending on the magnitude of the offset voltage.

The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0V.

The output voltage then remains at zero until the input code value produces a sufficiently positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 14.



Figure 14. Effect of Negative Offset (Single Supply)

This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.

For a DAC, linearity is measured between zero-input code (all inputs 0) and full-scale code (all inputs 1) after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage.

### DEFINITIONS OF SPECIFICATIONS AND TERMINOLOGY

#### Integral Nonlinearity (INL)

The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.

### Differential Nonlinearity (DNL)

The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.

### Zero-Scale Error (E<sub>ZS</sub>)

Zero-scale error is defined as the deviation of the output from 0V at a digital input value of 0.

### GAIN ERROR (E<sub>G</sub>)

Gain error is the error in slope of the DAC transfer function.

### SIGNAL-TO-NOISE RATIO + DISTORTION (S/N+D)

S/N+D is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/N+D is expressed in decibels.

### SPURIOUS FREE DYNAMIC RANGE (SFDR)

Spurious free dynamic range is the difference between the rms value of the output signal and the rms value of the spurious signal within a specified bandwidth. The value for SFDR is expressed in decibels.

## **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from B Revision (January 2004) to C Revision  | Page | ; |
|----|------------------------------------------------------|------|---|
| •  | Changed —moved package option table from front page. | 3    | 3 |



15-Apr-2017

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| TLV5637CD        | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | 0 to 70      | 5637C                   | Samples |
| TLV5637CDG4      | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | 0 to 70      | 5637C                   | Samples |
| TLV5637ID        | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | 56371                   | Samples |
| TLV5637IDG4      | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | 56371                   | Samples |
| TLV5637IDR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | 56371                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



www.ti.com

# PACKAGE OPTION ADDENDUM

15-Apr-2017

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions | are | nominal |
|------|------------|-----|---------|
|------|------------|-----|---------|

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV5637IDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

13-Feb-2016



\*All dimensions are nominal

| Device     | Device Package Type |   | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|---------------------|---|------|------|-------------|------------|-------------|--|
| TLV5637IDR | SOIC                | D | 8    | 2500 | 367.0       | 367.0      | 38.0        |  |

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated